blob: 5442e5704c1fb0e769638e82de70365a7deebfe6 [file] [log] [blame]
Chris Lattner0a1762e2008-03-17 03:21:36 +00001//===-- SparcISelLowering.cpp - Sparc DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the interfaces that Sparc uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "SparcISelLowering.h"
Dan Gohman31ae5862010-04-17 14:41:14 +000016#include "SparcMachineFunctionInfo.h"
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +000017#include "SparcRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "SparcTargetMachine.h"
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +000019#include "MCTargetDesc/SparcBaseInfo.h"
Chris Lattner49b269d2008-03-17 05:41:48 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
23#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/DerivedTypes.h"
28#include "llvm/IR/Function.h"
Bill Wendlingdf7dd282014-01-05 01:47:20 +000029#include "llvm/IR/LLVMContext.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/Module.h"
Torok Edwin56d06592009-07-11 20:10:48 +000031#include "llvm/Support/ErrorHandling.h"
Chris Lattner0a1762e2008-03-17 03:21:36 +000032using namespace llvm;
33
Chris Lattner49b269d2008-03-17 05:41:48 +000034
35//===----------------------------------------------------------------------===//
36// Calling Convention Implementation
37//===----------------------------------------------------------------------===//
38
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000039static bool CC_Sparc_Assign_SRet(unsigned &ValNo, MVT &ValVT,
40 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags, CCState &State)
42{
43 assert (ArgFlags.isSRet());
44
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000045 // Assign SRet argument.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +000046 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
47 0,
48 LocVT, LocInfo));
49 return true;
50}
51
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000052static bool CC_Sparc_Assign_f64(unsigned &ValNo, MVT &ValVT,
53 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags, CCState &State)
55{
Craig Topperbef78fc2012-03-11 07:57:25 +000056 static const uint16_t RegList[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000057 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
58 };
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000059 // Try to get first reg.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000060 if (unsigned Reg = State.AllocateReg(RegList, 6)) {
61 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
62 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000063 // Assign whole thing in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000064 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
65 State.AllocateStack(8,4),
66 LocVT, LocInfo));
67 return true;
68 }
69
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000070 // Try to get second reg.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +000071 if (unsigned Reg = State.AllocateReg(RegList, 6))
72 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
73 else
74 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
75 State.AllocateStack(4,4),
76 LocVT, LocInfo));
77 return true;
78}
79
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000080// Allocate a full-sized argument for the 64-bit ABI.
81static bool CC_Sparc64_Full(unsigned &ValNo, MVT &ValVT,
82 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
83 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +000084 assert((LocVT == MVT::f32 || LocVT == MVT::f128
85 || LocVT.getSizeInBits() == 64) &&
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000086 "Can't handle non-64 bits locations");
87
88 // Stack space is allocated for all arguments starting from [%fp+BIAS+128].
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +000089 unsigned size = (LocVT == MVT::f128) ? 16 : 8;
90 unsigned alignment = (LocVT == MVT::f128) ? 16 : 8;
91 unsigned Offset = State.AllocateStack(size, alignment);
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +000092 unsigned Reg = 0;
93
94 if (LocVT == MVT::i64 && Offset < 6*8)
95 // Promote integers to %i0-%i5.
96 Reg = SP::I0 + Offset/8;
97 else if (LocVT == MVT::f64 && Offset < 16*8)
98 // Promote doubles to %d0-%d30. (Which LLVM calls D0-D15).
99 Reg = SP::D0 + Offset/8;
100 else if (LocVT == MVT::f32 && Offset < 16*8)
101 // Promote floats to %f1, %f3, ...
102 Reg = SP::F1 + Offset/4;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +0000103 else if (LocVT == MVT::f128 && Offset < 16*8)
104 // Promote long doubles to %q0-%q28. (Which LLVM calls Q0-Q7).
105 Reg = SP::Q0 + Offset/16;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000106
107 // Promote to register when possible, otherwise use the stack slot.
108 if (Reg) {
109 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
110 return true;
111 }
112
113 // This argument goes on the stack in an 8-byte slot.
114 // When passing floats, LocVT is smaller than 8 bytes. Adjust the offset to
115 // the right-aligned float. The first 4 bytes of the stack slot are undefined.
116 if (LocVT == MVT::f32)
117 Offset += 4;
118
119 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
120 return true;
121}
122
123// Allocate a half-sized argument for the 64-bit ABI.
124//
125// This is used when passing { float, int } structs by value in registers.
126static bool CC_Sparc64_Half(unsigned &ValNo, MVT &ValVT,
127 MVT &LocVT, CCValAssign::LocInfo &LocInfo,
128 ISD::ArgFlagsTy &ArgFlags, CCState &State) {
129 assert(LocVT.getSizeInBits() == 32 && "Can't handle non-32 bits locations");
130 unsigned Offset = State.AllocateStack(4, 4);
131
132 if (LocVT == MVT::f32 && Offset < 16*8) {
133 // Promote floats to %f0-%f31.
134 State.addLoc(CCValAssign::getReg(ValNo, ValVT, SP::F0 + Offset/4,
135 LocVT, LocInfo));
136 return true;
137 }
138
139 if (LocVT == MVT::i32 && Offset < 6*8) {
140 // Promote integers to %i0-%i5, using half the register.
141 unsigned Reg = SP::I0 + Offset/8;
142 LocVT = MVT::i64;
143 LocInfo = CCValAssign::AExt;
144
145 // Set the Custom bit if this i32 goes in the high bits of a register.
146 if (Offset % 8 == 0)
147 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg,
148 LocVT, LocInfo));
149 else
150 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
151 return true;
152 }
153
154 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
155 return true;
156}
157
Chris Lattner49b269d2008-03-17 05:41:48 +0000158#include "SparcGenCallingConv.inc"
159
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000160// The calling conventions in SparcCallingConv.td are described in terms of the
161// callee's register window. This function translates registers to the
162// corresponding caller window %o register.
163static unsigned toCallerWindow(unsigned Reg) {
164 assert(SP::I0 + 7 == SP::I7 && SP::O0 + 7 == SP::O7 && "Unexpected enum");
165 if (Reg >= SP::I0 && Reg <= SP::I7)
166 return Reg - SP::I0 + SP::O0;
167 return Reg;
168}
169
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000170SDValue
171SparcTargetLowering::LowerReturn(SDValue Chain,
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000172 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000173 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000174 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000175 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000176 if (Subtarget->is64Bit())
177 return LowerReturn_64(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
178 return LowerReturn_32(Chain, CallConv, IsVarArg, Outs, OutVals, DL, DAG);
179}
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000180
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000181SDValue
182SparcTargetLowering::LowerReturn_32(SDValue Chain,
183 CallingConv::ID CallConv, bool IsVarArg,
184 const SmallVectorImpl<ISD::OutputArg> &Outs,
185 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000186 SDLoc DL, SelectionDAG &DAG) const {
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000187 MachineFunction &MF = DAG.getMachineFunction();
188
Chris Lattner49b269d2008-03-17 05:41:48 +0000189 // CCValAssign - represent the assignment of the return value to locations.
190 SmallVector<CCValAssign, 16> RVLocs;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000191
Chris Lattner49b269d2008-03-17 05:41:48 +0000192 // CCState - Info about the registers and stack slot.
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000193 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000194 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000195
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000196 // Analyze return values.
197 CCInfo.AnalyzeReturn(Outs, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000198
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000199 SDValue Flag;
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000200 SmallVector<SDValue, 4> RetOps(1, Chain);
201 // Make room for the return address offset.
202 RetOps.push_back(SDValue());
Chris Lattner49b269d2008-03-17 05:41:48 +0000203
204 // Copy the result values into the output registers.
205 for (unsigned i = 0; i != RVLocs.size(); ++i) {
206 CCValAssign &VA = RVLocs[i];
207 assert(VA.isRegLoc() && "Can only return in registers!");
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000208
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000209 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(),
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000210 OutVals[i], Flag);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000211
Chris Lattner49b269d2008-03-17 05:41:48 +0000212 // Guarantee that all emitted copies are stuck together with flags.
213 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000214 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner49b269d2008-03-17 05:41:48 +0000215 }
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000216
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000217 unsigned RetAddrOffset = 8; // Call Inst + Delay Slot
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000218 // If the function returns a struct, copy the SRetReturnReg to I0
219 if (MF.getFunction()->hasStructRetAttr()) {
220 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
221 unsigned Reg = SFI->getSRetReturnReg();
222 if (!Reg)
223 llvm_unreachable("sret virtual register not created in the entry block");
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000224 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
225 Chain = DAG.getCopyToReg(Chain, DL, SP::I0, Val, Flag);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000226 Flag = Chain.getValue(1);
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000227 RetOps.push_back(DAG.getRegister(SP::I0, getPointerTy()));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000228 RetAddrOffset = 12; // CallInst + Delay Slot + Unimp
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000229 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000230
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000231 RetOps[0] = Chain; // Update chain.
232 RetOps[1] = DAG.getConstant(RetAddrOffset, MVT::i32);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000233
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000234 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000235 if (Flag.getNode())
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000236 RetOps.push_back(Flag);
237
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000238 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
239 &RetOps[0], RetOps.size());
240}
241
242// Lower return values for the 64-bit ABI.
243// Return values are passed the exactly the same way as function arguments.
244SDValue
245SparcTargetLowering::LowerReturn_64(SDValue Chain,
246 CallingConv::ID CallConv, bool IsVarArg,
247 const SmallVectorImpl<ISD::OutputArg> &Outs,
248 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000249 SDLoc DL, SelectionDAG &DAG) const {
Jakob Stoklund Olesenedaf66b2013-04-06 23:57:33 +0000250 // CCValAssign - represent the assignment of the return value to locations.
251 SmallVector<CCValAssign, 16> RVLocs;
252
253 // CCState - Info about the registers and stack slot.
254 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
255 DAG.getTarget(), RVLocs, *DAG.getContext());
256
257 // Analyze return values.
258 CCInfo.AnalyzeReturn(Outs, CC_Sparc64);
259
260 SDValue Flag;
261 SmallVector<SDValue, 4> RetOps(1, Chain);
262
263 // The second operand on the return instruction is the return address offset.
264 // The return address is always %i7+8 with the 64-bit ABI.
265 RetOps.push_back(DAG.getConstant(8, MVT::i32));
266
267 // Copy the result values into the output registers.
268 for (unsigned i = 0; i != RVLocs.size(); ++i) {
269 CCValAssign &VA = RVLocs[i];
270 assert(VA.isRegLoc() && "Can only return in registers!");
271 SDValue OutVal = OutVals[i];
272
273 // Integer return values must be sign or zero extended by the callee.
274 switch (VA.getLocInfo()) {
275 case CCValAssign::SExt:
276 OutVal = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), OutVal);
277 break;
278 case CCValAssign::ZExt:
279 OutVal = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), OutVal);
280 break;
281 case CCValAssign::AExt:
282 OutVal = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), OutVal);
283 default:
284 break;
285 }
286
287 // The custom bit on an i32 return value indicates that it should be passed
288 // in the high bits of the register.
289 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
290 OutVal = DAG.getNode(ISD::SHL, DL, MVT::i64, OutVal,
291 DAG.getConstant(32, MVT::i32));
292
293 // The next value may go in the low bits of the same register.
294 // Handle both at once.
295 if (i+1 < RVLocs.size() && RVLocs[i+1].getLocReg() == VA.getLocReg()) {
296 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64, OutVals[i+1]);
297 OutVal = DAG.getNode(ISD::OR, DL, MVT::i64, OutVal, NV);
298 // Skip the next value, it's already done.
299 ++i;
300 }
301 }
302
303 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), OutVal, Flag);
304
305 // Guarantee that all emitted copies are stuck together with flags.
306 Flag = Chain.getValue(1);
307 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
308 }
309
310 RetOps[0] = Chain; // Update chain.
311
312 // Add the flag if we have it.
313 if (Flag.getNode())
314 RetOps.push_back(Flag);
315
316 return DAG.getNode(SPISD::RET_FLAG, DL, MVT::Other,
Jakob Stoklund Olesenef8bf3c2013-02-05 18:16:58 +0000317 &RetOps[0], RetOps.size());
Chris Lattner49b269d2008-03-17 05:41:48 +0000318}
319
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000320SDValue SparcTargetLowering::
321LowerFormalArguments(SDValue Chain,
322 CallingConv::ID CallConv,
323 bool IsVarArg,
324 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000325 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000326 SelectionDAG &DAG,
327 SmallVectorImpl<SDValue> &InVals) const {
328 if (Subtarget->is64Bit())
329 return LowerFormalArguments_64(Chain, CallConv, IsVarArg, Ins,
330 DL, DAG, InVals);
331 return LowerFormalArguments_32(Chain, CallConv, IsVarArg, Ins,
332 DL, DAG, InVals);
333}
334
335/// LowerFormalArguments32 - V8 uses a very simple ABI, where all values are
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000336/// passed in either one or two GPRs, including FP values. TODO: we should
337/// pass FP values in FP registers for fastcc functions.
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000338SDValue SparcTargetLowering::
339LowerFormalArguments_32(SDValue Chain,
340 CallingConv::ID CallConv,
341 bool isVarArg,
342 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000343 SDLoc dl,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000344 SelectionDAG &DAG,
345 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner49b269d2008-03-17 05:41:48 +0000346 MachineFunction &MF = DAG.getMachineFunction();
347 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +0000348 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
Eli Friedmanbe853b72009-07-19 19:53:46 +0000349
350 // Assign locations to all of the incoming arguments.
351 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000352 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000353 getTargetMachine(), ArgLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000354 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000355
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000356 const unsigned StackOffset = 92;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000357
Eli Friedmanbe853b72009-07-19 19:53:46 +0000358 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Eli Friedmanbe853b72009-07-19 19:53:46 +0000359 CCValAssign &VA = ArgLocs[i];
Chris Lattner49b269d2008-03-17 05:41:48 +0000360
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000361 if (i == 0 && Ins[i].Flags.isSRet()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000362 // Get SRet from [%fp+64].
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000363 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, 64, true);
364 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
365 SDValue Arg = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
366 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000367 false, false, false, 0);
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000368 InVals.push_back(Arg);
369 continue;
370 }
371
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000372 if (VA.isRegLoc()) {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000373 if (VA.needsCustom()) {
374 assert(VA.getLocVT() == MVT::f64);
375 unsigned VRegHi = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
376 MF.getRegInfo().addLiveIn(VA.getLocReg(), VRegHi);
377 SDValue HiVal = DAG.getCopyFromReg(Chain, dl, VRegHi, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000378
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000379 assert(i+1 < e);
380 CCValAssign &NextVA = ArgLocs[++i];
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000381
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000382 SDValue LoVal;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000383 if (NextVA.isMemLoc()) {
384 int FrameIdx = MF.getFrameInfo()->
385 CreateFixedObject(4, StackOffset+NextVA.getLocMemOffset(),true);
Owen Anderson9f944592009-08-11 20:47:22 +0000386 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000387 LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
388 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000389 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000390 } else {
391 unsigned loReg = MF.addLiveIn(NextVA.getLocReg(),
Devang Patelf3292b22011-02-21 23:21:26 +0000392 &SP::IntRegsRegClass);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000393 LoVal = DAG.getCopyFromReg(Chain, dl, loReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000394 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000395 SDValue WholeValue =
Owen Anderson9f944592009-08-11 20:47:22 +0000396 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000397 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000398 InVals.push_back(WholeValue);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000399 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000400 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000401 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
402 MF.getRegInfo().addLiveIn(VA.getLocReg(), VReg);
403 SDValue Arg = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
404 if (VA.getLocVT() == MVT::f32)
405 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::f32, Arg);
406 else if (VA.getLocVT() != MVT::i32) {
407 Arg = DAG.getNode(ISD::AssertSext, dl, MVT::i32, Arg,
408 DAG.getValueType(VA.getLocVT()));
409 Arg = DAG.getNode(ISD::TRUNCATE, dl, VA.getLocVT(), Arg);
410 }
411 InVals.push_back(Arg);
412 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000413 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000414
415 assert(VA.isMemLoc());
416
417 unsigned Offset = VA.getLocMemOffset()+StackOffset;
418
419 if (VA.needsCustom()) {
420 assert(VA.getValVT() == MVT::f64);
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000421 // If it is double-word aligned, just load.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000422 if (Offset % 8 == 0) {
423 int FI = MF.getFrameInfo()->CreateFixedObject(8,
424 Offset,
425 true);
426 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
427 SDValue Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
428 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000429 false,false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000430 InVals.push_back(Load);
431 continue;
432 }
433
434 int FI = MF.getFrameInfo()->CreateFixedObject(4,
435 Offset,
436 true);
437 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
438 SDValue HiVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr,
439 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000440 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000441 int FI2 = MF.getFrameInfo()->CreateFixedObject(4,
442 Offset+4,
443 true);
444 SDValue FIPtr2 = DAG.getFrameIndex(FI2, getPointerTy());
445
446 SDValue LoVal = DAG.getLoad(MVT::i32, dl, Chain, FIPtr2,
447 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000448 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000449
450 SDValue WholeValue =
451 DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, LoVal, HiVal);
452 WholeValue = DAG.getNode(ISD::BITCAST, dl, MVT::f64, WholeValue);
453 InVals.push_back(WholeValue);
454 continue;
455 }
456
457 int FI = MF.getFrameInfo()->CreateFixedObject(4,
458 Offset,
459 true);
460 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
461 SDValue Load ;
462 if (VA.getValVT() == MVT::i32 || VA.getValVT() == MVT::f32) {
463 Load = DAG.getLoad(VA.getValVT(), dl, Chain, FIPtr,
464 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000465 false, false, false, 0);
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000466 } else {
467 ISD::LoadExtType LoadOp = ISD::SEXTLOAD;
468 // Sparc is big endian, so add an offset based on the ObjectVT.
469 unsigned Offset = 4-std::max(1U, VA.getValVT().getSizeInBits()/8);
470 FIPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIPtr,
471 DAG.getConstant(Offset, MVT::i32));
Stuart Hastings81c43062011-02-16 16:23:55 +0000472 Load = DAG.getExtLoad(LoadOp, dl, MVT::i32, Chain, FIPtr,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000473 MachinePointerInfo(),
474 VA.getValVT(), false, false,0);
475 Load = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Load);
476 }
477 InVals.push_back(Load);
Chris Lattner49b269d2008-03-17 05:41:48 +0000478 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000479
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000480 if (MF.getFunction()->hasStructRetAttr()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000481 // Copy the SRet Argument to SRetReturnReg.
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000482 SparcMachineFunctionInfo *SFI = MF.getInfo<SparcMachineFunctionInfo>();
483 unsigned Reg = SFI->getSRetReturnReg();
484 if (!Reg) {
485 Reg = MF.getRegInfo().createVirtualRegister(&SP::IntRegsRegClass);
486 SFI->setSRetReturnReg(Reg);
487 }
488 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
489 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
490 }
491
Chris Lattner49b269d2008-03-17 05:41:48 +0000492 // Store remaining ArgRegs to the stack if this is a varargs function.
Eli Friedmanbe853b72009-07-19 19:53:46 +0000493 if (isVarArg) {
Craig Topperbef78fc2012-03-11 07:57:25 +0000494 static const uint16_t ArgRegs[] = {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000495 SP::I0, SP::I1, SP::I2, SP::I3, SP::I4, SP::I5
496 };
497 unsigned NumAllocated = CCInfo.getFirstUnallocated(ArgRegs, 6);
Craig Topperbef78fc2012-03-11 07:57:25 +0000498 const uint16_t *CurArgReg = ArgRegs+NumAllocated, *ArgRegEnd = ArgRegs+6;
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000499 unsigned ArgOffset = CCInfo.getNextStackOffset();
500 if (NumAllocated == 6)
501 ArgOffset += StackOffset;
502 else {
503 assert(!ArgOffset);
504 ArgOffset = 68+4*NumAllocated;
505 }
506
Chris Lattner49b269d2008-03-17 05:41:48 +0000507 // Remember the vararg offset for the va_start implementation.
Dan Gohman31ae5862010-04-17 14:41:14 +0000508 FuncInfo->setVarArgsFrameOffset(ArgOffset);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000509
Eli Friedmanbe853b72009-07-19 19:53:46 +0000510 std::vector<SDValue> OutChains;
511
Chris Lattner49b269d2008-03-17 05:41:48 +0000512 for (; CurArgReg != ArgRegEnd; ++CurArgReg) {
513 unsigned VReg = RegInfo.createVirtualRegister(&SP::IntRegsRegClass);
514 MF.getRegInfo().addLiveIn(*CurArgReg, VReg);
Owen Anderson9f944592009-08-11 20:47:22 +0000515 SDValue Arg = DAG.getCopyFromReg(DAG.getRoot(), dl, VReg, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000516
David Greene1fbe0542009-11-12 20:49:22 +0000517 int FrameIdx = MF.getFrameInfo()->CreateFixedObject(4, ArgOffset,
Evan Cheng0664a672010-07-03 00:40:23 +0000518 true);
Owen Anderson9f944592009-08-11 20:47:22 +0000519 SDValue FIPtr = DAG.getFrameIndex(FrameIdx, MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000520
Chris Lattner676c61d2010-09-21 18:41:36 +0000521 OutChains.push_back(DAG.getStore(DAG.getRoot(), dl, Arg, FIPtr,
522 MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000523 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000524 ArgOffset += 4;
525 }
Eli Friedmanbe853b72009-07-19 19:53:46 +0000526
527 if (!OutChains.empty()) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000528 OutChains.push_back(Chain);
Owen Anderson9f944592009-08-11 20:47:22 +0000529 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000530 &OutChains[0], OutChains.size());
Eli Friedmanbe853b72009-07-19 19:53:46 +0000531 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000532 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000533
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000534 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000535}
536
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000537// Lower formal arguments for the 64 bit ABI.
538SDValue SparcTargetLowering::
539LowerFormalArguments_64(SDValue Chain,
540 CallingConv::ID CallConv,
541 bool IsVarArg,
542 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000543 SDLoc DL,
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000544 SelectionDAG &DAG,
545 SmallVectorImpl<SDValue> &InVals) const {
546 MachineFunction &MF = DAG.getMachineFunction();
547
548 // Analyze arguments according to CC_Sparc64.
549 SmallVector<CCValAssign, 16> ArgLocs;
550 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
551 getTargetMachine(), ArgLocs, *DAG.getContext());
552 CCInfo.AnalyzeFormalArguments(Ins, CC_Sparc64);
553
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000554 // The argument array begins at %fp+BIAS+128, after the register save area.
555 const unsigned ArgArea = 128;
556
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000557 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
558 CCValAssign &VA = ArgLocs[i];
559 if (VA.isRegLoc()) {
560 // This argument is passed in a register.
561 // All integer register arguments are promoted by the caller to i64.
562
563 // Create a virtual register for the promoted live-in value.
564 unsigned VReg = MF.addLiveIn(VA.getLocReg(),
565 getRegClassFor(VA.getLocVT()));
566 SDValue Arg = DAG.getCopyFromReg(Chain, DL, VReg, VA.getLocVT());
567
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000568 // Get the high bits for i32 struct elements.
569 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
570 Arg = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), Arg,
571 DAG.getConstant(32, MVT::i32));
572
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000573 // The caller promoted the argument, so insert an Assert?ext SDNode so we
574 // won't promote the value again in this function.
575 switch (VA.getLocInfo()) {
576 case CCValAssign::SExt:
577 Arg = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Arg,
578 DAG.getValueType(VA.getValVT()));
579 break;
580 case CCValAssign::ZExt:
581 Arg = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Arg,
582 DAG.getValueType(VA.getValVT()));
583 break;
584 default:
585 break;
586 }
587
588 // Truncate the register down to the argument type.
589 if (VA.isExtInLoc())
590 Arg = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Arg);
591
592 InVals.push_back(Arg);
593 continue;
594 }
595
596 // The registers are exhausted. This argument was passed on the stack.
597 assert(VA.isMemLoc());
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000598 // The CC_Sparc64_Full/Half functions compute stack offsets relative to the
599 // beginning of the arguments area at %fp+BIAS+128.
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000600 unsigned Offset = VA.getLocMemOffset() + ArgArea;
Jakob Stoklund Olesen1c9a95a2013-04-06 18:32:12 +0000601 unsigned ValSize = VA.getValVT().getSizeInBits() / 8;
602 // Adjust offset for extended arguments, SPARC is big-endian.
603 // The caller will have written the full slot with extended bytes, but we
604 // prefer our own extending loads.
605 if (VA.isExtInLoc())
606 Offset += 8 - ValSize;
607 int FI = MF.getFrameInfo()->CreateFixedObject(ValSize, Offset, true);
608 InVals.push_back(DAG.getLoad(VA.getValVT(), DL, Chain,
609 DAG.getFrameIndex(FI, getPointerTy()),
610 MachinePointerInfo::getFixedStack(FI),
611 false, false, false, 0));
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000612 }
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +0000613
614 if (!IsVarArg)
615 return Chain;
616
617 // This function takes variable arguments, some of which may have been passed
618 // in registers %i0-%i5. Variable floating point arguments are never passed
619 // in floating point registers. They go on %i0-%i5 or on the stack like
620 // integer arguments.
621 //
622 // The va_start intrinsic needs to know the offset to the first variable
623 // argument.
624 unsigned ArgOffset = CCInfo.getNextStackOffset();
625 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
626 // Skip the 128 bytes of register save area.
627 FuncInfo->setVarArgsFrameOffset(ArgOffset + ArgArea +
628 Subtarget->getStackPointerBias());
629
630 // Save the variable arguments that were passed in registers.
631 // The caller is required to reserve stack space for 6 arguments regardless
632 // of how many arguments were actually passed.
633 SmallVector<SDValue, 8> OutChains;
634 for (; ArgOffset < 6*8; ArgOffset += 8) {
635 unsigned VReg = MF.addLiveIn(SP::I0 + ArgOffset/8, &SP::I64RegsRegClass);
636 SDValue VArg = DAG.getCopyFromReg(Chain, DL, VReg, MVT::i64);
637 int FI = MF.getFrameInfo()->CreateFixedObject(8, ArgOffset + ArgArea, true);
638 OutChains.push_back(DAG.getStore(Chain, DL, VArg,
639 DAG.getFrameIndex(FI, getPointerTy()),
640 MachinePointerInfo::getFixedStack(FI),
641 false, false, 0));
642 }
643
644 if (!OutChains.empty())
645 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
646 &OutChains[0], OutChains.size());
647
Jakob Stoklund Olesen0b21f352013-04-02 04:09:02 +0000648 return Chain;
649}
650
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000651SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000652SparcTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000653 SmallVectorImpl<SDValue> &InVals) const {
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000654 if (Subtarget->is64Bit())
655 return LowerCall_64(CLI, InVals);
656 return LowerCall_32(CLI, InVals);
657}
658
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000659static bool hasReturnsTwiceAttr(SelectionDAG &DAG, SDValue Callee,
660 ImmutableCallSite *CS) {
661 if (CS)
662 return CS->hasFnAttr(Attribute::ReturnsTwice);
663
664 const Function *CalleeFn = 0;
665 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
666 CalleeFn = dyn_cast<Function>(G->getGlobal());
667 } else if (ExternalSymbolSDNode *E =
668 dyn_cast<ExternalSymbolSDNode>(Callee)) {
669 const Function *Fn = DAG.getMachineFunction().getFunction();
670 const Module *M = Fn->getParent();
671 const char *CalleeName = E->getSymbol();
672 CalleeFn = M->getFunction(CalleeName);
673 }
674
675 if (!CalleeFn)
676 return false;
677 return CalleeFn->hasFnAttribute(Attribute::ReturnsTwice);
678}
679
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +0000680// Lower a call for the 32-bit ABI.
681SDValue
682SparcTargetLowering::LowerCall_32(TargetLowering::CallLoweringInfo &CLI,
683 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +0000684 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000685 SDLoc &dl = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +0000686 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
687 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
688 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +0000689 SDValue Chain = CLI.Chain;
690 SDValue Callee = CLI.Callee;
691 bool &isTailCall = CLI.IsTailCall;
692 CallingConv::ID CallConv = CLI.CallConv;
693 bool isVarArg = CLI.IsVarArg;
694
Evan Cheng67a69dd2010-01-27 00:07:07 +0000695 // Sparc target does not yet support tail call optimization.
696 isTailCall = false;
Chris Lattnerdb26db22008-03-17 06:01:07 +0000697
Chris Lattner7d4152b2008-03-17 06:58:37 +0000698 // Analyze operands of the call, assigning locations to each operand.
699 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000700 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000701 DAG.getTarget(), ArgLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000702 CCInfo.AnalyzeCallOperands(Outs, CC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000703
Chris Lattner7d4152b2008-03-17 06:58:37 +0000704 // Get the size of the outgoing arguments stack space requirement.
705 unsigned ArgsSize = CCInfo.getNextStackOffset();
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000706
Chris Lattner49b269d2008-03-17 05:41:48 +0000707 // Keep stack frames 8-byte aligned.
708 ArgsSize = (ArgsSize+7) & ~7;
709
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000710 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
711
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000712 // Create local copies for byval args.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000713 SmallVector<SDValue, 8> ByValArgs;
714 for (unsigned i = 0, e = Outs.size(); i != e; ++i) {
715 ISD::ArgFlagsTy Flags = Outs[i].Flags;
716 if (!Flags.isByVal())
717 continue;
718
719 SDValue Arg = OutVals[i];
720 unsigned Size = Flags.getByValSize();
721 unsigned Align = Flags.getByValAlign();
722
723 int FI = MFI->CreateStackObject(Size, Align, false);
724 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
725 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
726
727 Chain = DAG.getMemcpy(Chain, dl, FIPtr, Arg, SizeNode, Align,
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000728 false, // isVolatile,
729 (Size <= 32), // AlwaysInline if size <= 32
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000730 MachinePointerInfo(), MachinePointerInfo());
731 ByValArgs.push_back(FIPtr);
732 }
733
Andrew Trickad6d08a2013-05-29 22:03:55 +0000734 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
735 dl);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000736
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000737 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
738 SmallVector<SDValue, 8> MemOpChains;
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000739
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000740 const unsigned StackOffset = 92;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000741 bool hasStructRetAttr = false;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000742 // Walk the register/memloc assignments, inserting copies/loads.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000743 for (unsigned i = 0, realArgIdx = 0, byvalArgIdx = 0, e = ArgLocs.size();
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000744 i != e;
745 ++i, ++realArgIdx) {
Chris Lattner7d4152b2008-03-17 06:58:37 +0000746 CCValAssign &VA = ArgLocs[i];
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000747 SDValue Arg = OutVals[realArgIdx];
Chris Lattner7d4152b2008-03-17 06:58:37 +0000748
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000749 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
750
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000751 // Use local copy if it is a byval arg.
Venkatraman Govindaraju05947892011-01-21 14:00:01 +0000752 if (Flags.isByVal())
753 Arg = ByValArgs[byvalArgIdx++];
754
Chris Lattner7d4152b2008-03-17 06:58:37 +0000755 // Promote the value if needed.
756 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000757 default: llvm_unreachable("Unknown loc info!");
Chris Lattner7d4152b2008-03-17 06:58:37 +0000758 case CCValAssign::Full: break;
759 case CCValAssign::SExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000760 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000761 break;
762 case CCValAssign::ZExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000763 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000764 break;
765 case CCValAssign::AExt:
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000766 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
767 break;
768 case CCValAssign::BCvt:
769 Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
Chris Lattner7d4152b2008-03-17 06:58:37 +0000770 break;
771 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000772
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000773 if (Flags.isSRet()) {
774 assert(VA.needsCustom());
775 // store SRet argument in %sp+64
776 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
777 SDValue PtrOff = DAG.getIntPtrConstant(64);
778 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
779 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
780 MachinePointerInfo(),
781 false, false, 0));
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000782 hasStructRetAttr = true;
Venkatraman Govindarajucc91b7a2011-01-22 13:05:16 +0000783 continue;
784 }
785
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000786 if (VA.needsCustom()) {
787 assert(VA.getLocVT() == MVT::f64);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000788
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000789 if (VA.isMemLoc()) {
790 unsigned Offset = VA.getLocMemOffset() + StackOffset;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000791 // if it is double-word aligned, just store.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000792 if (Offset % 8 == 0) {
793 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
794 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
795 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
796 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
797 MachinePointerInfo(),
798 false, false, 0));
799 continue;
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000800 }
801 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000802
Owen Anderson9f944592009-08-11 20:47:22 +0000803 SDValue StackPtr = DAG.CreateStackTemporary(MVT::f64, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +0000804 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000805 Arg, StackPtr, MachinePointerInfo(),
David Greene772fc342010-02-15 16:57:02 +0000806 false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000807 // Sparc is big-endian, so the high part comes first.
Chris Lattner7727d052010-09-21 06:44:06 +0000808 SDValue Hi = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000809 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000810 // Increment the pointer to the other half.
Dale Johannesen021052a2009-02-04 20:06:27 +0000811 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000812 DAG.getIntPtrConstant(4));
813 // Load the low part.
Chris Lattner7727d052010-09-21 06:44:06 +0000814 SDValue Lo = DAG.getLoad(MVT::i32, dl, Store, StackPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000815 MachinePointerInfo(), false, false, false, 0);
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000816
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000817 if (VA.isRegLoc()) {
818 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Hi));
819 assert(i+1 != e);
820 CCValAssign &NextVA = ArgLocs[++i];
821 if (NextVA.isRegLoc()) {
822 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), Lo));
823 } else {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000824 // Store the low part in stack.
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000825 unsigned Offset = NextVA.getLocMemOffset() + StackOffset;
826 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
827 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
828 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
829 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
830 MachinePointerInfo(),
831 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000832 }
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000833 } else {
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000834 unsigned Offset = VA.getLocMemOffset() + StackOffset;
835 // Store the high part.
836 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
837 SDValue PtrOff = DAG.getIntPtrConstant(Offset);
838 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
839 MemOpChains.push_back(DAG.getStore(Chain, dl, Hi, PtrOff,
840 MachinePointerInfo(),
841 false, false, 0));
842 // Store the low part.
843 PtrOff = DAG.getIntPtrConstant(Offset+4);
844 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
845 MemOpChains.push_back(DAG.getStore(Chain, dl, Lo, PtrOff,
846 MachinePointerInfo(),
847 false, false, 0));
Venkatraman Govindaraju0a091602010-12-29 05:37:15 +0000848 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000849 continue;
Duncan Sandsdd6f3db2008-12-12 08:05:40 +0000850 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000851
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000852 // Arguments that can be passed on register must be kept at
853 // RegsToPass vector
854 if (VA.isRegLoc()) {
855 if (VA.getLocVT() != MVT::f32) {
856 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
857 continue;
858 }
859 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
860 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
861 continue;
Chris Lattner49b269d2008-03-17 05:41:48 +0000862 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000863
864 assert(VA.isMemLoc());
865
866 // Create a store off the stack pointer for this argument.
867 SDValue StackPtr = DAG.getRegister(SP::O6, MVT::i32);
868 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset()+StackOffset);
869 PtrOff = DAG.getNode(ISD::ADD, dl, MVT::i32, StackPtr, PtrOff);
870 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
871 MachinePointerInfo(),
872 false, false, 0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000873 }
Venkatraman Govindarajuc386f8a2011-01-18 06:09:55 +0000874
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000875
Chris Lattner49b269d2008-03-17 05:41:48 +0000876 // Emit all stores, make sure the occur before any copies into physregs.
Chris Lattner7d4152b2008-03-17 06:58:37 +0000877 if (!MemOpChains.empty())
Owen Anderson9f944592009-08-11 20:47:22 +0000878 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattner7d4152b2008-03-17 06:58:37 +0000879 &MemOpChains[0], MemOpChains.size());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000880
881 // Build a sequence of copy-to-reg nodes chained together with token
Chris Lattner7d4152b2008-03-17 06:58:37 +0000882 // chain and flag operands which copy the outgoing args into registers.
Chris Lattner0ab5e2c2011-04-15 05:18:47 +0000883 // The InFlag in necessary since all emitted instructions must be
Chris Lattner7d4152b2008-03-17 06:58:37 +0000884 // stuck together.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000885 SDValue InFlag;
Chris Lattner7d4152b2008-03-17 06:58:37 +0000886 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000887 unsigned Reg = toCallerWindow(RegsToPass[i].first);
Dale Johannesen021052a2009-02-04 20:06:27 +0000888 Chain = DAG.getCopyToReg(Chain, dl, Reg, RegsToPass[i].second, InFlag);
Chris Lattner49b269d2008-03-17 05:41:48 +0000889 InFlag = Chain.getValue(1);
890 }
891
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000892 unsigned SRetArgSize = (hasStructRetAttr)? getSRetArgSize(DAG, Callee):0;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000893 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000894
Chris Lattner49b269d2008-03-17 05:41:48 +0000895 // If the callee is a GlobalAddress node (quite common, every direct call is)
896 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Bill Wendling24c79f22008-09-16 21:48:12 +0000897 // Likewise ExternalSymbol -> TargetExternalSymbol.
Chris Lattner49b269d2008-03-17 05:41:48 +0000898 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Devang Patela3ca21b2010-07-06 22:08:15 +0000899 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, MVT::i32);
Bill Wendling24c79f22008-09-16 21:48:12 +0000900 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
Owen Anderson9f944592009-08-11 20:47:22 +0000901 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), MVT::i32);
Chris Lattner49b269d2008-03-17 05:41:48 +0000902
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000903 // Returns a chain & a flag for retval copy to use
904 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
905 SmallVector<SDValue, 8> Ops;
906 Ops.push_back(Chain);
907 Ops.push_back(Callee);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000908 if (hasStructRetAttr)
909 Ops.push_back(DAG.getTargetConstant(SRetArgSize, MVT::i32));
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000910 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
911 Ops.push_back(DAG.getRegister(toCallerWindow(RegsToPass[i].first),
912 RegsToPass[i].second.getValueType()));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000913
914 // Add a register mask operand representing the call-preserved registers.
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +0000915 const SparcRegisterInfo *TRI =
916 ((const SparcTargetMachine&)getTargetMachine()).getRegisterInfo();
917 const uint32_t *Mask = ((hasReturnsTwice)
918 ? TRI->getRTCallPreservedMask(CallConv)
919 : TRI->getCallPreservedMask(CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +0000920 assert(Mask && "Missing call preserved mask for calling convention");
921 Ops.push_back(DAG.getRegisterMask(Mask));
922
Venkatraman Govindaraju3b71b0a2011-01-12 03:18:21 +0000923 if (InFlag.getNode())
924 Ops.push_back(InFlag);
925
926 Chain = DAG.getNode(SPISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner49b269d2008-03-17 05:41:48 +0000927 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000928
Chris Lattner27539552008-10-11 22:08:30 +0000929 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +0000930 DAG.getIntPtrConstant(0, true), InFlag, dl);
Chris Lattnerdb26db22008-03-17 06:01:07 +0000931 InFlag = Chain.getValue(1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000932
Chris Lattnerdb26db22008-03-17 06:01:07 +0000933 // Assign locations to each value returned by this call.
934 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +0000935 CCState RVInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Bill Wendlingea6397f2012-07-19 00:11:40 +0000936 DAG.getTarget(), RVLocs, *DAG.getContext());
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000937
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000938 RVInfo.AnalyzeCallResult(Ins, RetCC_Sparc32);
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000939
Chris Lattnerdb26db22008-03-17 06:01:07 +0000940 // Copy all of the result registers out of their specified physreg.
941 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +0000942 Chain = DAG.getCopyFromReg(Chain, dl, toCallerWindow(RVLocs[i].getLocReg()),
Chris Lattnerdb26db22008-03-17 06:01:07 +0000943 RVLocs[i].getValVT(), InFlag).getValue(1);
944 InFlag = Chain.getValue(2);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000945 InVals.push_back(Chain.getValue(0));
Chris Lattner49b269d2008-03-17 05:41:48 +0000946 }
Anton Korobeynikovb8736562008-10-10 20:27:31 +0000947
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000948 return Chain;
Chris Lattner49b269d2008-03-17 05:41:48 +0000949}
950
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000951// This functions returns true if CalleeName is a ABI function that returns
952// a long double (fp128).
953static bool isFP128ABICall(const char *CalleeName)
954{
955 static const char *const ABICalls[] =
956 { "_Q_add", "_Q_sub", "_Q_mul", "_Q_div",
957 "_Q_sqrt", "_Q_neg",
958 "_Q_itoq", "_Q_stoq", "_Q_dtoq", "_Q_utoq",
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000959 "_Q_lltoq", "_Q_ulltoq",
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000960 0
961 };
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +0000962 for (const char * const *I = ABICalls; *I != 0; ++I)
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000963 if (strcmp(CalleeName, *I) == 0)
964 return true;
965 return false;
966}
967
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000968unsigned
969SparcTargetLowering::getSRetArgSize(SelectionDAG &DAG, SDValue Callee) const
970{
971 const Function *CalleeFn = 0;
972 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
973 CalleeFn = dyn_cast<Function>(G->getGlobal());
974 } else if (ExternalSymbolSDNode *E =
975 dyn_cast<ExternalSymbolSDNode>(Callee)) {
976 const Function *Fn = DAG.getMachineFunction().getFunction();
977 const Module *M = Fn->getParent();
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +0000978 const char *CalleeName = E->getSymbol();
979 CalleeFn = M->getFunction(CalleeName);
980 if (!CalleeFn && isFP128ABICall(CalleeName))
981 return 16; // Return sizeof(fp128)
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000982 }
Chris Lattner49b269d2008-03-17 05:41:48 +0000983
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000984 if (!CalleeFn)
985 return 0;
986
987 assert(CalleeFn->hasStructRetAttr() &&
988 "Callee does not have the StructRet attribute.");
989
Chris Lattner229907c2011-07-18 04:54:35 +0000990 PointerType *Ty = cast<PointerType>(CalleeFn->arg_begin()->getType());
991 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000992 return getDataLayout()->getTypeAllocSize(ElementTy);
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000993}
Chris Lattner49b269d2008-03-17 05:41:48 +0000994
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +0000995
996// Fixup floating point arguments in the ... part of a varargs call.
997//
998// The SPARC v9 ABI requires that floating point arguments are treated the same
999// as integers when calling a varargs function. This does not apply to the
1000// fixed arguments that are part of the function's prototype.
1001//
1002// This function post-processes a CCValAssign array created by
1003// AnalyzeCallOperands().
1004static void fixupVariableFloatArgs(SmallVectorImpl<CCValAssign> &ArgLocs,
1005 ArrayRef<ISD::OutputArg> Outs) {
1006 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1007 const CCValAssign &VA = ArgLocs[i];
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001008 MVT ValTy = VA.getLocVT();
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001009 // FIXME: What about f32 arguments? C promotes them to f64 when calling
1010 // varargs functions.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001011 if (!VA.isRegLoc() || (ValTy != MVT::f64 && ValTy != MVT::f128))
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001012 continue;
1013 // The fixed arguments to a varargs function still go in FP registers.
1014 if (Outs[VA.getValNo()].IsFixed)
1015 continue;
1016
1017 // This floating point argument should be reassigned.
1018 CCValAssign NewVA;
1019
1020 // Determine the offset into the argument array.
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001021 unsigned firstReg = (ValTy == MVT::f64) ? SP::D0 : SP::Q0;
1022 unsigned argSize = (ValTy == MVT::f64) ? 8 : 16;
1023 unsigned Offset = argSize * (VA.getLocReg() - firstReg);
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001024 assert(Offset < 16*8 && "Offset out of range, bad register enum?");
1025
1026 if (Offset < 6*8) {
1027 // This argument should go in %i0-%i5.
1028 unsigned IReg = SP::I0 + Offset/8;
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001029 if (ValTy == MVT::f64)
1030 // Full register, just bitconvert into i64.
1031 NewVA = CCValAssign::getReg(VA.getValNo(), VA.getValVT(),
1032 IReg, MVT::i64, CCValAssign::BCvt);
1033 else {
1034 assert(ValTy == MVT::f128 && "Unexpected type!");
1035 // Full register, just bitconvert into i128 -- We will lower this into
1036 // two i64s in LowerCall_64.
1037 NewVA = CCValAssign::getCustomReg(VA.getValNo(), VA.getValVT(),
1038 IReg, MVT::i128, CCValAssign::BCvt);
1039 }
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001040 } else {
1041 // This needs to go to memory, we're out of integer registers.
1042 NewVA = CCValAssign::getMem(VA.getValNo(), VA.getValVT(),
1043 Offset, VA.getLocVT(), VA.getLocInfo());
1044 }
1045 ArgLocs[i] = NewVA;
1046 }
1047}
1048
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001049// Lower a call for the 64-bit ABI.
1050SDValue
1051SparcTargetLowering::LowerCall_64(TargetLowering::CallLoweringInfo &CLI,
1052 SmallVectorImpl<SDValue> &InVals) const {
1053 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001054 SDLoc DL = CLI.DL;
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001055 SDValue Chain = CLI.Chain;
1056
Venkatraman Govindaraju88124852013-10-09 12:50:39 +00001057 // Sparc target does not yet support tail call optimization.
1058 CLI.IsTailCall = false;
1059
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001060 // Analyze operands of the call, assigning locations to each operand.
1061 SmallVector<CCValAssign, 16> ArgLocs;
1062 CCState CCInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1063 DAG.getTarget(), ArgLocs, *DAG.getContext());
1064 CCInfo.AnalyzeCallOperands(CLI.Outs, CC_Sparc64);
1065
1066 // Get the size of the outgoing arguments stack space requirement.
1067 // The stack offset computed by CC_Sparc64 includes all arguments.
Jakob Stoklund Olesen2cfe46f2013-04-09 04:37:47 +00001068 // Called functions expect 6 argument words to exist in the stack frame, used
1069 // or not.
1070 unsigned ArgsSize = std::max(6*8u, CCInfo.getNextStackOffset());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001071
1072 // Keep stack frames 16-byte aligned.
1073 ArgsSize = RoundUpToAlignment(ArgsSize, 16);
1074
Jakob Stoklund Olesen84ebe252013-04-21 21:36:49 +00001075 // Varargs calls require special treatment.
1076 if (CLI.IsVarArg)
1077 fixupVariableFloatArgs(ArgLocs, CLI.Outs);
1078
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001079 // Adjust the stack pointer to make room for the arguments.
1080 // FIXME: Use hasReservedCallFrame to avoid %sp adjustments around all calls
1081 // with more than 6 arguments.
Andrew Trickad6d08a2013-05-29 22:03:55 +00001082 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(ArgsSize, true),
1083 DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001084
1085 // Collect the set of registers to pass to the function and their values.
1086 // This will be emitted as a sequence of CopyToReg nodes glued to the call
1087 // instruction.
1088 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1089
1090 // Collect chains from all the memory opeations that copy arguments to the
1091 // stack. They must follow the stack pointer adjustment above and precede the
1092 // call instruction itself.
1093 SmallVector<SDValue, 8> MemOpChains;
1094
1095 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1096 const CCValAssign &VA = ArgLocs[i];
1097 SDValue Arg = CLI.OutVals[i];
1098
1099 // Promote the value if needed.
1100 switch (VA.getLocInfo()) {
1101 default:
1102 llvm_unreachable("Unknown location info!");
1103 case CCValAssign::Full:
1104 break;
1105 case CCValAssign::SExt:
1106 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Arg);
1107 break;
1108 case CCValAssign::ZExt:
1109 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Arg);
1110 break;
1111 case CCValAssign::AExt:
1112 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Arg);
1113 break;
1114 case CCValAssign::BCvt:
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001115 // fixupVariableFloatArgs() may create bitcasts from f128 to i128. But
1116 // SPARC does not support i128 natively. Lower it into two i64, see below.
1117 if (!VA.needsCustom() || VA.getValVT() != MVT::f128
1118 || VA.getLocVT() != MVT::i128)
1119 Arg = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Arg);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001120 break;
1121 }
1122
1123 if (VA.isRegLoc()) {
Venkatraman Govindaraju0776cc02013-12-29 01:20:36 +00001124 if (VA.needsCustom() && VA.getValVT() == MVT::f128
1125 && VA.getLocVT() == MVT::i128) {
1126 // Store and reload into the interger register reg and reg+1.
1127 unsigned Offset = 8 * (VA.getLocReg() - SP::I0);
1128 unsigned StackOffset = Offset + Subtarget->getStackPointerBias() + 128;
1129 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
1130 SDValue HiPtrOff = DAG.getIntPtrConstant(StackOffset);
1131 HiPtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
1132 HiPtrOff);
1133 SDValue LoPtrOff = DAG.getIntPtrConstant(StackOffset + 8);
1134 LoPtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
1135 LoPtrOff);
1136
1137 // Store to %sp+BIAS+128+Offset
1138 SDValue Store = DAG.getStore(Chain, DL, Arg, HiPtrOff,
1139 MachinePointerInfo(),
1140 false, false, 0);
1141 // Load into Reg and Reg+1
1142 SDValue Hi64 = DAG.getLoad(MVT::i64, DL, Store, HiPtrOff,
1143 MachinePointerInfo(),
1144 false, false, false, 0);
1145 SDValue Lo64 = DAG.getLoad(MVT::i64, DL, Store, LoPtrOff,
1146 MachinePointerInfo(),
1147 false, false, false, 0);
1148 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()),
1149 Hi64));
1150 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()+1),
1151 Lo64));
1152 continue;
1153 }
1154
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001155 // The custom bit on an i32 return value indicates that it should be
1156 // passed in the high bits of the register.
1157 if (VA.getValVT() == MVT::i32 && VA.needsCustom()) {
1158 Arg = DAG.getNode(ISD::SHL, DL, MVT::i64, Arg,
1159 DAG.getConstant(32, MVT::i32));
1160
1161 // The next value may go in the low bits of the same register.
1162 // Handle both at once.
1163 if (i+1 < ArgLocs.size() && ArgLocs[i+1].isRegLoc() &&
1164 ArgLocs[i+1].getLocReg() == VA.getLocReg()) {
1165 SDValue NV = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i64,
1166 CLI.OutVals[i+1]);
1167 Arg = DAG.getNode(ISD::OR, DL, MVT::i64, Arg, NV);
1168 // Skip the next value, it's already done.
1169 ++i;
1170 }
1171 }
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001172 RegsToPass.push_back(std::make_pair(toCallerWindow(VA.getLocReg()), Arg));
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001173 continue;
1174 }
1175
1176 assert(VA.isMemLoc());
1177
1178 // Create a store off the stack pointer for this argument.
1179 SDValue StackPtr = DAG.getRegister(SP::O6, getPointerTy());
1180 // The argument area starts at %fp+BIAS+128 in the callee frame,
1181 // %sp+BIAS+128 in ours.
1182 SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset() +
1183 Subtarget->getStackPointerBias() +
1184 128);
1185 PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr, PtrOff);
1186 MemOpChains.push_back(DAG.getStore(Chain, DL, Arg, PtrOff,
1187 MachinePointerInfo(),
1188 false, false, 0));
1189 }
1190
1191 // Emit all stores, make sure they occur before the call.
1192 if (!MemOpChains.empty())
1193 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
1194 &MemOpChains[0], MemOpChains.size());
1195
1196 // Build a sequence of CopyToReg nodes glued together with token chain and
1197 // glue operands which copy the outgoing args into registers. The InGlue is
1198 // necessary since all emitted instructions must be stuck together in order
1199 // to pass the live physical registers.
1200 SDValue InGlue;
1201 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1202 Chain = DAG.getCopyToReg(Chain, DL,
1203 RegsToPass[i].first, RegsToPass[i].second, InGlue);
1204 InGlue = Chain.getValue(1);
1205 }
1206
1207 // If the callee is a GlobalAddress node (quite common, every direct call is)
1208 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1209 // Likewise ExternalSymbol -> TargetExternalSymbol.
1210 SDValue Callee = CLI.Callee;
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001211 bool hasReturnsTwice = hasReturnsTwiceAttr(DAG, Callee, CLI.CS);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001212 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1213 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy());
1214 else if (ExternalSymbolSDNode *E = dyn_cast<ExternalSymbolSDNode>(Callee))
1215 Callee = DAG.getTargetExternalSymbol(E->getSymbol(), getPointerTy());
1216
1217 // Build the operands for the call instruction itself.
1218 SmallVector<SDValue, 8> Ops;
1219 Ops.push_back(Chain);
1220 Ops.push_back(Callee);
1221 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1222 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1223 RegsToPass[i].second.getValueType()));
1224
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001225 // Add a register mask operand representing the call-preserved registers.
Venkatraman Govindaraju55ecb102013-09-05 05:32:16 +00001226 const SparcRegisterInfo *TRI =
1227 ((const SparcTargetMachine&)getTargetMachine()).getRegisterInfo();
1228 const uint32_t *Mask = ((hasReturnsTwice)
1229 ? TRI->getRTCallPreservedMask(CLI.CallConv)
1230 : TRI->getCallPreservedMask(CLI.CallConv));
Jakob Stoklund Olesen0c007042013-08-23 02:33:47 +00001231 assert(Mask && "Missing call preserved mask for calling convention");
1232 Ops.push_back(DAG.getRegisterMask(Mask));
1233
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001234 // Make sure the CopyToReg nodes are glued to the call instruction which
1235 // consumes the registers.
1236 if (InGlue.getNode())
1237 Ops.push_back(InGlue);
1238
1239 // Now the call itself.
1240 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1241 Chain = DAG.getNode(SPISD::CALL, DL, NodeTys, &Ops[0], Ops.size());
1242 InGlue = Chain.getValue(1);
1243
1244 // Revert the stack pointer immediately after the call.
1245 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(ArgsSize, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00001246 DAG.getIntPtrConstant(0, true), InGlue, DL);
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001247 InGlue = Chain.getValue(1);
1248
1249 // Now extract the return values. This is more or less the same as
1250 // LowerFormalArguments_64.
1251
1252 // Assign locations to each value returned by this call.
1253 SmallVector<CCValAssign, 16> RVLocs;
1254 CCState RVInfo(CLI.CallConv, CLI.IsVarArg, DAG.getMachineFunction(),
1255 DAG.getTarget(), RVLocs, *DAG.getContext());
Venkatraman Govindaraju5ac9c8f2013-12-29 04:27:21 +00001256
1257 // Set inreg flag manually for codegen generated library calls that
1258 // return float.
1259 if (CLI.Ins.size() == 1 && CLI.Ins[0].VT == MVT::f32 && CLI.CS == 0)
1260 CLI.Ins[0].Flags.setInReg();
1261
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001262 RVInfo.AnalyzeCallResult(CLI.Ins, CC_Sparc64);
1263
1264 // Copy all of the result registers out of their specified physreg.
1265 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1266 CCValAssign &VA = RVLocs[i];
Jakob Stoklund Olesenc910feb2013-04-09 05:11:52 +00001267 unsigned Reg = toCallerWindow(VA.getLocReg());
Jakob Stoklund Olesena30f4832013-04-07 19:10:57 +00001268
1269 // When returning 'inreg {i32, i32 }', two consecutive i32 arguments can
1270 // reside in the same register in the high and low bits. Reuse the
1271 // CopyFromReg previous node to avoid duplicate copies.
1272 SDValue RV;
1273 if (RegisterSDNode *SrcReg = dyn_cast<RegisterSDNode>(Chain.getOperand(1)))
1274 if (SrcReg->getReg() == Reg && Chain->getOpcode() == ISD::CopyFromReg)
1275 RV = Chain.getValue(0);
1276
1277 // But usually we'll create a new CopyFromReg for a different register.
1278 if (!RV.getNode()) {
1279 RV = DAG.getCopyFromReg(Chain, DL, Reg, RVLocs[i].getLocVT(), InGlue);
1280 Chain = RV.getValue(1);
1281 InGlue = Chain.getValue(2);
1282 }
1283
1284 // Get the high bits for i32 struct elements.
1285 if (VA.getValVT() == MVT::i32 && VA.needsCustom())
1286 RV = DAG.getNode(ISD::SRL, DL, VA.getLocVT(), RV,
1287 DAG.getConstant(32, MVT::i32));
1288
1289 // The callee promoted the return value, so insert an Assert?ext SDNode so
1290 // we won't promote the value again in this function.
1291 switch (VA.getLocInfo()) {
1292 case CCValAssign::SExt:
1293 RV = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), RV,
1294 DAG.getValueType(VA.getValVT()));
1295 break;
1296 case CCValAssign::ZExt:
1297 RV = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), RV,
1298 DAG.getValueType(VA.getValVT()));
1299 break;
1300 default:
1301 break;
1302 }
1303
1304 // Truncate the register down to the return value type.
1305 if (VA.isExtInLoc())
1306 RV = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), RV);
1307
1308 InVals.push_back(RV);
1309 }
1310
1311 return Chain;
1312}
1313
Chris Lattner0a1762e2008-03-17 03:21:36 +00001314//===----------------------------------------------------------------------===//
1315// TargetLowering Implementation
1316//===----------------------------------------------------------------------===//
1317
1318/// IntCondCCodeToICC - Convert a DAG integer condition code to a SPARC ICC
1319/// condition.
1320static SPCC::CondCodes IntCondCCodeToICC(ISD::CondCode CC) {
1321 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001322 default: llvm_unreachable("Unknown integer condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001323 case ISD::SETEQ: return SPCC::ICC_E;
1324 case ISD::SETNE: return SPCC::ICC_NE;
1325 case ISD::SETLT: return SPCC::ICC_L;
1326 case ISD::SETGT: return SPCC::ICC_G;
1327 case ISD::SETLE: return SPCC::ICC_LE;
1328 case ISD::SETGE: return SPCC::ICC_GE;
1329 case ISD::SETULT: return SPCC::ICC_CS;
1330 case ISD::SETULE: return SPCC::ICC_LEU;
1331 case ISD::SETUGT: return SPCC::ICC_GU;
1332 case ISD::SETUGE: return SPCC::ICC_CC;
1333 }
1334}
1335
1336/// FPCondCCodeToFCC - Convert a DAG floatingp oint condition code to a SPARC
1337/// FCC condition.
1338static SPCC::CondCodes FPCondCCodeToFCC(ISD::CondCode CC) {
1339 switch (CC) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001340 default: llvm_unreachable("Unknown fp condition code!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00001341 case ISD::SETEQ:
1342 case ISD::SETOEQ: return SPCC::FCC_E;
1343 case ISD::SETNE:
1344 case ISD::SETUNE: return SPCC::FCC_NE;
1345 case ISD::SETLT:
1346 case ISD::SETOLT: return SPCC::FCC_L;
1347 case ISD::SETGT:
1348 case ISD::SETOGT: return SPCC::FCC_G;
1349 case ISD::SETLE:
1350 case ISD::SETOLE: return SPCC::FCC_LE;
1351 case ISD::SETGE:
1352 case ISD::SETOGE: return SPCC::FCC_GE;
1353 case ISD::SETULT: return SPCC::FCC_UL;
1354 case ISD::SETULE: return SPCC::FCC_ULE;
1355 case ISD::SETUGT: return SPCC::FCC_UG;
1356 case ISD::SETUGE: return SPCC::FCC_UGE;
1357 case ISD::SETUO: return SPCC::FCC_U;
1358 case ISD::SETO: return SPCC::FCC_O;
1359 case ISD::SETONE: return SPCC::FCC_LG;
1360 case ISD::SETUEQ: return SPCC::FCC_UE;
1361 }
1362}
1363
Chris Lattner0a1762e2008-03-17 03:21:36 +00001364SparcTargetLowering::SparcTargetLowering(TargetMachine &TM)
Chris Lattnerc9ea8fd2009-08-08 20:43:12 +00001365 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001366 Subtarget = &TM.getSubtarget<SparcSubtarget>();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001367
Chris Lattner0a1762e2008-03-17 03:21:36 +00001368 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +00001369 addRegisterClass(MVT::i32, &SP::IntRegsRegClass);
1370 addRegisterClass(MVT::f32, &SP::FPRegsRegClass);
1371 addRegisterClass(MVT::f64, &SP::DFPRegsRegClass);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001372 addRegisterClass(MVT::f128, &SP::QFPRegsRegClass);
Jakob Stoklund Olesen5ad3b352013-04-02 04:08:54 +00001373 if (Subtarget->is64Bit())
1374 addRegisterClass(MVT::i64, &SP::I64RegsRegClass);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001375
1376 // Turn FP extload into load/fextend
Owen Anderson9f944592009-08-11 20:47:22 +00001377 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001378 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
1379
Chris Lattner0a1762e2008-03-17 03:21:36 +00001380 // Sparc doesn't have i1 sign extending load
Owen Anderson9f944592009-08-11 20:47:22 +00001381 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001382
Chris Lattner0a1762e2008-03-17 03:21:36 +00001383 // Turn FP truncstore into trunc + store.
Owen Anderson9f944592009-08-11 20:47:22 +00001384 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001385 setTruncStoreAction(MVT::f128, MVT::f32, Expand);
1386 setTruncStoreAction(MVT::f128, MVT::f64, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001387
1388 // Custom legalize GlobalAddress nodes into LO/HI parts.
Jakob Stoklund Olesen15b3e902013-04-13 19:02:23 +00001389 setOperationAction(ISD::GlobalAddress, getPointerTy(), Custom);
1390 setOperationAction(ISD::GlobalTLSAddress, getPointerTy(), Custom);
1391 setOperationAction(ISD::ConstantPool, getPointerTy(), Custom);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001392 setOperationAction(ISD::BlockAddress, getPointerTy(), Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001393
Chris Lattner0a1762e2008-03-17 03:21:36 +00001394 // Sparc doesn't have sext_inreg, replace them with shl/sra
Owen Anderson9f944592009-08-11 20:47:22 +00001395 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
1396 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
1397 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001398
1399 // Sparc has no REM or DIVREM operations.
Owen Anderson9f944592009-08-11 20:47:22 +00001400 setOperationAction(ISD::UREM, MVT::i32, Expand);
1401 setOperationAction(ISD::SREM, MVT::i32, Expand);
1402 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
1403 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001404
Roman Divacky2262cfa2013-10-31 19:22:33 +00001405 // ... nor does SparcV9.
1406 if (Subtarget->is64Bit()) {
1407 setOperationAction(ISD::UREM, MVT::i64, Expand);
1408 setOperationAction(ISD::SREM, MVT::i64, Expand);
1409 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
1410 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
1411 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001412
1413 // Custom expand fp<->sint
Owen Anderson9f944592009-08-11 20:47:22 +00001414 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
1415 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001416 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
1417 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001418
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001419 // Custom Expand fp<->uint
1420 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
1421 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001422 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
1423 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001424
Wesley Peck527da1b2010-11-23 03:31:01 +00001425 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
1426 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001427
Chris Lattner0a1762e2008-03-17 03:21:36 +00001428 // Sparc has no select or setcc: expand to SELECT_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001429 setOperationAction(ISD::SELECT, MVT::i32, Expand);
1430 setOperationAction(ISD::SELECT, MVT::f32, Expand);
1431 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001432 setOperationAction(ISD::SELECT, MVT::f128, Expand);
1433
Owen Anderson9f944592009-08-11 20:47:22 +00001434 setOperationAction(ISD::SETCC, MVT::i32, Expand);
1435 setOperationAction(ISD::SETCC, MVT::f32, Expand);
1436 setOperationAction(ISD::SETCC, MVT::f64, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001437 setOperationAction(ISD::SETCC, MVT::f128, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001438
Chris Lattner0a1762e2008-03-17 03:21:36 +00001439 // Sparc doesn't have BRCOND either, it has BR_CC.
Owen Anderson9f944592009-08-11 20:47:22 +00001440 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
1441 setOperationAction(ISD::BRIND, MVT::Other, Expand);
1442 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
1443 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
1444 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
1445 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001446 setOperationAction(ISD::BR_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001447
Owen Anderson9f944592009-08-11 20:47:22 +00001448 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
1449 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
1450 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001451 setOperationAction(ISD::SELECT_CC, MVT::f128, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001452
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001453 if (Subtarget->is64Bit()) {
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00001454 setOperationAction(ISD::ADDC, MVT::i64, Custom);
1455 setOperationAction(ISD::ADDE, MVT::i64, Custom);
1456 setOperationAction(ISD::SUBC, MVT::i64, Custom);
1457 setOperationAction(ISD::SUBE, MVT::i64, Custom);
Jakob Stoklund Olesenf9278002013-05-20 01:01:43 +00001458 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
1459 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
Jakob Stoklund Olesen751e9b82013-05-20 00:28:36 +00001460 setOperationAction(ISD::SELECT, MVT::i64, Expand);
1461 setOperationAction(ISD::SETCC, MVT::i64, Expand);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001462 setOperationAction(ISD::BR_CC, MVT::i64, Custom);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001463 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Venkatraman Govindaraju5615aca2013-11-03 05:59:07 +00001464
1465 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
1466 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
1467 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
1468 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
1469 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
1470 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Roman Divackyb6517852013-11-12 19:04:45 +00001471 setOperationAction(ISD::ROTL , MVT::i64, Expand);
1472 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00001473 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001474 }
1475
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00001476 // ATOMICs.
1477 // FIXME: We insert fences for each atomics and generate sub-optimal code
1478 // for PSO/TSO. Also, implement other atomicrmw operations.
1479
1480 setInsertFencesForAtomic(true);
1481
1482 setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Legal);
1483 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32,
1484 (Subtarget->isV9() ? Legal: Expand));
1485
1486
1487 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Legal);
1488
1489 // Custom Lower Atomic LOAD/STORE
1490 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Custom);
1491 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Custom);
1492
1493 if (Subtarget->is64Bit()) {
1494 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Legal);
1495 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Expand);
1496 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
1497 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Custom);
1498 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00001499
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001500 if (!Subtarget->isV9()) {
1501 // SparcV8 does not have FNEGD and FABSD.
1502 setOperationAction(ISD::FNEG, MVT::f64, Custom);
1503 setOperationAction(ISD::FABS, MVT::f64, Custom);
1504 }
1505
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001506 setOperationAction(ISD::FSIN , MVT::f128, Expand);
1507 setOperationAction(ISD::FCOS , MVT::f128, Expand);
1508 setOperationAction(ISD::FSINCOS, MVT::f128, Expand);
1509 setOperationAction(ISD::FREM , MVT::f128, Expand);
1510 setOperationAction(ISD::FMA , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001511 setOperationAction(ISD::FSIN , MVT::f64, Expand);
1512 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001513 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001514 setOperationAction(ISD::FREM , MVT::f64, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001515 setOperationAction(ISD::FMA , MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001516 setOperationAction(ISD::FSIN , MVT::f32, Expand);
1517 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +00001518 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001519 setOperationAction(ISD::FREM , MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +00001520 setOperationAction(ISD::FMA , MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001521 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
1522 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001523 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001524 setOperationAction(ISD::CTLZ , MVT::i32, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00001525 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001526 setOperationAction(ISD::ROTL , MVT::i32, Expand);
1527 setOperationAction(ISD::ROTR , MVT::i32, Expand);
1528 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001529 setOperationAction(ISD::FCOPYSIGN, MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001530 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
1531 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001532 setOperationAction(ISD::FPOW , MVT::f128, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +00001533 setOperationAction(ISD::FPOW , MVT::f64, Expand);
1534 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001535
Owen Anderson9f944592009-08-11 20:47:22 +00001536 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
1537 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
1538 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001539
1540 // FIXME: Sparc provides these multiplies, but we don't have them yet.
Owen Anderson9f944592009-08-11 20:47:22 +00001541 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
1542 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001543
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001544 if (Subtarget->is64Bit()) {
1545 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
1546 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
1547 setOperationAction(ISD::MULHU, MVT::i64, Expand);
1548 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00001549
1550 setOperationAction(ISD::UMULO, MVT::i64, Custom);
1551 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Venkatraman Govindaraju72cc2482013-12-08 22:06:07 +00001552 }
1553
Chris Lattner0a1762e2008-03-17 03:21:36 +00001554 // VASTART needs to be custom lowered to use the VarArgsFrameIndex.
Owen Anderson9f944592009-08-11 20:47:22 +00001555 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001556 // VAARG needs to be lowered to not do unaligned accesses for doubles.
Owen Anderson9f944592009-08-11 20:47:22 +00001557 setOperationAction(ISD::VAARG , MVT::Other, Custom);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001558
Chris Lattner0a1762e2008-03-17 03:21:36 +00001559 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +00001560 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
1561 setOperationAction(ISD::VAEND , MVT::Other, Expand);
1562 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
1563 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
1564 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001565
Venkatraman Govindaraju4c0cdd72013-09-26 15:11:00 +00001566 setExceptionPointerRegister(SP::I0);
1567 setExceptionSelectorRegister(SP::I1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001568
Chris Lattner0a1762e2008-03-17 03:21:36 +00001569 setStackPointerRegisterToSaveRestore(SP::O6);
1570
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00001571 if (Subtarget->isV9())
Owen Anderson9f944592009-08-11 20:47:22 +00001572 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001573
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001574 if (Subtarget->isV9() && Subtarget->hasHardQuad()) {
1575 setOperationAction(ISD::LOAD, MVT::f128, Legal);
1576 setOperationAction(ISD::STORE, MVT::f128, Legal);
1577 } else {
1578 setOperationAction(ISD::LOAD, MVT::f128, Custom);
1579 setOperationAction(ISD::STORE, MVT::f128, Custom);
1580 }
1581
1582 if (Subtarget->hasHardQuad()) {
1583 setOperationAction(ISD::FADD, MVT::f128, Legal);
1584 setOperationAction(ISD::FSUB, MVT::f128, Legal);
1585 setOperationAction(ISD::FMUL, MVT::f128, Legal);
1586 setOperationAction(ISD::FDIV, MVT::f128, Legal);
1587 setOperationAction(ISD::FSQRT, MVT::f128, Legal);
1588 setOperationAction(ISD::FP_EXTEND, MVT::f128, Legal);
1589 setOperationAction(ISD::FP_ROUND, MVT::f64, Legal);
1590 if (Subtarget->isV9()) {
1591 setOperationAction(ISD::FNEG, MVT::f128, Legal);
1592 setOperationAction(ISD::FABS, MVT::f128, Legal);
1593 } else {
1594 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1595 setOperationAction(ISD::FABS, MVT::f128, Custom);
1596 }
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001597
1598 if (!Subtarget->is64Bit()) {
1599 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1600 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1601 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1602 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
1603 }
1604
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001605 } else {
1606 // Custom legalize f128 operations.
1607
1608 setOperationAction(ISD::FADD, MVT::f128, Custom);
1609 setOperationAction(ISD::FSUB, MVT::f128, Custom);
1610 setOperationAction(ISD::FMUL, MVT::f128, Custom);
1611 setOperationAction(ISD::FDIV, MVT::f128, Custom);
1612 setOperationAction(ISD::FSQRT, MVT::f128, Custom);
1613 setOperationAction(ISD::FNEG, MVT::f128, Custom);
1614 setOperationAction(ISD::FABS, MVT::f128, Custom);
1615
1616 setOperationAction(ISD::FP_EXTEND, MVT::f128, Custom);
1617 setOperationAction(ISD::FP_ROUND, MVT::f64, Custom);
1618 setOperationAction(ISD::FP_ROUND, MVT::f32, Custom);
1619
1620 // Setup Runtime library names.
1621 if (Subtarget->is64Bit()) {
1622 setLibcallName(RTLIB::ADD_F128, "_Qp_add");
1623 setLibcallName(RTLIB::SUB_F128, "_Qp_sub");
1624 setLibcallName(RTLIB::MUL_F128, "_Qp_mul");
1625 setLibcallName(RTLIB::DIV_F128, "_Qp_div");
1626 setLibcallName(RTLIB::SQRT_F128, "_Qp_sqrt");
1627 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Qp_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001628 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Qp_qtoui");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001629 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Qp_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001630 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Qp_uitoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001631 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Qp_qtox");
1632 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Qp_qtoux");
1633 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Qp_xtoq");
1634 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Qp_uxtoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001635 setLibcallName(RTLIB::FPEXT_F32_F128, "_Qp_stoq");
1636 setLibcallName(RTLIB::FPEXT_F64_F128, "_Qp_dtoq");
1637 setLibcallName(RTLIB::FPROUND_F128_F32, "_Qp_qtos");
1638 setLibcallName(RTLIB::FPROUND_F128_F64, "_Qp_qtod");
1639 } else {
1640 setLibcallName(RTLIB::ADD_F128, "_Q_add");
1641 setLibcallName(RTLIB::SUB_F128, "_Q_sub");
1642 setLibcallName(RTLIB::MUL_F128, "_Q_mul");
1643 setLibcallName(RTLIB::DIV_F128, "_Q_div");
1644 setLibcallName(RTLIB::SQRT_F128, "_Q_sqrt");
1645 setLibcallName(RTLIB::FPTOSINT_F128_I32, "_Q_qtoi");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001646 setLibcallName(RTLIB::FPTOUINT_F128_I32, "_Q_qtou");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001647 setLibcallName(RTLIB::SINTTOFP_I32_F128, "_Q_itoq");
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00001648 setLibcallName(RTLIB::UINTTOFP_I32_F128, "_Q_utoq");
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001649 setLibcallName(RTLIB::FPTOSINT_F128_I64, "_Q_qtoll");
1650 setLibcallName(RTLIB::FPTOUINT_F128_I64, "_Q_qtoull");
1651 setLibcallName(RTLIB::SINTTOFP_I64_F128, "_Q_lltoq");
1652 setLibcallName(RTLIB::UINTTOFP_I64_F128, "_Q_ulltoq");
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001653 setLibcallName(RTLIB::FPEXT_F32_F128, "_Q_stoq");
1654 setLibcallName(RTLIB::FPEXT_F64_F128, "_Q_dtoq");
1655 setLibcallName(RTLIB::FPROUND_F128_F32, "_Q_qtos");
1656 setLibcallName(RTLIB::FPROUND_F128_F64, "_Q_qtod");
1657 }
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00001658 }
1659
Eli Friedman2518f832011-05-06 20:34:06 +00001660 setMinFunctionAlignment(2);
1661
Chris Lattner0a1762e2008-03-17 03:21:36 +00001662 computeRegisterProperties();
1663}
1664
1665const char *SparcTargetLowering::getTargetNodeName(unsigned Opcode) const {
1666 switch (Opcode) {
1667 default: return 0;
1668 case SPISD::CMPICC: return "SPISD::CMPICC";
1669 case SPISD::CMPFCC: return "SPISD::CMPFCC";
1670 case SPISD::BRICC: return "SPISD::BRICC";
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00001671 case SPISD::BRXCC: return "SPISD::BRXCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001672 case SPISD::BRFCC: return "SPISD::BRFCC";
1673 case SPISD::SELECT_ICC: return "SPISD::SELECT_ICC";
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001674 case SPISD::SELECT_XCC: return "SPISD::SELECT_XCC";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001675 case SPISD::SELECT_FCC: return "SPISD::SELECT_FCC";
1676 case SPISD::Hi: return "SPISD::Hi";
1677 case SPISD::Lo: return "SPISD::Lo";
1678 case SPISD::FTOI: return "SPISD::FTOI";
1679 case SPISD::ITOF: return "SPISD::ITOF";
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00001680 case SPISD::FTOX: return "SPISD::FTOX";
1681 case SPISD::XTOF: return "SPISD::XTOF";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001682 case SPISD::CALL: return "SPISD::CALL";
1683 case SPISD::RET_FLAG: return "SPISD::RET_FLAG";
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00001684 case SPISD::GLOBAL_BASE_REG: return "SPISD::GLOBAL_BASE_REG";
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00001685 case SPISD::FLUSHW: return "SPISD::FLUSHW";
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001686 case SPISD::TLS_ADD: return "SPISD::TLS_ADD";
1687 case SPISD::TLS_LD: return "SPISD::TLS_LD";
1688 case SPISD::TLS_CALL: return "SPISD::TLS_CALL";
Chris Lattner0a1762e2008-03-17 03:21:36 +00001689 }
1690}
1691
Venkatraman Govindarajuf6c8fe92013-12-09 04:02:15 +00001692EVT SparcTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
1693 if (!VT.isVector())
1694 return MVT::i32;
1695 return VT.changeVectorElementTypeToInteger();
1696}
1697
Chris Lattner0a1762e2008-03-17 03:21:36 +00001698/// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
1699/// be zero. Op is expected to be a target specific node. Used by DAG
1700/// combiner.
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00001701void SparcTargetLowering::computeMaskedBitsForTargetNode
1702 (const SDValue Op,
1703 APInt &KnownZero,
1704 APInt &KnownOne,
1705 const SelectionDAG &DAG,
1706 unsigned Depth) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00001707 APInt KnownZero2, KnownOne2;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001708 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001709
Chris Lattner0a1762e2008-03-17 03:21:36 +00001710 switch (Op.getOpcode()) {
1711 default: break;
1712 case SPISD::SELECT_ICC:
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001713 case SPISD::SELECT_XCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00001714 case SPISD::SELECT_FCC:
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001715 DAG.ComputeMaskedBits(Op.getOperand(1), KnownZero, KnownOne, Depth+1);
1716 DAG.ComputeMaskedBits(Op.getOperand(0), KnownZero2, KnownOne2, Depth+1);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001717 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1718 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1719
Chris Lattner0a1762e2008-03-17 03:21:36 +00001720 // Only known if known in both the LHS and RHS.
1721 KnownOne &= KnownOne2;
1722 KnownZero &= KnownZero2;
1723 break;
1724 }
1725}
1726
Chris Lattner0a1762e2008-03-17 03:21:36 +00001727// Look at LHS/RHS/CC and see if they are a lowered setcc instruction. If so
1728// set LHS/RHS and SPCC to the LHS/RHS of the setcc and SPCC to the condition.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001729static void LookThroughSetCC(SDValue &LHS, SDValue &RHS,
Chris Lattner0a1762e2008-03-17 03:21:36 +00001730 ISD::CondCode CC, unsigned &SPCC) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001731 if (isa<ConstantSDNode>(RHS) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001732 cast<ConstantSDNode>(RHS)->isNullValue() &&
Anton Korobeynikovb8736562008-10-10 20:27:31 +00001733 CC == ISD::SETNE &&
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00001734 (((LHS.getOpcode() == SPISD::SELECT_ICC ||
1735 LHS.getOpcode() == SPISD::SELECT_XCC) &&
Chris Lattner0a1762e2008-03-17 03:21:36 +00001736 LHS.getOperand(3).getOpcode() == SPISD::CMPICC) ||
1737 (LHS.getOpcode() == SPISD::SELECT_FCC &&
1738 LHS.getOperand(3).getOpcode() == SPISD::CMPFCC)) &&
1739 isa<ConstantSDNode>(LHS.getOperand(0)) &&
1740 isa<ConstantSDNode>(LHS.getOperand(1)) &&
Dan Gohmanf1d83042010-06-18 14:22:04 +00001741 cast<ConstantSDNode>(LHS.getOperand(0))->isOne() &&
1742 cast<ConstantSDNode>(LHS.getOperand(1))->isNullValue()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001743 SDValue CMPCC = LHS.getOperand(3);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001744 SPCC = cast<ConstantSDNode>(LHS.getOperand(2))->getZExtValue();
Chris Lattner0a1762e2008-03-17 03:21:36 +00001745 LHS = CMPCC.getOperand(0);
1746 RHS = CMPCC.getOperand(1);
1747 }
1748}
1749
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001750// Convert to a target node and set target flags.
1751SDValue SparcTargetLowering::withTargetFlags(SDValue Op, unsigned TF,
1752 SelectionDAG &DAG) const {
1753 if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op))
1754 return DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001755 SDLoc(GA),
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001756 GA->getValueType(0),
1757 GA->getOffset(), TF);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001758
1759 if (const ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op))
1760 return DAG.getTargetConstantPool(CP->getConstVal(),
1761 CP->getValueType(0),
1762 CP->getAlignment(),
1763 CP->getOffset(), TF);
1764
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001765 if (const BlockAddressSDNode *BA = dyn_cast<BlockAddressSDNode>(Op))
1766 return DAG.getTargetBlockAddress(BA->getBlockAddress(),
1767 Op.getValueType(),
1768 0,
1769 TF);
1770
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001771 if (const ExternalSymbolSDNode *ES = dyn_cast<ExternalSymbolSDNode>(Op))
1772 return DAG.getTargetExternalSymbol(ES->getSymbol(),
1773 ES->getValueType(0), TF);
1774
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001775 llvm_unreachable("Unhandled address SDNode");
1776}
1777
1778// Split Op into high and low parts according to HiTF and LoTF.
1779// Return an ADD node combining the parts.
1780SDValue SparcTargetLowering::makeHiLoPair(SDValue Op,
1781 unsigned HiTF, unsigned LoTF,
1782 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001783 SDLoc DL(Op);
Jakob Stoklund Olesen1fb08a82013-04-14 01:33:32 +00001784 EVT VT = Op.getValueType();
1785 SDValue Hi = DAG.getNode(SPISD::Hi, DL, VT, withTargetFlags(Op, HiTF, DAG));
1786 SDValue Lo = DAG.getNode(SPISD::Lo, DL, VT, withTargetFlags(Op, LoTF, DAG));
1787 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1788}
1789
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001790// Build SDNodes for producing an address from a GlobalAddress, ConstantPool,
1791// or ExternalSymbol SDNode.
1792SDValue SparcTargetLowering::makeAddress(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001793 SDLoc DL(Op);
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001794 EVT VT = getPointerTy();
1795
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001796 // Handle PIC mode first.
1797 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1798 // This is the pic32 code model, the GOT is known to be smaller than 4GB.
1799 SDValue HiLo = makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001800 SDValue GlobalBase = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, VT);
1801 SDValue AbsAddr = DAG.getNode(ISD::ADD, DL, VT, GlobalBase, HiLo);
Venkatraman Govindaraju7e7eb8c2013-09-22 01:40:24 +00001802 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1803 // function has calls.
1804 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1805 MFI->setHasCalls(true);
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001806 return DAG.getLoad(VT, DL, DAG.getEntryNode(), AbsAddr,
1807 MachinePointerInfo::getGOT(), false, false, false, 0);
1808 }
1809
1810 // This is one of the absolute code models.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001811 switch(getTargetMachine().getCodeModel()) {
1812 default:
1813 llvm_unreachable("Unsupported absolute code model");
Venkatraman Govindaraju2ea4c282013-10-08 07:15:22 +00001814 case CodeModel::JITDefault:
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001815 case CodeModel::Small:
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001816 // abs32.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001817 return makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
1818 case CodeModel::Medium: {
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001819 // abs44.
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001820 SDValue H44 = makeHiLoPair(Op, SPII::MO_H44, SPII::MO_M44, DAG);
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +00001821 H44 = DAG.getNode(ISD::SHL, DL, VT, H44, DAG.getConstant(12, MVT::i32));
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001822 SDValue L44 = withTargetFlags(Op, SPII::MO_L44, DAG);
1823 L44 = DAG.getNode(SPISD::Lo, DL, VT, L44);
1824 return DAG.getNode(ISD::ADD, DL, VT, H44, L44);
1825 }
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001826 case CodeModel::Large: {
1827 // abs64.
1828 SDValue Hi = makeHiLoPair(Op, SPII::MO_HH, SPII::MO_HM, DAG);
Jakob Stoklund Oleseneed10722013-04-14 05:48:50 +00001829 Hi = DAG.getNode(ISD::SHL, DL, VT, Hi, DAG.getConstant(32, MVT::i32));
Jakob Stoklund Olesenc3c28f82013-04-14 05:10:36 +00001830 SDValue Lo = makeHiLoPair(Op, SPII::MO_HI, SPII::MO_LO, DAG);
1831 return DAG.getNode(ISD::ADD, DL, VT, Hi, Lo);
1832 }
Jakob Stoklund Olesenc8fc76b2013-04-14 04:57:51 +00001833 }
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001834}
1835
Wesley Peck527da1b2010-11-23 03:31:01 +00001836SDValue SparcTargetLowering::LowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001837 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001838 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001839}
1840
Chris Lattner840c7002009-09-15 17:46:24 +00001841SDValue SparcTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001842 SelectionDAG &DAG) const {
Jakob Stoklund Olesene0fc8322013-04-14 04:35:16 +00001843 return makeAddress(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00001844}
1845
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00001846SDValue SparcTargetLowering::LowerBlockAddress(SDValue Op,
1847 SelectionDAG &DAG) const {
1848 return makeAddress(Op, DAG);
1849}
1850
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00001851SDValue SparcTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1852 SelectionDAG &DAG) const {
1853
1854 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1855 SDLoc DL(GA);
1856 const GlobalValue *GV = GA->getGlobal();
1857 EVT PtrVT = getPointerTy();
1858
1859 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1860
1861 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
1862 unsigned HiTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_HI22
1863 : SPII::MO_TLS_LDM_HI22);
1864 unsigned LoTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_LO10
1865 : SPII::MO_TLS_LDM_LO10);
1866 unsigned addTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_ADD
1867 : SPII::MO_TLS_LDM_ADD);
1868 unsigned callTF = ((model == TLSModel::GeneralDynamic)? SPII::MO_TLS_GD_CALL
1869 : SPII::MO_TLS_LDM_CALL);
1870
1871 SDValue HiLo = makeHiLoPair(Op, HiTF, LoTF, DAG);
1872 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1873 SDValue Argument = DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Base, HiLo,
1874 withTargetFlags(Op, addTF, DAG));
1875
1876 SDValue Chain = DAG.getEntryNode();
1877 SDValue InFlag;
1878
1879 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(1, true), DL);
1880 Chain = DAG.getCopyToReg(Chain, DL, SP::O0, Argument, InFlag);
1881 InFlag = Chain.getValue(1);
1882 SDValue Callee = DAG.getTargetExternalSymbol("__tls_get_addr", PtrVT);
1883 SDValue Symbol = withTargetFlags(Op, callTF, DAG);
1884
1885 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1886 SmallVector<SDValue, 4> Ops;
1887 Ops.push_back(Chain);
1888 Ops.push_back(Callee);
1889 Ops.push_back(Symbol);
1890 Ops.push_back(DAG.getRegister(SP::O0, PtrVT));
1891 const uint32_t *Mask = getTargetMachine()
1892 .getRegisterInfo()->getCallPreservedMask(CallingConv::C);
1893 assert(Mask && "Missing call preserved mask for calling convention");
1894 Ops.push_back(DAG.getRegisterMask(Mask));
1895 Ops.push_back(InFlag);
1896 Chain = DAG.getNode(SPISD::TLS_CALL, DL, NodeTys, &Ops[0], Ops.size());
1897 InFlag = Chain.getValue(1);
1898 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(1, true),
1899 DAG.getIntPtrConstant(0, true), InFlag, DL);
1900 InFlag = Chain.getValue(1);
1901 SDValue Ret = DAG.getCopyFromReg(Chain, DL, SP::O0, PtrVT, InFlag);
1902
1903 if (model != TLSModel::LocalDynamic)
1904 return Ret;
1905
1906 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
1907 withTargetFlags(Op, SPII::MO_TLS_LDO_HIX22, DAG));
1908 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
1909 withTargetFlags(Op, SPII::MO_TLS_LDO_LOX10, DAG));
1910 HiLo = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1911 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT, Ret, HiLo,
1912 withTargetFlags(Op, SPII::MO_TLS_LDO_ADD, DAG));
1913 }
1914
1915 if (model == TLSModel::InitialExec) {
1916 unsigned ldTF = ((PtrVT == MVT::i64)? SPII::MO_TLS_IE_LDX
1917 : SPII::MO_TLS_IE_LD);
1918
1919 SDValue Base = DAG.getNode(SPISD::GLOBAL_BASE_REG, DL, PtrVT);
1920
1921 // GLOBAL_BASE_REG codegen'ed with call. Inform MFI that this
1922 // function has calls.
1923 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1924 MFI->setHasCalls(true);
1925
1926 SDValue TGA = makeHiLoPair(Op,
1927 SPII::MO_TLS_IE_HI22, SPII::MO_TLS_IE_LO10, DAG);
1928 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, Base, TGA);
1929 SDValue Offset = DAG.getNode(SPISD::TLS_LD,
1930 DL, PtrVT, Ptr,
1931 withTargetFlags(Op, ldTF, DAG));
1932 return DAG.getNode(SPISD::TLS_ADD, DL, PtrVT,
1933 DAG.getRegister(SP::G7, PtrVT), Offset,
1934 withTargetFlags(Op, SPII::MO_TLS_IE_ADD, DAG));
1935 }
1936
1937 assert(model == TLSModel::LocalExec);
1938 SDValue Hi = DAG.getNode(SPISD::Hi, DL, PtrVT,
1939 withTargetFlags(Op, SPII::MO_TLS_LE_HIX22, DAG));
1940 SDValue Lo = DAG.getNode(SPISD::Lo, DL, PtrVT,
1941 withTargetFlags(Op, SPII::MO_TLS_LE_LOX10, DAG));
1942 SDValue Offset = DAG.getNode(ISD::XOR, DL, PtrVT, Hi, Lo);
1943
1944 return DAG.getNode(ISD::ADD, DL, PtrVT,
1945 DAG.getRegister(SP::G7, PtrVT), Offset);
1946}
1947
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00001948SDValue
1949SparcTargetLowering::LowerF128_LibCallArg(SDValue Chain, ArgListTy &Args,
1950 SDValue Arg, SDLoc DL,
1951 SelectionDAG &DAG) const {
1952 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1953 EVT ArgVT = Arg.getValueType();
1954 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
1955
1956 ArgListEntry Entry;
1957 Entry.Node = Arg;
1958 Entry.Ty = ArgTy;
1959
1960 if (ArgTy->isFP128Ty()) {
1961 // Create a stack object and pass the pointer to the library function.
1962 int FI = MFI->CreateStackObject(16, 8, false);
1963 SDValue FIPtr = DAG.getFrameIndex(FI, getPointerTy());
1964 Chain = DAG.getStore(Chain,
1965 DL,
1966 Entry.Node,
1967 FIPtr,
1968 MachinePointerInfo(),
1969 false,
1970 false,
1971 8);
1972
1973 Entry.Node = FIPtr;
1974 Entry.Ty = PointerType::getUnqual(ArgTy);
1975 }
1976 Args.push_back(Entry);
1977 return Chain;
1978}
1979
1980SDValue
1981SparcTargetLowering::LowerF128Op(SDValue Op, SelectionDAG &DAG,
1982 const char *LibFuncName,
1983 unsigned numArgs) const {
1984
1985 ArgListTy Args;
1986
1987 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1988
1989 SDValue Callee = DAG.getExternalSymbol(LibFuncName, getPointerTy());
1990 Type *RetTy = Op.getValueType().getTypeForEVT(*DAG.getContext());
1991 Type *RetTyABI = RetTy;
1992 SDValue Chain = DAG.getEntryNode();
1993 SDValue RetPtr;
1994
1995 if (RetTy->isFP128Ty()) {
1996 // Create a Stack Object to receive the return value of type f128.
1997 ArgListEntry Entry;
1998 int RetFI = MFI->CreateStackObject(16, 8, false);
1999 RetPtr = DAG.getFrameIndex(RetFI, getPointerTy());
2000 Entry.Node = RetPtr;
2001 Entry.Ty = PointerType::getUnqual(RetTy);
2002 if (!Subtarget->is64Bit())
2003 Entry.isSRet = true;
2004 Entry.isReturned = false;
2005 Args.push_back(Entry);
2006 RetTyABI = Type::getVoidTy(*DAG.getContext());
2007 }
2008
2009 assert(Op->getNumOperands() >= numArgs && "Not enough operands!");
2010 for (unsigned i = 0, e = numArgs; i != e; ++i) {
2011 Chain = LowerF128_LibCallArg(Chain, Args, Op.getOperand(i), SDLoc(Op), DAG);
2012 }
2013 TargetLowering::
2014 CallLoweringInfo CLI(Chain,
2015 RetTyABI,
2016 false, false, false, false,
2017 0, CallingConv::C,
2018 false, false, true,
2019 Callee, Args, DAG, SDLoc(Op));
2020 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2021
2022 // chain is in second result.
2023 if (RetTyABI == RetTy)
2024 return CallInfo.first;
2025
2026 assert (RetTy->isFP128Ty() && "Unexpected return type!");
2027
2028 Chain = CallInfo.second;
2029
2030 // Load RetPtr to get the return value.
2031 return DAG.getLoad(Op.getValueType(),
2032 SDLoc(Op),
2033 Chain,
2034 RetPtr,
2035 MachinePointerInfo(),
2036 false, false, false, 8);
2037}
2038
2039SDValue
2040SparcTargetLowering::LowerF128Compare(SDValue LHS, SDValue RHS,
2041 unsigned &SPCC,
2042 SDLoc DL,
2043 SelectionDAG &DAG) const {
2044
2045 const char *LibCall = 0;
2046 bool is64Bit = Subtarget->is64Bit();
2047 switch(SPCC) {
2048 default: llvm_unreachable("Unhandled conditional code!");
2049 case SPCC::FCC_E : LibCall = is64Bit? "_Qp_feq" : "_Q_feq"; break;
2050 case SPCC::FCC_NE : LibCall = is64Bit? "_Qp_fne" : "_Q_fne"; break;
2051 case SPCC::FCC_L : LibCall = is64Bit? "_Qp_flt" : "_Q_flt"; break;
2052 case SPCC::FCC_G : LibCall = is64Bit? "_Qp_fgt" : "_Q_fgt"; break;
2053 case SPCC::FCC_LE : LibCall = is64Bit? "_Qp_fle" : "_Q_fle"; break;
2054 case SPCC::FCC_GE : LibCall = is64Bit? "_Qp_fge" : "_Q_fge"; break;
2055 case SPCC::FCC_UL :
2056 case SPCC::FCC_ULE:
2057 case SPCC::FCC_UG :
2058 case SPCC::FCC_UGE:
2059 case SPCC::FCC_U :
2060 case SPCC::FCC_O :
2061 case SPCC::FCC_LG :
2062 case SPCC::FCC_UE : LibCall = is64Bit? "_Qp_cmp" : "_Q_cmp"; break;
2063 }
2064
2065 SDValue Callee = DAG.getExternalSymbol(LibCall, getPointerTy());
2066 Type *RetTy = Type::getInt32Ty(*DAG.getContext());
2067 ArgListTy Args;
2068 SDValue Chain = DAG.getEntryNode();
2069 Chain = LowerF128_LibCallArg(Chain, Args, LHS, DL, DAG);
2070 Chain = LowerF128_LibCallArg(Chain, Args, RHS, DL, DAG);
2071
2072 TargetLowering::
2073 CallLoweringInfo CLI(Chain,
2074 RetTy,
2075 false, false, false, false,
2076 0, CallingConv::C,
2077 false, false, true,
2078 Callee, Args, DAG, DL);
2079
2080 std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2081
2082 // result is in first, and chain is in second result.
2083 SDValue Result = CallInfo.first;
2084
2085 switch(SPCC) {
2086 default: {
2087 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2088 SPCC = SPCC::ICC_NE;
2089 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2090 }
2091 case SPCC::FCC_UL : {
2092 SDValue Mask = DAG.getTargetConstant(1, Result.getValueType());
2093 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2094 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2095 SPCC = SPCC::ICC_NE;
2096 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2097 }
2098 case SPCC::FCC_ULE: {
Venkatraman Govindarajub803cec2013-09-04 15:15:20 +00002099 SDValue RHS = DAG.getTargetConstant(2, Result.getValueType());
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002100 SPCC = SPCC::ICC_NE;
2101 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2102 }
2103 case SPCC::FCC_UG : {
2104 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
2105 SPCC = SPCC::ICC_G;
2106 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2107 }
2108 case SPCC::FCC_UGE: {
2109 SDValue RHS = DAG.getTargetConstant(1, Result.getValueType());
2110 SPCC = SPCC::ICC_NE;
2111 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2112 }
2113
2114 case SPCC::FCC_U : {
2115 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
2116 SPCC = SPCC::ICC_E;
2117 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2118 }
2119 case SPCC::FCC_O : {
2120 SDValue RHS = DAG.getTargetConstant(3, Result.getValueType());
2121 SPCC = SPCC::ICC_NE;
2122 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2123 }
2124 case SPCC::FCC_LG : {
2125 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
2126 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2127 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2128 SPCC = SPCC::ICC_NE;
2129 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2130 }
2131 case SPCC::FCC_UE : {
2132 SDValue Mask = DAG.getTargetConstant(3, Result.getValueType());
2133 Result = DAG.getNode(ISD::AND, DL, Result.getValueType(), Result, Mask);
2134 SDValue RHS = DAG.getTargetConstant(0, Result.getValueType());
2135 SPCC = SPCC::ICC_E;
2136 return DAG.getNode(SPISD::CMPICC, DL, MVT::Glue, Result, RHS);
2137 }
2138 }
2139}
2140
2141static SDValue
2142LowerF128_FPEXTEND(SDValue Op, SelectionDAG &DAG,
2143 const SparcTargetLowering &TLI) {
2144
2145 if (Op.getOperand(0).getValueType() == MVT::f64)
2146 return TLI.LowerF128Op(Op, DAG,
2147 TLI.getLibcallName(RTLIB::FPEXT_F64_F128), 1);
2148
2149 if (Op.getOperand(0).getValueType() == MVT::f32)
2150 return TLI.LowerF128Op(Op, DAG,
2151 TLI.getLibcallName(RTLIB::FPEXT_F32_F128), 1);
2152
2153 llvm_unreachable("fpextend with non-float operand!");
2154 return SDValue(0, 0);
2155}
2156
2157static SDValue
2158LowerF128_FPROUND(SDValue Op, SelectionDAG &DAG,
2159 const SparcTargetLowering &TLI) {
2160 // FP_ROUND on f64 and f32 are legal.
2161 if (Op.getOperand(0).getValueType() != MVT::f128)
2162 return Op;
2163
2164 if (Op.getValueType() == MVT::f64)
2165 return TLI.LowerF128Op(Op, DAG,
2166 TLI.getLibcallName(RTLIB::FPROUND_F128_F64), 1);
2167 if (Op.getValueType() == MVT::f32)
2168 return TLI.LowerF128Op(Op, DAG,
2169 TLI.getLibcallName(RTLIB::FPROUND_F128_F32), 1);
2170
2171 llvm_unreachable("fpround to non-float!");
2172 return SDValue(0, 0);
2173}
2174
2175static SDValue LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2176 const SparcTargetLowering &TLI,
2177 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002178 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002179 EVT VT = Op.getValueType();
2180 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002181
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002182 // Expand f128 operations to fp128 abi calls.
2183 if (Op.getOperand(0).getValueType() == MVT::f128
2184 && (!hasHardQuad || !TLI.isTypeLegal(VT))) {
2185 const char *libName = TLI.getLibcallName(VT == MVT::i32
2186 ? RTLIB::FPTOSINT_F128_I32
2187 : RTLIB::FPTOSINT_F128_I64);
2188 return TLI.LowerF128Op(Op, DAG, libName, 1);
2189 }
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002190
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002191 // Expand if the resulting type is illegal.
2192 if (!TLI.isTypeLegal(VT))
2193 return SDValue(0, 0);
2194
2195 // Otherwise, Convert the fp value to integer in an FP register.
2196 if (VT == MVT::i32)
2197 Op = DAG.getNode(SPISD::FTOI, dl, MVT::f32, Op.getOperand(0));
2198 else
2199 Op = DAG.getNode(SPISD::FTOX, dl, MVT::f64, Op.getOperand(0));
2200
2201 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002202}
2203
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002204static SDValue LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2205 const SparcTargetLowering &TLI,
2206 bool hasHardQuad) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002207 SDLoc dl(Op);
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002208 EVT OpVT = Op.getOperand(0).getValueType();
2209 assert(OpVT == MVT::i32 || (OpVT == MVT::i64));
2210
2211 EVT floatVT = (OpVT == MVT::i32) ? MVT::f32 : MVT::f64;
2212
2213 // Expand f128 operations to fp128 ABI calls.
2214 if (Op.getValueType() == MVT::f128
2215 && (!hasHardQuad || !TLI.isTypeLegal(OpVT))) {
2216 const char *libName = TLI.getLibcallName(OpVT == MVT::i32
2217 ? RTLIB::SINTTOFP_I32_F128
2218 : RTLIB::SINTTOFP_I64_F128);
2219 return TLI.LowerF128Op(Op, DAG, libName, 1);
2220 }
2221
2222 // Expand if the operand type is illegal.
2223 if (!TLI.isTypeLegal(OpVT))
2224 return SDValue(0, 0);
2225
2226 // Otherwise, Convert the int value to FP in an FP register.
2227 SDValue Tmp = DAG.getNode(ISD::BITCAST, dl, floatVT, Op.getOperand(0));
2228 unsigned opcode = (OpVT == MVT::i32)? SPISD::ITOF : SPISD::XTOF;
2229 return DAG.getNode(opcode, dl, Op.getValueType(), Tmp);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002230}
2231
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002232static SDValue LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG,
2233 const SparcTargetLowering &TLI,
2234 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002235 SDLoc dl(Op);
2236 EVT VT = Op.getValueType();
2237
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002238 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002239 // quad floating point instructions and the resulting type is legal.
2240 if (Op.getOperand(0).getValueType() != MVT::f128 ||
2241 (hasHardQuad && TLI.isTypeLegal(VT)))
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002242 return SDValue(0, 0);
2243
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002244 assert(VT == MVT::i32 || VT == MVT::i64);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002245
2246 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002247 TLI.getLibcallName(VT == MVT::i32
2248 ? RTLIB::FPTOUINT_F128_I32
2249 : RTLIB::FPTOUINT_F128_I64),
2250 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002251}
2252
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002253static SDValue LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2254 const SparcTargetLowering &TLI,
2255 bool hasHardQuad) {
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002256 SDLoc dl(Op);
2257 EVT OpVT = Op.getOperand(0).getValueType();
2258 assert(OpVT == MVT::i32 || OpVT == MVT::i64);
2259
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002260 // Expand if it does not involve f128 or the target has support for
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002261 // quad floating point instructions and the operand type is legal.
2262 if (Op.getValueType() != MVT::f128 || (hasHardQuad && TLI.isTypeLegal(OpVT)))
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002263 return SDValue(0, 0);
2264
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002265 return TLI.LowerF128Op(Op, DAG,
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002266 TLI.getLibcallName(OpVT == MVT::i32
2267 ? RTLIB::UINTTOFP_I32_F128
2268 : RTLIB::UINTTOFP_I64_F128),
2269 1);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002270}
2271
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002272static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
2273 const SparcTargetLowering &TLI,
2274 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002275 SDValue Chain = Op.getOperand(0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002276 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002277 SDValue LHS = Op.getOperand(2);
2278 SDValue RHS = Op.getOperand(3);
2279 SDValue Dest = Op.getOperand(4);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002280 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002281 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002282
Chris Lattner0a1762e2008-03-17 03:21:36 +00002283 // If this is a br_cc of a "setcc", and if the setcc got lowered into
2284 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2285 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002286
Chris Lattner0a1762e2008-03-17 03:21:36 +00002287 // Get the condition flag.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002288 SDValue CompareFlag;
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002289 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002290 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002291 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
Jakob Stoklund Olesend9bbdfd2013-04-03 04:41:44 +00002292 // 32-bit compares use the icc flags, 64-bit uses the xcc flags.
2293 Opc = LHS.getValueType() == MVT::i32 ? SPISD::BRICC : SPISD::BRXCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002294 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002295 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2296 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2297 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2298 Opc = SPISD::BRICC;
2299 } else {
2300 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2301 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2302 Opc = SPISD::BRFCC;
2303 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002304 }
Owen Anderson9f944592009-08-11 20:47:22 +00002305 return DAG.getNode(Opc, dl, MVT::Other, Chain, Dest,
2306 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002307}
2308
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002309static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2310 const SparcTargetLowering &TLI,
2311 bool hasHardQuad) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002312 SDValue LHS = Op.getOperand(0);
2313 SDValue RHS = Op.getOperand(1);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002314 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002315 SDValue TrueVal = Op.getOperand(2);
2316 SDValue FalseVal = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002317 SDLoc dl(Op);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002318 unsigned Opc, SPCC = ~0U;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002319
Chris Lattner0a1762e2008-03-17 03:21:36 +00002320 // If this is a select_cc of a "setcc", and if the setcc got lowered into
2321 // an CMP[IF]CC/SELECT_[IF]CC pair, find the original compared values.
2322 LookThroughSetCC(LHS, RHS, CC, SPCC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002323
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002324 SDValue CompareFlag;
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002325 if (LHS.getValueType().isInteger()) {
Venkatraman Govindarajudc82ac02013-06-07 00:03:36 +00002326 CompareFlag = DAG.getNode(SPISD::CMPICC, dl, MVT::Glue, LHS, RHS);
Jakob Stoklund Olesen8cfaffa2013-04-04 03:08:00 +00002327 Opc = LHS.getValueType() == MVT::i32 ?
2328 SPISD::SELECT_ICC : SPISD::SELECT_XCC;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002329 if (SPCC == ~0U) SPCC = IntCondCCodeToICC(CC);
2330 } else {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002331 if (!hasHardQuad && LHS.getValueType() == MVT::f128) {
2332 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2333 CompareFlag = TLI.LowerF128Compare(LHS, RHS, SPCC, dl, DAG);
2334 Opc = SPISD::SELECT_ICC;
2335 } else {
2336 CompareFlag = DAG.getNode(SPISD::CMPFCC, dl, MVT::Glue, LHS, RHS);
2337 Opc = SPISD::SELECT_FCC;
2338 if (SPCC == ~0U) SPCC = FPCondCCodeToFCC(CC);
2339 }
Chris Lattner0a1762e2008-03-17 03:21:36 +00002340 }
Dale Johannesenf80493b2009-02-05 22:07:54 +00002341 return DAG.getNode(Opc, dl, TrueVal.getValueType(), TrueVal, FalseVal,
Owen Anderson9f944592009-08-11 20:47:22 +00002342 DAG.getConstant(SPCC, MVT::i32), CompareFlag);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002343}
2344
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002345static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002346 const SparcTargetLowering &TLI) {
Dan Gohman31ae5862010-04-17 14:41:14 +00002347 MachineFunction &MF = DAG.getMachineFunction();
2348 SparcMachineFunctionInfo *FuncInfo = MF.getInfo<SparcMachineFunctionInfo>();
2349
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +00002350 // Need frame address to find the address of VarArgsFrameIndex.
Venkatraman Govindaraju28e2cd02013-06-01 20:42:48 +00002351 MF.getFrameInfo()->setFrameAddressIsTaken(true);
2352
Chris Lattner0a1762e2008-03-17 03:21:36 +00002353 // vastart just stores the address of the VarArgsFrameIndex slot into the
2354 // memory location argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002355 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00002356 SDValue Offset =
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002357 DAG.getNode(ISD::ADD, DL, TLI.getPointerTy(),
2358 DAG.getRegister(SP::I6, TLI.getPointerTy()),
2359 DAG.getIntPtrConstant(FuncInfo->getVarArgsFrameOffset()));
Chris Lattner0a1762e2008-03-17 03:21:36 +00002360 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002361 return DAG.getStore(Op.getOperand(0), DL, Offset, Op.getOperand(1),
Chris Lattner676c61d2010-09-21 18:41:36 +00002362 MachinePointerInfo(SV), false, false, 0);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002363}
2364
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002365static SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00002366 SDNode *Node = Op.getNode();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002367 EVT VT = Node->getValueType(0);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002368 SDValue InChain = Node->getOperand(0);
2369 SDValue VAListPtr = Node->getOperand(1);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002370 EVT PtrVT = VAListPtr.getValueType();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002371 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002372 SDLoc DL(Node);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002373 SDValue VAList = DAG.getLoad(PtrVT, DL, InChain, VAListPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002374 MachinePointerInfo(SV), false, false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002375 // Increment the pointer, VAList, to the next vaarg.
2376 SDValue NextPtr = DAG.getNode(ISD::ADD, DL, PtrVT, VAList,
2377 DAG.getIntPtrConstant(VT.getSizeInBits()/8));
2378 // Store the incremented VAList to the legalized pointer.
2379 InChain = DAG.getStore(VAList.getValue(1), DL, NextPtr,
Chris Lattner676c61d2010-09-21 18:41:36 +00002380 VAListPtr, MachinePointerInfo(SV), false, false, 0);
Jakob Stoklund Olesena41f91e2013-04-20 22:49:16 +00002381 // Load the actual argument out of the pointer VAList.
2382 // We can't count on greater alignment than the word size.
2383 return DAG.getLoad(VT, DL, InChain, VAList, MachinePointerInfo(),
2384 false, false, false,
2385 std::min(PtrVT.getSizeInBits(), VT.getSizeInBits())/8);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002386}
2387
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002388static SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002389 const SparcSubtarget *Subtarget) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002390 SDValue Chain = Op.getOperand(0); // Legalize the chain.
2391 SDValue Size = Op.getOperand(1); // Legalize the size.
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002392 EVT VT = Size->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002393 SDLoc dl(Op);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002394
Chris Lattner0a1762e2008-03-17 03:21:36 +00002395 unsigned SPReg = SP::O6;
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002396 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
2397 SDValue NewSP = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002398 Chain = DAG.getCopyToReg(SP.getValue(1), dl, SPReg, NewSP); // Output chain
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002399
Chris Lattner0a1762e2008-03-17 03:21:36 +00002400 // The resultant pointer is actually 16 words from the bottom of the stack,
2401 // to provide a register spill area.
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002402 unsigned regSpillArea = Subtarget->is64Bit() ? 128 : 96;
2403 regSpillArea += Subtarget->getStackPointerBias();
2404
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002405 SDValue NewVal = DAG.getNode(ISD::ADD, dl, VT, NewSP,
2406 DAG.getConstant(regSpillArea, VT));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002407 SDValue Ops[2] = { NewVal, Chain };
Dale Johannesenf08a47b2009-02-04 23:02:30 +00002408 return DAG.getMergeValues(Ops, 2, dl);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002409}
2410
Chris Lattner0a1762e2008-03-17 03:21:36 +00002411
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002412static SDValue getFLUSHW(SDValue Op, SelectionDAG &DAG) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002413 SDLoc dl(Op);
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002414 SDValue Chain = DAG.getNode(SPISD::FLUSHW,
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002415 dl, MVT::Other, DAG.getEntryNode());
2416 return Chain;
2417}
2418
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002419static SDValue getFRAMEADDR(uint64_t depth, SDValue Op, SelectionDAG &DAG,
2420 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002421 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2422 MFI->setFrameAddressIsTaken(true);
2423
2424 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002425 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002426 unsigned FrameReg = SP::I6;
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002427 unsigned stackBias = Subtarget->getStackPointerBias();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002428
2429 SDValue FrameAddr;
Venkatraman Govindarajuef8cf452011-01-21 22:00:00 +00002430
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002431 if (depth == 0) {
2432 FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2433 if (Subtarget->is64Bit())
2434 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
2435 DAG.getIntPtrConstant(stackBias));
2436 return FrameAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002437 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002438
2439 // flush first to make sure the windowed registers' values are in stack
2440 SDValue Chain = getFLUSHW(Op, DAG);
2441 FrameAddr = DAG.getCopyFromReg(Chain, dl, FrameReg, VT);
2442
2443 unsigned Offset = (Subtarget->is64Bit()) ? (stackBias + 112) : 56;
2444
2445 while (depth--) {
2446 SDValue Ptr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
2447 DAG.getIntPtrConstant(Offset));
2448 FrameAddr = DAG.getLoad(VT, dl, Chain, Ptr, MachinePointerInfo(),
2449 false, false, false, 0);
2450 }
2451 if (Subtarget->is64Bit())
2452 FrameAddr = DAG.getNode(ISD::ADD, dl, VT, FrameAddr,
2453 DAG.getIntPtrConstant(stackBias));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002454 return FrameAddr;
2455}
2456
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002457
2458static SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG,
2459 const SparcSubtarget *Subtarget) {
2460
2461 uint64_t depth = Op.getConstantOperandVal(0);
2462
2463 return getFRAMEADDR(depth, Op, DAG, Subtarget);
2464
2465}
2466
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002467static SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG,
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002468 const SparcTargetLowering &TLI,
2469 const SparcSubtarget *Subtarget) {
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002470 MachineFunction &MF = DAG.getMachineFunction();
2471 MachineFrameInfo *MFI = MF.getFrameInfo();
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002472 MFI->setReturnAddressIsTaken(true);
2473
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002474 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2475 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2476 "be a constant integer");
2477 return SDValue();
2478 }
2479
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002480 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002481 SDLoc dl(Op);
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002482 uint64_t depth = Op.getConstantOperandVal(0);
2483
2484 SDValue RetAddr;
Venkatraman Govindarajufee76fa2013-07-30 19:53:10 +00002485 if (depth == 0) {
2486 unsigned RetReg = MF.addLiveIn(SP::I7,
2487 TLI.getRegClassFor(TLI.getPointerTy()));
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002488 RetAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, RetReg, VT);
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002489 return RetAddr;
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002490 }
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002491
2492 // Need frame address to find return address of the caller.
2493 SDValue FrameAddr = getFRAMEADDR(depth - 1, Op, DAG, Subtarget);
2494
2495 unsigned Offset = (Subtarget->is64Bit()) ? 120 : 60;
2496 SDValue Ptr = DAG.getNode(ISD::ADD,
2497 dl, VT,
2498 FrameAddr,
2499 DAG.getIntPtrConstant(Offset));
2500 RetAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), Ptr,
2501 MachinePointerInfo(), false, false, false, 0);
2502
Venkatraman Govindarajud9645802011-01-12 05:08:36 +00002503 return RetAddr;
2504}
2505
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002506static SDValue LowerF64Op(SDValue Op, SelectionDAG &DAG, unsigned opcode)
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002507{
2508 SDLoc dl(Op);
2509
2510 assert(Op.getValueType() == MVT::f64 && "LowerF64Op called on non-double!");
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002511 assert(opcode == ISD::FNEG || opcode == ISD::FABS);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002512
2513 // Lower fneg/fabs on f64 to fneg/fabs on f32.
2514 // fneg f64 => fneg f32:sub_even, fmov f32:sub_odd.
2515 // fabs f64 => fabs f32:sub_even, fmov f32:sub_odd.
2516
2517 SDValue SrcReg64 = Op.getOperand(0);
2518 SDValue Hi32 = DAG.getTargetExtractSubreg(SP::sub_even, dl, MVT::f32,
2519 SrcReg64);
2520 SDValue Lo32 = DAG.getTargetExtractSubreg(SP::sub_odd, dl, MVT::f32,
2521 SrcReg64);
2522
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002523 Hi32 = DAG.getNode(opcode, dl, MVT::f32, Hi32);
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002524
2525 SDValue DstReg64 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2526 dl, MVT::f64), 0);
2527 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_even, dl, MVT::f64,
2528 DstReg64, Hi32);
2529 DstReg64 = DAG.getTargetInsertSubreg(SP::sub_odd, dl, MVT::f64,
2530 DstReg64, Lo32);
2531 return DstReg64;
2532}
2533
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002534// Lower a f128 load into two f64 loads.
2535static SDValue LowerF128Load(SDValue Op, SelectionDAG &DAG)
2536{
2537 SDLoc dl(Op);
2538 LoadSDNode *LdNode = dyn_cast<LoadSDNode>(Op.getNode());
2539 assert(LdNode && LdNode->getOffset().getOpcode() == ISD::UNDEF
2540 && "Unexpected node type");
2541
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002542 unsigned alignment = LdNode->getAlignment();
2543 if (alignment > 8)
2544 alignment = 8;
2545
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002546 SDValue Hi64 = DAG.getLoad(MVT::f64,
2547 dl,
2548 LdNode->getChain(),
2549 LdNode->getBasePtr(),
2550 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002551 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002552 EVT addrVT = LdNode->getBasePtr().getValueType();
2553 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2554 LdNode->getBasePtr(),
2555 DAG.getConstant(8, addrVT));
2556 SDValue Lo64 = DAG.getLoad(MVT::f64,
2557 dl,
2558 LdNode->getChain(),
2559 LoPtr,
2560 LdNode->getPointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002561 false, false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002562
2563 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2564 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2565
2566 SDNode *InFP128 = DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2567 dl, MVT::f128);
2568 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2569 MVT::f128,
2570 SDValue(InFP128, 0),
2571 Hi64,
2572 SubRegEven);
2573 InFP128 = DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
2574 MVT::f128,
2575 SDValue(InFP128, 0),
2576 Lo64,
2577 SubRegOdd);
2578 SDValue OutChains[2] = { SDValue(Hi64.getNode(), 1),
2579 SDValue(Lo64.getNode(), 1) };
2580 SDValue OutChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2581 &OutChains[0], 2);
2582 SDValue Ops[2] = {SDValue(InFP128,0), OutChain};
2583 return DAG.getMergeValues(Ops, 2, dl);
2584}
2585
2586// Lower a f128 store into two f64 stores.
2587static SDValue LowerF128Store(SDValue Op, SelectionDAG &DAG) {
2588 SDLoc dl(Op);
2589 StoreSDNode *StNode = dyn_cast<StoreSDNode>(Op.getNode());
2590 assert(StNode && StNode->getOffset().getOpcode() == ISD::UNDEF
2591 && "Unexpected node type");
2592 SDValue SubRegEven = DAG.getTargetConstant(SP::sub_even64, MVT::i32);
2593 SDValue SubRegOdd = DAG.getTargetConstant(SP::sub_odd64, MVT::i32);
2594
2595 SDNode *Hi64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2596 dl,
2597 MVT::f64,
2598 StNode->getValue(),
2599 SubRegEven);
2600 SDNode *Lo64 = DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG,
2601 dl,
2602 MVT::f64,
2603 StNode->getValue(),
2604 SubRegOdd);
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002605
2606 unsigned alignment = StNode->getAlignment();
2607 if (alignment > 8)
2608 alignment = 8;
2609
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002610 SDValue OutChains[2];
2611 OutChains[0] = DAG.getStore(StNode->getChain(),
2612 dl,
2613 SDValue(Hi64, 0),
2614 StNode->getBasePtr(),
2615 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002616 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002617 EVT addrVT = StNode->getBasePtr().getValueType();
2618 SDValue LoPtr = DAG.getNode(ISD::ADD, dl, addrVT,
2619 StNode->getBasePtr(),
2620 DAG.getConstant(8, addrVT));
2621 OutChains[1] = DAG.getStore(StNode->getChain(),
2622 dl,
2623 SDValue(Lo64, 0),
2624 LoPtr,
2625 MachinePointerInfo(),
Venkatraman Govindarajuece63db2013-10-05 02:29:47 +00002626 false, false, alignment);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002627 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2628 &OutChains[0], 2);
2629}
2630
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002631static SDValue LowerFNEG(SDValue Op, SelectionDAG &DAG,
2632 const SparcTargetLowering &TLI,
2633 bool is64Bit) {
2634 if (Op.getValueType() == MVT::f64)
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002635 return LowerF64Op(Op, DAG, ISD::FNEG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002636 if (Op.getValueType() == MVT::f128)
2637 return TLI.LowerF128Op(Op, DAG, ((is64Bit) ? "_Qp_neg" : "_Q_neg"), 1);
2638 return Op;
2639}
2640
2641static SDValue LowerFABS(SDValue Op, SelectionDAG &DAG, bool isV9) {
2642 if (Op.getValueType() == MVT::f64)
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002643 return LowerF64Op(Op, DAG, ISD::FABS);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002644 if (Op.getValueType() != MVT::f128)
2645 return Op;
2646
2647 // Lower fabs on f128 to fabs on f64
2648 // fabs f128 => fabs f64:sub_even64, fmov f64:sub_odd64
2649
2650 SDLoc dl(Op);
2651 SDValue SrcReg128 = Op.getOperand(0);
2652 SDValue Hi64 = DAG.getTargetExtractSubreg(SP::sub_even64, dl, MVT::f64,
2653 SrcReg128);
2654 SDValue Lo64 = DAG.getTargetExtractSubreg(SP::sub_odd64, dl, MVT::f64,
2655 SrcReg128);
2656 if (isV9)
2657 Hi64 = DAG.getNode(Op.getOpcode(), dl, MVT::f64, Hi64);
2658 else
Venkatraman Govindaraju829aec52013-09-21 23:51:08 +00002659 Hi64 = LowerF64Op(Hi64, DAG, ISD::FABS);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002660
2661 SDValue DstReg128 = SDValue(DAG.getMachineNode(TargetOpcode::IMPLICIT_DEF,
2662 dl, MVT::f128), 0);
2663 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_even64, dl, MVT::f128,
2664 DstReg128, Hi64);
2665 DstReg128 = DAG.getTargetInsertSubreg(SP::sub_odd64, dl, MVT::f128,
2666 DstReg128, Lo64);
2667 return DstReg128;
2668}
2669
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002670static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002671
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002672 if (Op.getValueType() != MVT::i64)
2673 return Op;
2674
2675 SDLoc dl(Op);
2676 SDValue Src1 = Op.getOperand(0);
2677 SDValue Src1Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1);
2678 SDValue Src1Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src1,
2679 DAG.getConstant(32, MVT::i64));
2680 Src1Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src1Hi);
2681
2682 SDValue Src2 = Op.getOperand(1);
2683 SDValue Src2Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2);
2684 SDValue Src2Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Src2,
2685 DAG.getConstant(32, MVT::i64));
2686 Src2Hi = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Src2Hi);
2687
2688
2689 bool hasChain = false;
2690 unsigned hiOpc = Op.getOpcode();
2691 switch (Op.getOpcode()) {
2692 default: llvm_unreachable("Invalid opcode");
2693 case ISD::ADDC: hiOpc = ISD::ADDE; break;
2694 case ISD::ADDE: hasChain = true; break;
2695 case ISD::SUBC: hiOpc = ISD::SUBE; break;
2696 case ISD::SUBE: hasChain = true; break;
2697 }
2698 SDValue Lo;
2699 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::Glue);
2700 if (hasChain) {
2701 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo,
2702 Op.getOperand(2));
2703 } else {
2704 Lo = DAG.getNode(Op.getOpcode(), dl, VTs, Src1Lo, Src2Lo);
2705 }
2706 SDValue Hi = DAG.getNode(hiOpc, dl, VTs, Src1Hi, Src2Hi, Lo.getValue(1));
2707 SDValue Carry = Hi.getValue(1);
2708
2709 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Lo);
2710 Hi = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i64, Hi);
2711 Hi = DAG.getNode(ISD::SHL, dl, MVT::i64, Hi,
2712 DAG.getConstant(32, MVT::i64));
2713
2714 SDValue Dst = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, Lo);
2715 SDValue Ops[2] = { Dst, Carry };
2716 return DAG.getMergeValues(Ops, 2, dl);
2717}
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002718
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002719// Custom lower UMULO/SMULO for SPARC. This code is similar to ExpandNode()
2720// in LegalizeDAG.cpp except the order of arguments to the library function.
2721static SDValue LowerUMULO_SMULO(SDValue Op, SelectionDAG &DAG,
2722 const SparcTargetLowering &TLI)
2723{
2724 unsigned opcode = Op.getOpcode();
2725 assert((opcode == ISD::UMULO || opcode == ISD::SMULO) && "Invalid Opcode.");
2726
2727 bool isSigned = (opcode == ISD::SMULO);
2728 EVT VT = MVT::i64;
2729 EVT WideVT = MVT::i128;
2730 SDLoc dl(Op);
2731 SDValue LHS = Op.getOperand(0);
2732
2733 if (LHS.getValueType() != VT)
2734 return Op;
2735
2736 SDValue ShiftAmt = DAG.getConstant(63, VT);
2737
2738 SDValue RHS = Op.getOperand(1);
2739 SDValue HiLHS = DAG.getNode(ISD::SRA, dl, VT, LHS, ShiftAmt);
2740 SDValue HiRHS = DAG.getNode(ISD::SRA, dl, MVT::i64, RHS, ShiftAmt);
2741 SDValue Args[] = { HiLHS, LHS, HiRHS, RHS };
2742
2743 SDValue MulResult = TLI.makeLibCall(DAG,
2744 RTLIB::MUL_I128, WideVT,
2745 Args, 4, isSigned, dl).first;
2746 SDValue BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
2747 MulResult, DAG.getIntPtrConstant(0));
2748 SDValue TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT,
2749 MulResult, DAG.getIntPtrConstant(1));
2750 if (isSigned) {
2751 SDValue Tmp1 = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, ShiftAmt);
2752 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, Tmp1, ISD::SETNE);
2753 } else {
2754 TopHalf = DAG.getSetCC(dl, MVT::i32, TopHalf, DAG.getConstant(0, VT),
2755 ISD::SETNE);
2756 }
2757 // MulResult is a node with an illegal type. Because such things are not
2758 // generally permitted during this phase of legalization, delete the
2759 // node. The above EXTRACT_ELEMENT nodes should have been folded.
2760 DAG.DeleteNode(MulResult.getNode());
2761
2762 SDValue Ops[2] = { BottomHalf, TopHalf } ;
2763 return DAG.getMergeValues(Ops, 2, dl);
2764}
2765
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002766static SDValue LowerATOMIC_LOAD_STORE(SDValue Op, SelectionDAG &DAG) {
2767 // Monotonic load/stores are legal.
2768 if (cast<AtomicSDNode>(Op)->getOrdering() <= Monotonic)
2769 return Op;
2770
2771 // Otherwise, expand with a fence.
2772 return SDValue();
2773}
2774
2775
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002776SDValue SparcTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +00002777LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002778
2779 bool hasHardQuad = Subtarget->hasHardQuad();
2780 bool is64Bit = Subtarget->is64Bit();
2781 bool isV9 = Subtarget->isV9();
2782
Chris Lattner0a1762e2008-03-17 03:21:36 +00002783 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002784 default: llvm_unreachable("Should not custom lower this!");
Venkatraman Govindaraju7dae9ce2013-06-08 15:32:59 +00002785
Venkatraman Govindaraju96ab3bc2014-01-04 07:17:21 +00002786 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG, *this,
2787 Subtarget);
2788 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG,
2789 Subtarget);
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +00002790 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002791 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +00002792 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner840c7002009-09-15 17:46:24 +00002793 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002794 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG, *this,
2795 hasHardQuad);
2796 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG, *this,
2797 hasHardQuad);
Venkatraman Govindarajuf1d807e2013-11-03 08:00:19 +00002798 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG, *this,
2799 hasHardQuad);
2800 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG, *this,
2801 hasHardQuad);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002802 case ISD::BR_CC: return LowerBR_CC(Op, DAG, *this,
2803 hasHardQuad);
2804 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, *this,
2805 hasHardQuad);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002806 case ISD::VASTART: return LowerVASTART(Op, DAG, *this);
2807 case ISD::VAARG: return LowerVAARG(Op, DAG);
Venkatraman Govindaraju0510db02013-11-24 17:41:41 +00002808 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
Venkatraman Govindaraju61116e72013-12-09 05:13:25 +00002809 Subtarget);
Venkatraman Govindaraju35e0c382013-08-25 18:30:06 +00002810
2811 case ISD::LOAD: return LowerF128Load(Op, DAG);
2812 case ISD::STORE: return LowerF128Store(Op, DAG);
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002813 case ISD::FADD: return LowerF128Op(Op, DAG,
2814 getLibcallName(RTLIB::ADD_F128), 2);
2815 case ISD::FSUB: return LowerF128Op(Op, DAG,
2816 getLibcallName(RTLIB::SUB_F128), 2);
2817 case ISD::FMUL: return LowerF128Op(Op, DAG,
2818 getLibcallName(RTLIB::MUL_F128), 2);
2819 case ISD::FDIV: return LowerF128Op(Op, DAG,
2820 getLibcallName(RTLIB::DIV_F128), 2);
2821 case ISD::FSQRT: return LowerF128Op(Op, DAG,
2822 getLibcallName(RTLIB::SQRT_F128),1);
2823 case ISD::FNEG: return LowerFNEG(Op, DAG, *this, is64Bit);
2824 case ISD::FABS: return LowerFABS(Op, DAG, isV9);
2825 case ISD::FP_EXTEND: return LowerF128_FPEXTEND(Op, DAG, *this);
2826 case ISD::FP_ROUND: return LowerF128_FPROUND(Op, DAG, *this);
Venkatraman Govindaraju572d5052013-10-06 03:36:18 +00002827 case ISD::ADDC:
2828 case ISD::ADDE:
2829 case ISD::SUBC:
2830 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Venkatraman Govindaraju77011e82014-01-01 20:22:45 +00002831 case ISD::UMULO:
2832 case ISD::SMULO: return LowerUMULO_SMULO(Op, DAG, *this);
Venkatraman Govindaraju9a3da522014-01-01 22:11:54 +00002833 case ISD::ATOMIC_LOAD:
2834 case ISD::ATOMIC_STORE: return LowerATOMIC_LOAD_STORE(Op, DAG);
Chris Lattner0a1762e2008-03-17 03:21:36 +00002835 }
2836}
2837
2838MachineBasicBlock *
2839SparcTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00002840 MachineBasicBlock *BB) const {
Chris Lattner0a1762e2008-03-17 03:21:36 +00002841 const TargetInstrInfo &TII = *getTargetMachine().getInstrInfo();
2842 unsigned BROpcode;
2843 unsigned CC;
Dale Johannesen215a9252009-02-13 02:31:35 +00002844 DebugLoc dl = MI->getDebugLoc();
Chris Lattner0a1762e2008-03-17 03:21:36 +00002845 // Figure out the conditional branch opcode to use for this select_cc.
2846 switch (MI->getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002847 default: llvm_unreachable("Unknown SELECT_CC!");
Chris Lattner0a1762e2008-03-17 03:21:36 +00002848 case SP::SELECT_CC_Int_ICC:
2849 case SP::SELECT_CC_FP_ICC:
2850 case SP::SELECT_CC_DFP_ICC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002851 case SP::SELECT_CC_QFP_ICC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00002852 BROpcode = SP::BCOND;
2853 break;
2854 case SP::SELECT_CC_Int_FCC:
2855 case SP::SELECT_CC_FP_FCC:
2856 case SP::SELECT_CC_DFP_FCC:
Venkatraman Govindaraju59039dc2013-09-03 04:11:59 +00002857 case SP::SELECT_CC_QFP_FCC:
Chris Lattner0a1762e2008-03-17 03:21:36 +00002858 BROpcode = SP::FBCOND;
2859 break;
2860 }
2861
2862 CC = (SPCC::CondCodes)MI->getOperand(3).getImm();
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002863
Chris Lattner0a1762e2008-03-17 03:21:36 +00002864 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2865 // control-flow pattern. The incoming instruction knows the destination vreg
2866 // to set, the condition code register to branch on, the true/false values to
2867 // select between, and a branch opcode to use.
2868 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00002869 MachineFunction::iterator It = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002870 ++It;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002871
Chris Lattner0a1762e2008-03-17 03:21:36 +00002872 // thisMBB:
2873 // ...
2874 // TrueVal = ...
2875 // [f]bCC copy1MBB
2876 // fallthrough --> copy0MBB
2877 MachineBasicBlock *thisMBB = BB;
Chris Lattner0a1762e2008-03-17 03:21:36 +00002878 MachineFunction *F = BB->getParent();
Dan Gohman3b460302008-07-07 23:14:23 +00002879 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2880 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Venkatraman Govindaraju2f155032010-12-28 20:39:17 +00002881 F->insert(It, copy0MBB);
2882 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00002883
2884 // Transfer the remainder of BB and its successor edges to sinkMBB.
2885 sinkMBB->splice(sinkMBB->begin(), BB,
2886 llvm::next(MachineBasicBlock::iterator(MI)),
2887 BB->end());
2888 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
2889
2890 // Add the true and fallthrough blocks as its successors.
2891 BB->addSuccessor(copy0MBB);
2892 BB->addSuccessor(sinkMBB);
2893
Dale Johannesen215a9252009-02-13 02:31:35 +00002894 BuildMI(BB, dl, TII.get(BROpcode)).addMBB(sinkMBB).addImm(CC);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002895
Chris Lattner0a1762e2008-03-17 03:21:36 +00002896 // copy0MBB:
2897 // %FalseValue = ...
2898 // # fallthrough to sinkMBB
2899 BB = copy0MBB;
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002900
Chris Lattner0a1762e2008-03-17 03:21:36 +00002901 // Update machine-CFG edges
2902 BB->addSuccessor(sinkMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002903
Chris Lattner0a1762e2008-03-17 03:21:36 +00002904 // sinkMBB:
2905 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2906 // ...
2907 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00002908 BuildMI(*BB, BB->begin(), dl, TII.get(SP::PHI), MI->getOperand(0).getReg())
Chris Lattner0a1762e2008-03-17 03:21:36 +00002909 .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB)
2910 .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB);
Anton Korobeynikovb8736562008-10-10 20:27:31 +00002911
Dan Gohman34396292010-07-06 20:24:04 +00002912 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner0a1762e2008-03-17 03:21:36 +00002913 return BB;
2914}
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002915
2916//===----------------------------------------------------------------------===//
2917// Sparc Inline Assembly Support
2918//===----------------------------------------------------------------------===//
2919
2920/// getConstraintType - Given a constraint letter, return the type of
2921/// constraint it is for this target.
2922SparcTargetLowering::ConstraintType
2923SparcTargetLowering::getConstraintType(const std::string &Constraint) const {
2924 if (Constraint.size() == 1) {
2925 switch (Constraint[0]) {
2926 default: break;
2927 case 'r': return C_RegisterClass;
2928 }
2929 }
2930
2931 return TargetLowering::getConstraintType(Constraint);
2932}
2933
2934std::pair<unsigned, const TargetRegisterClass*>
2935SparcTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00002936 MVT VT) const {
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002937 if (Constraint.size() == 1) {
2938 switch (Constraint[0]) {
2939 case 'r':
Craig Topperabadc662012-04-20 06:31:50 +00002940 return std::make_pair(0U, &SP::IntRegsRegClass);
Anton Korobeynikov281cf242008-10-10 20:28:10 +00002941 }
2942 }
2943
2944 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2945}
2946
Dan Gohman2fe6bee2008-10-18 02:06:02 +00002947bool
2948SparcTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2949 // The Sparc target isn't yet aware of offsets.
2950 return false;
2951}
Venkatraman Govindaraju5ae77f72013-11-03 12:28:40 +00002952
2953void SparcTargetLowering::ReplaceNodeResults(SDNode *N,
2954 SmallVectorImpl<SDValue>& Results,
2955 SelectionDAG &DAG) const {
2956
2957 SDLoc dl(N);
2958
2959 RTLIB::Libcall libCall = RTLIB::UNKNOWN_LIBCALL;
2960
2961 switch (N->getOpcode()) {
2962 default:
2963 llvm_unreachable("Do not know how to custom type legalize this operation!");
2964
2965 case ISD::FP_TO_SINT:
2966 case ISD::FP_TO_UINT:
2967 // Custom lower only if it involves f128 or i64.
2968 if (N->getOperand(0).getValueType() != MVT::f128
2969 || N->getValueType(0) != MVT::i64)
2970 return;
2971 libCall = ((N->getOpcode() == ISD::FP_TO_SINT)
2972 ? RTLIB::FPTOSINT_F128_I64
2973 : RTLIB::FPTOUINT_F128_I64);
2974
2975 Results.push_back(LowerF128Op(SDValue(N, 0),
2976 DAG,
2977 getLibcallName(libCall),
2978 1));
2979 return;
2980
2981 case ISD::SINT_TO_FP:
2982 case ISD::UINT_TO_FP:
2983 // Custom lower only if it involves f128 or i64.
2984 if (N->getValueType(0) != MVT::f128
2985 || N->getOperand(0).getValueType() != MVT::i64)
2986 return;
2987
2988 libCall = ((N->getOpcode() == ISD::SINT_TO_FP)
2989 ? RTLIB::SINTTOFP_I64_F128
2990 : RTLIB::UINTTOFP_I64_F128);
2991
2992 Results.push_back(LowerF128Op(SDValue(N, 0),
2993 DAG,
2994 getLibcallName(libCall),
2995 1));
2996 return;
2997 }
2998}