blob: 2921f7b8c80f75e5c118f23a4e5ad281fd5ff578 [file] [log] [blame]
Chris Lattner76ac0682005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Chengcde9e302006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Anton Korobeynikov383a3242007-07-14 14:06:15 +000019#include "X86RegisterInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000020#include "llvm/Target/TargetLowering.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Rafael Espindolae636fc02007-08-31 15:06:30 +000022#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023
24namespace llvm {
Chris Lattner76ac0682005-11-15 00:40:23 +000025 namespace X86ISD {
Evan Cheng172fce72006-01-06 00:43:03 +000026 // X86 Specific DAG Nodes
Chris Lattner76ac0682005-11-15 00:40:23 +000027 enum NodeType {
28 // Start the numbering where the builtin ops leave off.
Evan Cheng225a4d02005-12-17 01:21:05 +000029 FIRST_NUMBER = ISD::BUILTIN_OP_END+X86::INSTRUCTION_LIST_END,
Chris Lattner76ac0682005-11-15 00:40:23 +000030
Evan Cheng9c249c32006-01-09 18:33:28 +000031 /// SHLD, SHRD - Double shift instructions. These correspond to
32 /// X86::SHLDxx and X86::SHRDxx instructions.
33 SHLD,
34 SHRD,
35
Evan Cheng2dd217b2006-01-31 03:14:29 +000036 /// FAND - Bitwise logical AND of floating point values. This corresponds
37 /// to X86::ANDPS or X86::ANDPD.
38 FAND,
39
Evan Cheng4363e882007-01-05 07:55:56 +000040 /// FOR - Bitwise logical OR of floating point values. This corresponds
41 /// to X86::ORPS or X86::ORPD.
42 FOR,
43
Evan Cheng72d5c252006-01-31 22:28:30 +000044 /// FXOR - Bitwise logical XOR of floating point values. This corresponds
45 /// to X86::XORPS or X86::XORPD.
46 FXOR,
47
Evan Cheng82241c82007-01-05 21:37:56 +000048 /// FSRL - Bitwise logical right shift of floating point values. These
49 /// corresponds to X86::PSRLDQ.
Evan Cheng4363e882007-01-05 07:55:56 +000050 FSRL,
51
Evan Cheng11613a52006-02-04 02:20:30 +000052 /// FILD, FILD_FLAG - This instruction implements SINT_TO_FP with the
53 /// integer source in memory and FP reg result. This corresponds to the
54 /// X86::FILD*m instructions. It has three inputs (token chain, address,
55 /// and source type) and two outputs (FP value and token chain). FILD_FLAG
56 /// also produces a flag).
Evan Cheng6305e502006-01-12 22:54:21 +000057 FILD,
Evan Cheng11613a52006-02-04 02:20:30 +000058 FILD_FLAG,
Chris Lattner76ac0682005-11-15 00:40:23 +000059
60 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
61 /// integer destination in memory and a FP reg source. This corresponds
62 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Chris Lattnerf4aeff02006-10-18 18:26:48 +000063 /// has two inputs (token chain and address) and two outputs (int value
64 /// and token chain).
Chris Lattner76ac0682005-11-15 00:40:23 +000065 FP_TO_INT16_IN_MEM,
66 FP_TO_INT32_IN_MEM,
67 FP_TO_INT64_IN_MEM,
68
Evan Chenga74ce622005-12-21 02:39:21 +000069 /// FLD - This instruction implements an extending load to FP stack slots.
70 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng5c59d492005-12-23 07:31:11 +000071 /// operand, ptr to load from, and a ValueType node indicating the type
72 /// to load to.
Evan Chenga74ce622005-12-21 02:39:21 +000073 FLD,
74
Evan Cheng45e190982006-01-05 00:27:02 +000075 /// FST - This instruction implements a truncating store to FP stack
76 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
77 /// chain operand, value to store, address, and a ValueType to store it
78 /// as.
79 FST,
80
Chris Lattnerdfda38f2007-02-25 08:15:11 +000081 /// FP_GET_RESULT - This corresponds to FpGETRESULT pseudo instruction
82 /// which copies from ST(0) to the destination. It takes a chain and
83 /// writes a RFP result and a chain.
Evan Cheng45e190982006-01-05 00:27:02 +000084 FP_GET_RESULT,
85
Chris Lattnerdfda38f2007-02-25 08:15:11 +000086 /// FP_SET_RESULT - This corresponds to FpSETRESULT pseudo instruction
87 /// which copies the source operand to ST(0). It takes a chain+value and
88 /// returns a chain and a flag.
Evan Chenga74ce622005-12-21 02:39:21 +000089 FP_SET_RESULT,
90
Chris Lattner76ac0682005-11-15 00:40:23 +000091 /// CALL/TAILCALL - These operations represent an abstract X86 call
92 /// instruction, which includes a bunch of information. In particular the
93 /// operands of these node are:
94 ///
95 /// #0 - The incoming token chain
96 /// #1 - The callee
97 /// #2 - The number of arg bytes the caller pushes on the stack.
98 /// #3 - The number of arg bytes the callee pops off the stack.
99 /// #4 - The value to pass in AL/AX/EAX (optional)
100 /// #5 - The value to pass in DL/DX/EDX (optional)
101 ///
102 /// The result values of these nodes are:
103 ///
104 /// #0 - The outgoing token chain
105 /// #1 - The first register result value (optional)
106 /// #2 - The second register result value (optional)
107 ///
108 /// The CALL vs TAILCALL distinction boils down to whether the callee is
109 /// known not to modify the caller's stack frame, as is standard with
110 /// LLVM.
111 CALL,
112 TAILCALL,
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000113
114 /// RDTSC_DAG - This operation implements the lowering for
115 /// readcyclecounter
116 RDTSC_DAG,
Evan Cheng225a4d02005-12-17 01:21:05 +0000117
118 /// X86 compare and logical compare instructions.
Evan Cheng80700992007-09-17 17:42:53 +0000119 CMP, COMI, UCOMI,
Evan Cheng225a4d02005-12-17 01:21:05 +0000120
Evan Chengc1583db2005-12-21 20:21:51 +0000121 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
122 /// operand produced by a CMP instruction.
123 SETCC,
124
125 /// X86 conditional moves. Operand 1 and operand 2 are the two values
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000126 /// to select from (operand 1 is a R/W operand). Operand 3 is the
127 /// condition code, and operand 4 is the flag operand produced by a CMP
128 /// or TEST instruction. It also writes a flag result.
Evan Cheng225a4d02005-12-17 01:21:05 +0000129 CMOV,
Evan Cheng6fc31042005-12-19 23:12:38 +0000130
Evan Chengc1583db2005-12-21 20:21:51 +0000131 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
132 /// is the block to branch if condition is true, operand 3 is the
133 /// condition code, and operand 4 is the flag operand produced by a CMP
134 /// or TEST instruction.
Evan Cheng6fc31042005-12-19 23:12:38 +0000135 BRCOND,
Evan Chenga74ce622005-12-21 02:39:21 +0000136
Evan Chengae986f12006-01-11 22:15:48 +0000137 /// Return with a flag operand. Operand 1 is the chain operand, operand
138 /// 2 is the number of bytes of stack to pop.
Evan Chenga74ce622005-12-21 02:39:21 +0000139 RET_FLAG,
Evan Chengae986f12006-01-11 22:15:48 +0000140
141 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
142 REP_STOS,
143
144 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
145 REP_MOVS,
Evan Cheng72d5c252006-01-31 22:28:30 +0000146
Evan Cheng5588de92006-02-18 00:15:05 +0000147 /// GlobalBaseReg - On Darwin, this node represents the result of the popl
148 /// at function entry, used for PIC code.
149 GlobalBaseReg,
Evan Cheng1f342c22006-02-23 02:43:52 +0000150
Chris Lattnerd9e4bf52006-09-28 23:33:12 +0000151 /// Wrapper - A wrapper node for TargetConstantPool,
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000152 /// TargetExternalSymbol, and TargetGlobalAddress.
153 Wrapper,
Evan Chengd5e905d2006-03-21 23:01:21 +0000154
Evan Chengae1cd752006-11-30 21:55:46 +0000155 /// WrapperRIP - Special wrapper used under X86-64 PIC mode for RIP
156 /// relative displacements.
157 WrapperRIP,
158
Evan Chenge7ee6a52006-03-24 23:15:12 +0000159 /// S2VEC - X86 version of SCALAR_TO_VECTOR. The destination base does not
160 /// have to match the operand type.
161 S2VEC,
Evan Chengd097e672006-03-22 02:53:00 +0000162
Evan Chengcbffa462006-03-31 19:22:53 +0000163 /// PEXTRW - Extract a 16-bit value from a vector and zero extend it to
Evan Cheng5fd7c692006-03-31 21:55:24 +0000164 /// i32, corresponds to X86::PEXTRW.
Evan Chengcbffa462006-03-31 19:22:53 +0000165 PEXTRW,
Evan Cheng5fd7c692006-03-31 21:55:24 +0000166
167 /// PINSRW - Insert the lower 16-bits of a 32-bit value to a vector,
168 /// corresponds to X86::PINSRW.
Evan Cheng49683ba2006-11-10 21:43:37 +0000169 PINSRW,
170
171 /// FMAX, FMIN - Floating point max and min.
172 ///
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000173 FMAX, FMIN,
Dan Gohman57111e72007-07-10 00:05:58 +0000174
175 /// FRSQRT, FRCP - Floating point reciprocal-sqrt and reciprocal
176 /// approximation. Note that these typically require refinement
177 /// in order to obtain suitable precision.
178 FRSQRT, FRCP,
179
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000180 // Thread Local Storage
Anton Korobeynikov383a3242007-07-14 14:06:15 +0000181 TLSADDR, THREAD_POINTER,
182
183 // Exception Handling helpers
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000184 EH_RETURN,
185
186 // tail call return
187 // oeprand #0 chain
188 // operand #1 callee (register or absolute)
189 // operand #2 stack adjustment
190 // operand #3 optional in flag
191 TC_RETURN
Chris Lattner76ac0682005-11-15 00:40:23 +0000192 };
193 }
194
Evan Chengd097e672006-03-22 02:53:00 +0000195 /// Define some predicates that are used for node matching.
196 namespace X86 {
Evan Cheng68ad48b2006-03-22 18:59:22 +0000197 /// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
198 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
199 bool isPSHUFDMask(SDNode *N);
200
Evan Chengb7fedff2006-03-29 23:07:14 +0000201 /// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
202 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
203 bool isPSHUFHWMask(SDNode *N);
204
205 /// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
206 /// specifies a shuffle of elements that is suitable for input to PSHUFD.
207 bool isPSHUFLWMask(SDNode *N);
208
Evan Chengd27fb3e2006-03-24 01:18:28 +0000209 /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
210 /// specifies a shuffle of elements that is suitable for input to SHUFP*.
211 bool isSHUFPMask(SDNode *N);
212
Evan Cheng2595a682006-03-24 02:58:06 +0000213 /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
214 /// specifies a shuffle of elements that is suitable for input to MOVHLPS.
215 bool isMOVHLPSMask(SDNode *N);
216
Evan Cheng922e1912006-11-07 22:14:24 +0000217 /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
218 /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
219 /// <2, 3, 2, 3>
220 bool isMOVHLPS_v_undef_Mask(SDNode *N);
221
Evan Chengc995b452006-04-06 23:23:56 +0000222 /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
223 /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
224 bool isMOVLPMask(SDNode *N);
225
226 /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +0000227 /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
228 /// as well as MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +0000229 bool isMOVHPMask(SDNode *N);
230
Evan Cheng5df75882006-03-28 00:39:58 +0000231 /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
232 /// specifies a shuffle of elements that is suitable for input to UNPCKL.
Evan Cheng60f0b892006-04-20 08:58:49 +0000233 bool isUNPCKLMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng5df75882006-03-28 00:39:58 +0000234
Evan Cheng2bc32802006-03-28 02:43:26 +0000235 /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
236 /// specifies a shuffle of elements that is suitable for input to UNPCKH.
Evan Cheng60f0b892006-04-20 08:58:49 +0000237 bool isUNPCKHMask(SDNode *N, bool V2IsSplat = false);
Evan Cheng2bc32802006-03-28 02:43:26 +0000238
Evan Chengf3b52c82006-04-05 07:20:06 +0000239 /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
240 /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
241 /// <0, 0, 1, 1>
242 bool isUNPCKL_v_undef_Mask(SDNode *N);
243
Bill Wendling591eab82007-04-24 21:16:55 +0000244 /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
245 /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
246 /// <2, 2, 3, 3>
247 bool isUNPCKH_v_undef_Mask(SDNode *N);
248
Evan Chenge8b51802006-04-21 01:05:10 +0000249 /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
250 /// specifies a shuffle of elements that is suitable for input to MOVSS,
251 /// MOVSD, and MOVD, i.e. setting the lowest element.
252 bool isMOVLMask(SDNode *N);
Evan Cheng12ba3e22006-04-11 00:19:04 +0000253
Evan Cheng5d247f82006-04-14 21:59:03 +0000254 /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
255 /// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
256 bool isMOVSHDUPMask(SDNode *N);
257
258 /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
259 /// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
260 bool isMOVSLDUPMask(SDNode *N);
261
Evan Chengd097e672006-03-22 02:53:00 +0000262 /// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand
263 /// specifies a splat of a single element.
264 bool isSplatMask(SDNode *N);
265
Evan Chenge056dd52006-10-27 21:08:32 +0000266 /// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
267 /// specifies a splat of zero element.
268 bool isSplatLoMask(SDNode *N);
269
Evan Cheng8fdbdf22006-03-22 08:01:21 +0000270 /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
271 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
272 /// instructions.
273 unsigned getShuffleSHUFImmediate(SDNode *N);
Evan Chengb7fedff2006-03-29 23:07:14 +0000274
275 /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
276 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
277 /// instructions.
278 unsigned getShufflePSHUFHWImmediate(SDNode *N);
279
280 /// getShufflePSHUFKWImmediate - Return the appropriate immediate to shuffle
281 /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
282 /// instructions.
283 unsigned getShufflePSHUFLWImmediate(SDNode *N);
Evan Chengd097e672006-03-22 02:53:00 +0000284 }
285
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000286 //===--------------------------------------------------------------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +0000287 // X86TargetLowering - X86 Implementation of the TargetLowering interface
288 class X86TargetLowering : public TargetLowering {
289 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000290 int RegSaveFrameIndex; // X86-64 vararg func register save area.
291 unsigned VarArgsGPOffset; // X86-64 vararg func int reg offset.
292 unsigned VarArgsFPOffset; // X86-64 vararg func fp reg offset.
Chris Lattner76ac0682005-11-15 00:40:23 +0000293 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
294 int BytesCallerReserves; // Number of arg bytes caller makes.
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000295
Chris Lattner76ac0682005-11-15 00:40:23 +0000296 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000297 explicit X86TargetLowering(TargetMachine &TM);
Chris Lattner76ac0682005-11-15 00:40:23 +0000298
Evan Cheng797d56f2007-11-09 01:32:10 +0000299 /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
300 /// jumptable.
301 SDOperand getPICJumpTableRelocBase(SDOperand Table,
302 SelectionDAG &DAG) const;
303
Chris Lattner76ac0682005-11-15 00:40:23 +0000304 // Return the number of bytes that a function should pop when it returns (in
305 // addition to the space used by the return address).
306 //
307 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
308
309 // Return the number of bytes that the caller reserves for arguments passed
310 // to this function.
311 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
312
Chris Lattner74f5bcf2007-02-26 04:01:25 +0000313 /// getStackPtrReg - Return the stack pointer register we are using: either
314 /// ESP or RSP.
315 unsigned getStackPtrReg() const { return X86StackPtr; }
316
Chris Lattner76ac0682005-11-15 00:40:23 +0000317 /// LowerOperation - Provide custom lowering hooks for some operations.
318 ///
319 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
320
Evan Cheng5987cfb2006-07-07 08:33:52 +0000321 virtual SDOperand PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
322
Evan Cheng339edad2006-01-11 00:33:36 +0000323 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
324 MachineBasicBlock *MBB);
325
Evan Cheng6af02632005-12-20 06:22:03 +0000326 /// getTargetNodeName - This method returns the name of a target specific
327 /// DAG node.
328 virtual const char *getTargetNodeName(unsigned Opcode) const;
329
Nate Begeman8a77efe2006-02-16 21:11:51 +0000330 /// computeMaskedBitsForTargetNode - Determine which of the bits specified
331 /// in Mask are known to be either zero or one and return them in the
332 /// KnownZero/KnownOne bitsets.
333 virtual void computeMaskedBitsForTargetNode(const SDOperand Op,
334 uint64_t Mask,
335 uint64_t &KnownZero,
336 uint64_t &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000337 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000338 unsigned Depth = 0) const;
339
Chris Lattner76ac0682005-11-15 00:40:23 +0000340 SDOperand getReturnAddressFrameIndex(SelectionDAG &DAG);
341
Chris Lattnerd6855142007-03-25 02:14:49 +0000342 ConstraintType getConstraintType(const std::string &Constraint) const;
Chris Lattner298ef372006-07-11 02:54:03 +0000343
Chris Lattnerc642aa52006-01-31 19:43:35 +0000344 std::vector<unsigned>
Chris Lattner7ad77df2006-02-22 00:56:39 +0000345 getRegClassForInlineAsmConstraint(const std::string &Constraint,
346 MVT::ValueType VT) const;
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000347
348 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
349 /// vector. If it is invalid, don't add anything to Ops.
350 virtual void LowerAsmOperandForConstraint(SDOperand Op,
351 char ConstraintLetter,
352 std::vector<SDOperand> &Ops,
353 SelectionDAG &DAG);
Chris Lattner44daa502006-10-31 20:13:11 +0000354
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000355 /// getRegForInlineAsmConstraint - Given a physical register constraint
356 /// (e.g. {edx}), return the register number and the register class for the
357 /// register. This should only be used for C_Register constraints. On
358 /// error, this returns a register number of 0.
Chris Lattner524129d2006-07-31 23:26:50 +0000359 std::pair<unsigned, const TargetRegisterClass*>
360 getRegForInlineAsmConstraint(const std::string &Constraint,
361 MVT::ValueType VT) const;
362
Chris Lattner1eb94d92007-03-30 23:15:24 +0000363 /// isLegalAddressingMode - Return true if the addressing mode represented
364 /// by AM is legal for this target, for a load/store of the specified type.
365 virtual bool isLegalAddressingMode(const AddrMode &AM, const Type *Ty)const;
366
Evan Cheng7f3d0242007-10-26 01:56:11 +0000367 /// isTruncateFree - Return true if it's free to truncate a value of
368 /// type Ty1 to type Ty2. e.g. On x86 it's free to truncate a i32 value in
369 /// register EAX to i16 by referencing its sub-register AX.
370 virtual bool isTruncateFree(const Type *Ty1, const Type *Ty2) const;
Evan Chenge106e2f2007-10-29 19:58:20 +0000371 virtual bool isTruncateFree(MVT::ValueType VT1, MVT::ValueType VT2) const;
Evan Cheng7f3d0242007-10-26 01:56:11 +0000372
Evan Cheng68ad48b2006-03-22 18:59:22 +0000373 /// isShuffleMaskLegal - Targets can use this to indicate that they only
374 /// support *some* VECTOR_SHUFFLE operations, those with specific masks.
Chris Lattnerf4aeff02006-10-18 18:26:48 +0000375 /// By default, if a target supports the VECTOR_SHUFFLE node, all mask
376 /// values are assumed to be legal.
Evan Cheng021bb7c2006-03-22 22:07:06 +0000377 virtual bool isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const;
Evan Cheng60f0b892006-04-20 08:58:49 +0000378
379 /// isVectorClearMaskLegal - Similar to isShuffleMaskLegal. This is
380 /// used by Targets can use this to indicate if there is a suitable
381 /// VECTOR_SHUFFLE that can be used to replace a VAND with a constant
382 /// pool entry.
383 virtual bool isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
384 MVT::ValueType EVT,
385 SelectionDAG &DAG) const;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000386
387 /// IsEligibleForTailCallOptimization - Check whether the call is eligible
388 /// for tail call optimization. Target which want to do tail call
389 /// optimization should implement this function.
390 virtual bool IsEligibleForTailCallOptimization(SDOperand Call,
391 SDOperand Ret,
392 SelectionDAG &DAG) const;
393
Rafael Espindolafa0df552007-11-05 23:12:20 +0000394 virtual const TargetSubtarget* getSubtarget() {
395 return static_cast<const TargetSubtarget*>(Subtarget);
396 }
397
Chris Lattner76ac0682005-11-15 00:40:23 +0000398 private:
Evan Chenga9467aa2006-04-25 20:13:52 +0000399 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
400 /// make the right decision when generating code for different targets.
401 const X86Subtarget *Subtarget;
Anton Korobeynikov383a3242007-07-14 14:06:15 +0000402 const MRegisterInfo *RegInfo;
Evan Chenga9467aa2006-04-25 20:13:52 +0000403
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000404 /// X86StackPtr - X86 physical register used as stack ptr.
405 unsigned X86StackPtr;
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000406
Dale Johannesene36c4002007-09-23 14:52:20 +0000407 /// X86ScalarSSEf32, X86ScalarSSEf64 - Select between SSE or x87
408 /// floating point ops.
409 /// When SSE is available, use it for f32 operations.
410 /// When SSE2 is available, use it for f64 operations.
411 bool X86ScalarSSEf32;
412 bool X86ScalarSSEf64;
Evan Chenga9467aa2006-04-25 20:13:52 +0000413
Chris Lattner0cd99602007-02-25 08:59:22 +0000414 SDNode *LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode*TheCall,
415 unsigned CallingConv, SelectionDAG &DAG);
416
Rafael Espindolae636fc02007-08-31 15:06:30 +0000417
Rafael Espindola272f7302007-09-14 15:48:13 +0000418 SDOperand LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
419 const CCValAssign &VA, MachineFrameInfo *MFI,
420 SDOperand Root, unsigned i);
421
Rafael Espindolae636fc02007-08-31 15:06:30 +0000422 SDOperand LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
423 const SDOperand &StackPtr,
424 const CCValAssign &VA, SDOperand Chain,
425 SDOperand Arg);
426
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000427 // C and StdCall Calling Convention implementation.
428 SDOperand LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
429 bool isStdCall = false);
Chris Lattner7802f3e2007-02-25 09:06:15 +0000430 SDOperand LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG, unsigned CC);
Chris Lattner76ac0682005-11-15 00:40:23 +0000431
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000432 // X86-64 C Calling Convention implementation.
433 SDOperand LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG);
Chris Lattner7802f3e2007-02-25 09:06:15 +0000434 SDOperand LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,unsigned CC);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000435
Arnold Schwaighofer9ccea992007-10-11 19:40:01 +0000436 // fast calling convention (tail call) implementation for 32/64bit
437 SDOperand LowerX86_TailCallTo(SDOperand Op,
438 SelectionDAG & DAG, unsigned CC);
439 unsigned GetAlignedArgumentStackSize(unsigned StackSize, SelectionDAG &DAG);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000440 // Fast and FastCall Calling Convention implementation.
Chris Lattner3ed3be32007-02-28 06:05:16 +0000441 SDOperand LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG);
Chris Lattner7802f3e2007-02-25 09:06:15 +0000442 SDOperand LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG, unsigned CC);
Evan Chengcde9e302006-01-27 08:10:46 +0000443
Evan Chenga9467aa2006-04-25 20:13:52 +0000444 SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG);
445 SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG);
446 SDOperand LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG);
447 SDOperand LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG);
448 SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG);
449 SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG);
450 SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG);
Lauro Ramos Venancio25188892007-04-20 21:38:10 +0000451 SDOperand LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +0000452 SDOperand LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG);
453 SDOperand LowerShift(SDOperand Op, SelectionDAG &DAG);
454 SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG);
455 SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG);
456 SDOperand LowerFABS(SDOperand Op, SelectionDAG &DAG);
457 SDOperand LowerFNEG(SDOperand Op, SelectionDAG &DAG);
Evan Cheng4363e882007-01-05 07:55:56 +0000458 SDOperand LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG);
Evan Cheng5fb5a1f2007-09-29 00:00:36 +0000459 SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +0000460 SDOperand LowerSELECT(SDOperand Op, SelectionDAG &DAG);
461 SDOperand LowerBRCOND(SDOperand Op, SelectionDAG &DAG);
462 SDOperand LowerMEMSET(SDOperand Op, SelectionDAG &DAG);
Rafael Espindola6c04ac12007-09-28 12:53:01 +0000463 SDOperand LowerMEMCPYInline(SDOperand Dest, SDOperand Source,
464 SDOperand Chain, unsigned Size, unsigned Align,
465 SelectionDAG &DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +0000466 SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG);
Evan Cheng2a330942006-05-25 00:59:30 +0000467 SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +0000468 SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG);
Anton Korobeynikov8b7aab02007-04-17 09:20:00 +0000469 SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000470 SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +0000471 SDOperand LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG);
472 SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG);
Evan Chengdeaea252007-03-02 23:16:35 +0000473 SDOperand LowerVACOPY(SDOperand Op, SelectionDAG &DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +0000474 SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG);
Nate Begemaneda59972007-01-29 22:58:52 +0000475 SDOperand LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG);
476 SDOperand LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG);
Anton Korobeynikov383a3242007-07-14 14:06:15 +0000477 SDOperand LowerFRAME_TO_ARGS_OFFSET(SDOperand Op, SelectionDAG &DAG);
478 SDOperand LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG);
Duncan Sandsce388532007-07-27 20:02:49 +0000479 SDOperand LowerTRAMPOLINE(SDOperand Op, SelectionDAG &DAG);
Chris Lattner76ac0682005-11-15 00:40:23 +0000480 };
481}
482
Chris Lattner76ac0682005-11-15 00:40:23 +0000483#endif // X86ISELLOWERING_H