blob: 0f0e2597d25a81255b43958fea6e4c8e298c6024 [file] [log] [blame]
Sanjay Patel09459592018-09-03 22:11:47 +00001; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2; RUN: llc < %s -mtriple=aarch64-- | FileCheck %s
3
4declare float @llvm.pow.f32(float, float)
5declare <4 x float> @llvm.pow.v4f32(<4 x float>, <4 x float>)
6
7declare double @llvm.pow.f64(double, double)
8declare <2 x double> @llvm.pow.v2f64(<2 x double>, <2 x double>)
9
10define float @pow_f32_one_fourth_fmf(float %x) nounwind {
11; CHECK-LABEL: pow_f32_one_fourth_fmf:
12; CHECK: // %bb.0:
Sanjay Pateldbf52832018-09-05 17:01:56 +000013; CHECK-NEXT: fsqrt s0, s0
14; CHECK-NEXT: fsqrt s0, s0
15; CHECK-NEXT: ret
Sanjay Patel09459592018-09-03 22:11:47 +000016 %r = call nsz ninf afn float @llvm.pow.f32(float %x, float 2.5e-01)
17 ret float %r
18}
19
20define double @pow_f64_one_fourth_fmf(double %x) nounwind {
21; CHECK-LABEL: pow_f64_one_fourth_fmf:
22; CHECK: // %bb.0:
Sanjay Pateldbf52832018-09-05 17:01:56 +000023; CHECK-NEXT: fsqrt d0, d0
24; CHECK-NEXT: fsqrt d0, d0
25; CHECK-NEXT: ret
Sanjay Patel09459592018-09-03 22:11:47 +000026 %r = call nsz ninf afn double @llvm.pow.f64(double %x, double 2.5e-01)
27 ret double %r
28}
29
30define <4 x float> @pow_v4f32_one_fourth_fmf(<4 x float> %x) nounwind {
31; CHECK-LABEL: pow_v4f32_one_fourth_fmf:
32; CHECK: // %bb.0:
Sanjay Pateldbf52832018-09-05 17:01:56 +000033; CHECK-NEXT: fsqrt v0.4s, v0.4s
34; CHECK-NEXT: fsqrt v0.4s, v0.4s
Sanjay Patel09459592018-09-03 22:11:47 +000035; CHECK-NEXT: ret
36 %r = call fast <4 x float> @llvm.pow.v4f32(<4 x float> %x, <4 x float> <float 2.5e-1, float 2.5e-1, float 2.5e-01, float 2.5e-01>)
37 ret <4 x float> %r
38}
39
40define <2 x double> @pow_v2f64_one_fourth_fmf(<2 x double> %x) nounwind {
41; CHECK-LABEL: pow_v2f64_one_fourth_fmf:
42; CHECK: // %bb.0:
Sanjay Pateldbf52832018-09-05 17:01:56 +000043; CHECK-NEXT: fsqrt v0.2d, v0.2d
44; CHECK-NEXT: fsqrt v0.2d, v0.2d
Sanjay Patel09459592018-09-03 22:11:47 +000045; CHECK-NEXT: ret
46 %r = call fast <2 x double> @llvm.pow.v2f64(<2 x double> %x, <2 x double> <double 2.5e-1, double 2.5e-1>)
47 ret <2 x double> %r
48}
49
50define float @pow_f32_one_fourth_not_enough_fmf(float %x) nounwind {
51; CHECK-LABEL: pow_f32_one_fourth_not_enough_fmf:
52; CHECK: // %bb.0:
53; CHECK-NEXT: fmov s1, #0.25000000
54; CHECK-NEXT: b powf
55 %r = call afn ninf float @llvm.pow.f32(float %x, float 2.5e-01)
56 ret float %r
57}
58
59define double @pow_f64_one_fourth_not_enough_fmf(double %x) nounwind {
60; CHECK-LABEL: pow_f64_one_fourth_not_enough_fmf:
61; CHECK: // %bb.0:
62; CHECK-NEXT: fmov d1, #0.25000000
63; CHECK-NEXT: b pow
64 %r = call nsz ninf double @llvm.pow.f64(double %x, double 2.5e-01)
65 ret double %r
66}
67
68define <4 x float> @pow_v4f32_one_fourth_not_enough_fmf(<4 x float> %x) nounwind {
69; CHECK-LABEL: pow_v4f32_one_fourth_not_enough_fmf:
70; CHECK: // %bb.0:
71; CHECK-NEXT: sub sp, sp, #48 // =48
72; CHECK-NEXT: str d8, [sp, #32] // 8-byte Folded Spill
73; CHECK-NEXT: fmov s8, #0.25000000
74; CHECK-NEXT: str q0, [sp, #16] // 16-byte Folded Spill
75; CHECK-NEXT: mov s0, v0.s[1]
76; CHECK-NEXT: mov v1.16b, v8.16b
77; CHECK-NEXT: str x30, [sp, #40] // 8-byte Folded Spill
78; CHECK-NEXT: bl powf
79; CHECK-NEXT: str d0, [sp] // 16-byte Folded Spill
80; CHECK-NEXT: ldr q0, [sp, #16] // 16-byte Folded Reload
81; CHECK-NEXT: mov v1.16b, v8.16b
82; CHECK-NEXT: // kill: def $s0 killed $s0 killed $q0
83; CHECK-NEXT: bl powf
84; CHECK-NEXT: ldr q1, [sp] // 16-byte Folded Reload
85; CHECK-NEXT: // kill: def $s0 killed $s0 def $q0
86; CHECK-NEXT: mov v0.s[1], v1.s[0]
87; CHECK-NEXT: str q0, [sp] // 16-byte Folded Spill
88; CHECK-NEXT: ldr q0, [sp, #16] // 16-byte Folded Reload
89; CHECK-NEXT: mov v1.16b, v8.16b
90; CHECK-NEXT: mov s0, v0.s[2]
91; CHECK-NEXT: bl powf
92; CHECK-NEXT: ldr q1, [sp] // 16-byte Folded Reload
93; CHECK-NEXT: // kill: def $s0 killed $s0 def $q0
94; CHECK-NEXT: mov v1.s[2], v0.s[0]
95; CHECK-NEXT: ldr q0, [sp, #16] // 16-byte Folded Reload
96; CHECK-NEXT: str q1, [sp] // 16-byte Folded Spill
97; CHECK-NEXT: mov v1.16b, v8.16b
98; CHECK-NEXT: mov s0, v0.s[3]
99; CHECK-NEXT: bl powf
100; CHECK-NEXT: ldr q1, [sp] // 16-byte Folded Reload
101; CHECK-NEXT: ldr x30, [sp, #40] // 8-byte Folded Reload
102; CHECK-NEXT: ldr d8, [sp, #32] // 8-byte Folded Reload
103; CHECK-NEXT: // kill: def $s0 killed $s0 def $q0
104; CHECK-NEXT: mov v1.s[3], v0.s[0]
105; CHECK-NEXT: mov v0.16b, v1.16b
106; CHECK-NEXT: add sp, sp, #48 // =48
107; CHECK-NEXT: ret
108 %r = call afn nsz <4 x float> @llvm.pow.v4f32(<4 x float> %x, <4 x float> <float 2.5e-1, float 2.5e-1, float 2.5e-01, float 2.5e-01>)
109 ret <4 x float> %r
110}
111
112define <2 x double> @pow_v2f64_one_fourth_not_enough_fmf(<2 x double> %x) nounwind {
113; CHECK-LABEL: pow_v2f64_one_fourth_not_enough_fmf:
114; CHECK: // %bb.0:
115; CHECK-NEXT: sub sp, sp, #48 // =48
116; CHECK-NEXT: str d8, [sp, #32] // 8-byte Folded Spill
117; CHECK-NEXT: fmov d8, #0.25000000
118; CHECK-NEXT: str q0, [sp] // 16-byte Folded Spill
119; CHECK-NEXT: mov d0, v0.d[1]
120; CHECK-NEXT: mov v1.16b, v8.16b
121; CHECK-NEXT: str x30, [sp, #40] // 8-byte Folded Spill
122; CHECK-NEXT: bl pow
123; CHECK-NEXT: str q0, [sp, #16] // 16-byte Folded Spill
124; CHECK-NEXT: ldr q0, [sp] // 16-byte Folded Reload
125; CHECK-NEXT: mov v1.16b, v8.16b
126; CHECK-NEXT: // kill: def $d0 killed $d0 killed $q0
127; CHECK-NEXT: bl pow
128; CHECK-NEXT: ldr q1, [sp, #16] // 16-byte Folded Reload
129; CHECK-NEXT: ldr x30, [sp, #40] // 8-byte Folded Reload
130; CHECK-NEXT: ldr d8, [sp, #32] // 8-byte Folded Reload
131; CHECK-NEXT: // kill: def $d0 killed $d0 def $q0
132; CHECK-NEXT: mov v0.d[1], v1.d[0]
133; CHECK-NEXT: add sp, sp, #48 // =48
134; CHECK-NEXT: ret
135 %r = call nsz nnan reassoc <2 x double> @llvm.pow.v2f64(<2 x double> %x, <2 x double> <double 2.5e-1, double 2.5e-1>)
136 ret <2 x double> %r
137}
138