blob: d89893f94bdaec212dc2d9e5d58b4aa352886009 [file] [log] [blame]
Sanjay Patel8f200112017-04-10 23:26:31 +00001; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
Sanjay Patel227c9012017-04-25 20:56:14 +00002; RUN: llc < %s -mtriple=x86_64-unknown-unknown -mattr=avx2 | FileCheck %s
Sanjay Patel8f200112017-04-10 23:26:31 +00003
Sanjay Patela0547c32017-04-26 20:26:46 +00004; add (sext i1 X), 1 -> zext (not i1 X)
Sanjay Patel8f200112017-04-10 23:26:31 +00005
6define i32 @sext_inc(i1 zeroext %x) nounwind {
7; CHECK-LABEL: sext_inc:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +00008; CHECK: # %bb.0:
Sanjay Patela0547c32017-04-26 20:26:46 +00009; CHECK-NEXT: xorb $1, %dil
10; CHECK-NEXT: movzbl %dil, %eax
Sanjay Patel8f200112017-04-10 23:26:31 +000011; CHECK-NEXT: retq
12 %ext = sext i1 %x to i32
13 %add = add i32 %ext, 1
14 ret i32 %add
15}
16
Sanjay Patela0547c32017-04-26 20:26:46 +000017; add (sext i1 X), 1 -> zext (not i1 X)
Sanjay Patel8f200112017-04-10 23:26:31 +000018
19define <4 x i32> @sext_inc_vec(<4 x i1> %x) nounwind {
20; CHECK-LABEL: sext_inc_vec:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +000021; CHECK: # %bb.0:
Simon Pilgrim7d43bcf2017-07-16 11:43:16 +000022; CHECK-NEXT: vbroadcastss {{.*#+}} xmm1 = [1,1,1,1]
Sanjay Patela0547c32017-04-26 20:26:46 +000023; CHECK-NEXT: vandnps %xmm1, %xmm0, %xmm0
Sanjay Patel8f200112017-04-10 23:26:31 +000024; CHECK-NEXT: retq
25 %ext = sext <4 x i1> %x to <4 x i32>
26 %add = add <4 x i32> %ext, <i32 1, i32 1, i32 1, i32 1>
27 ret <4 x i32> %add
28}
29
Sanjay Patel6b01b4f2017-04-24 22:42:34 +000030define <4 x i32> @cmpgt_sext_inc_vec(<4 x i32> %x, <4 x i32> %y) nounwind {
31; CHECK-LABEL: cmpgt_sext_inc_vec:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +000032; CHECK: # %bb.0:
Sanjay Patel227c9012017-04-25 20:56:14 +000033; CHECK-NEXT: vpcmpgtd %xmm1, %xmm0, %xmm0
Simon Pilgrim7d43bcf2017-07-16 11:43:16 +000034; CHECK-NEXT: vpbroadcastd {{.*#+}} xmm1 = [1,1,1,1]
Sanjay Patela0547c32017-04-26 20:26:46 +000035; CHECK-NEXT: vpandn %xmm1, %xmm0, %xmm0
Sanjay Patel6b01b4f2017-04-24 22:42:34 +000036; CHECK-NEXT: retq
37 %cmp = icmp sgt <4 x i32> %x, %y
38 %ext = sext <4 x i1> %cmp to <4 x i32>
39 %add = add <4 x i32> %ext, <i32 1, i32 1, i32 1, i32 1>
40 ret <4 x i32> %add
41}
42
43define <4 x i32> @cmpne_sext_inc_vec(<4 x i32> %x, <4 x i32> %y) nounwind {
44; CHECK-LABEL: cmpne_sext_inc_vec:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +000045; CHECK: # %bb.0:
Sanjay Patel227c9012017-04-25 20:56:14 +000046; CHECK-NEXT: vpcmpeqd %xmm1, %xmm0, %xmm0
Sanjay Patela0547c32017-04-26 20:26:46 +000047; CHECK-NEXT: vpsrld $31, %xmm0, %xmm0
Sanjay Patel6b01b4f2017-04-24 22:42:34 +000048; CHECK-NEXT: retq
49 %cmp = icmp ne <4 x i32> %x, %y
50 %ext = sext <4 x i1> %cmp to <4 x i32>
51 %add = add <4 x i32> %ext, <i32 1, i32 1, i32 1, i32 1>
52 ret <4 x i32> %add
53}
Sanjay Patel8f200112017-04-10 23:26:31 +000054
Sanjay Patel227c9012017-04-25 20:56:14 +000055define <4 x i64> @cmpgt_sext_inc_vec256(<4 x i64> %x, <4 x i64> %y) nounwind {
56; CHECK-LABEL: cmpgt_sext_inc_vec256:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +000057; CHECK: # %bb.0:
Sanjay Patel227c9012017-04-25 20:56:14 +000058; CHECK-NEXT: vpcmpgtq %ymm1, %ymm0, %ymm0
Simon Pilgrim7d43bcf2017-07-16 11:43:16 +000059; CHECK-NEXT: vpbroadcastq {{.*#+}} ymm1 = [1,1,1,1]
Sanjay Patela0547c32017-04-26 20:26:46 +000060; CHECK-NEXT: vpandn %ymm1, %ymm0, %ymm0
Sanjay Patel227c9012017-04-25 20:56:14 +000061; CHECK-NEXT: retq
62 %cmp = icmp sgt <4 x i64> %x, %y
63 %ext = sext <4 x i1> %cmp to <4 x i64>
64 %add = add <4 x i64> %ext, <i64 1, i64 1, i64 1, i64 1>
65 ret <4 x i64> %add
66}
67
68define i32 @bool_logic_and_math(i32 %a, i32 %b, i32 %c, i32 %d) nounwind {
69; CHECK-LABEL: bool_logic_and_math:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +000070; CHECK: # %bb.0:
Sanjay Patel227c9012017-04-25 20:56:14 +000071; CHECK-NEXT: cmpl %esi, %edi
Sanjay Patela0547c32017-04-26 20:26:46 +000072; CHECK-NEXT: sete %al
Sanjay Patel227c9012017-04-25 20:56:14 +000073; CHECK-NEXT: cmpl %ecx, %edx
Sanjay Patela0547c32017-04-26 20:26:46 +000074; CHECK-NEXT: sete %cl
75; CHECK-NEXT: orb %al, %cl
76; CHECK-NEXT: movzbl %cl, %eax
Sanjay Patel227c9012017-04-25 20:56:14 +000077; CHECK-NEXT: retq
78 %cmp1 = icmp ne i32 %a, %b
79 %cmp2 = icmp ne i32 %c, %d
80 %and = and i1 %cmp1, %cmp2
Sanjay Patel3603e3f2017-04-26 14:35:54 +000081 %ext = sext i1 %and to i32
82 %add = add i32 %ext, 1
Sanjay Patel227c9012017-04-25 20:56:14 +000083 ret i32 %add
84}
85
86define <4 x i32> @bool_logic_and_math_vec(<4 x i32> %a, <4 x i32> %b, <4 x i32> %c, <4 x i32> %d) nounwind {
87; CHECK-LABEL: bool_logic_and_math_vec:
Francis Visoiu Mistrih25528d62017-12-04 17:18:51 +000088; CHECK: # %bb.0:
Sanjay Patel227c9012017-04-25 20:56:14 +000089; CHECK-NEXT: vpcmpeqd %xmm1, %xmm0, %xmm0
Sanjay Patela0547c32017-04-26 20:26:46 +000090; CHECK-NEXT: vpcmpeqd %xmm3, %xmm2, %xmm1
91; CHECK-NEXT: vpcmpeqd %xmm2, %xmm2, %xmm2
92; CHECK-NEXT: vpxor %xmm2, %xmm1, %xmm1
Sanjay Patel227c9012017-04-25 20:56:14 +000093; CHECK-NEXT: vpandn %xmm1, %xmm0, %xmm0
Simon Pilgrim7d43bcf2017-07-16 11:43:16 +000094; CHECK-NEXT: vpbroadcastd {{.*#+}} xmm1 = [1,1,1,1]
Sanjay Patela0547c32017-04-26 20:26:46 +000095; CHECK-NEXT: vpandn %xmm1, %xmm0, %xmm0
Sanjay Patel227c9012017-04-25 20:56:14 +000096; CHECK-NEXT: retq
97 %cmp1 = icmp ne <4 x i32> %a, %b
98 %cmp2 = icmp ne <4 x i32> %c, %d
99 %and = and <4 x i1> %cmp1, %cmp2
Sanjay Patel3603e3f2017-04-26 14:35:54 +0000100 %ext = sext <4 x i1> %and to <4 x i32>
101 %add = add <4 x i32> %ext, <i32 1, i32 1, i32 1, i32 1>
Sanjay Patel227c9012017-04-25 20:56:14 +0000102 ret <4 x i32> %add
103}
104
Sanjay Patelcd6b2402019-01-29 17:00:47 +0000105define <4 x i32> @sextbool_add_vector(<4 x i32> %cmp1, <4 x i32> %cmp2, <4 x i32> %x) {
106; CHECK-LABEL: sextbool_add_vector:
107; CHECK: # %bb.0:
108; CHECK-NEXT: vpcmpeqd %xmm1, %xmm0, %xmm0
109; CHECK-NEXT: vpaddd %xmm0, %xmm2, %xmm0
110; CHECK-NEXT: retq
111 %c = icmp eq <4 x i32> %cmp1, %cmp2
112 %b = sext <4 x i1> %c to <4 x i32>
113 %s = add <4 x i32> %x, %b
114 ret <4 x i32> %s
115}
116
117define <4 x i32> @zextbool_sub_vector(<4 x i32> %cmp1, <4 x i32> %cmp2, <4 x i32> %x) {
118; CHECK-LABEL: zextbool_sub_vector:
119; CHECK: # %bb.0:
120; CHECK-NEXT: vpcmpeqd %xmm1, %xmm0, %xmm0
Sanjay Patel9ab23102019-01-30 22:41:35 +0000121; CHECK-NEXT: vpaddd %xmm0, %xmm2, %xmm0
Sanjay Patelcd6b2402019-01-29 17:00:47 +0000122; CHECK-NEXT: retq
123 %c = icmp eq <4 x i32> %cmp1, %cmp2
124 %b = zext <4 x i1> %c to <4 x i32>
125 %s = sub <4 x i32> %x, %b
126 ret <4 x i32> %s
127}
128
Sanjay Patelc6d261e2019-01-30 21:58:20 +0000129define i32 @assertsext_sub_1(i1 signext %cond, i32 %y) {
130; CHECK-LABEL: assertsext_sub_1:
131; CHECK: # %bb.0:
Sanjay Patel9ab23102019-01-30 22:41:35 +0000132; CHECK-NEXT: # kill: def $esi killed $esi def $rsi
133; CHECK-NEXT: # kill: def $edi killed $edi def $rdi
134; CHECK-NEXT: leal (%rdi,%rsi), %eax
Sanjay Patelc6d261e2019-01-30 21:58:20 +0000135; CHECK-NEXT: retq
136 %e = zext i1 %cond to i32
137 %r = sub i32 %y, %e
138 ret i32 %r
139}
140
141define i32 @assertsext_add_1(i1 signext %cond, i32 %y) {
142; CHECK-LABEL: assertsext_add_1:
143; CHECK: # %bb.0:
144; CHECK-NEXT: movl %esi, %eax
145; CHECK-NEXT: subl %edi, %eax
146; CHECK-NEXT: retq
147 %e = zext i1 %cond to i32
148 %r = add i32 %e, %y
149 ret i32 %r
150}
151
152define i32 @assertsext_add_1_commute(i1 signext %cond, i32 %y) {
153; CHECK-LABEL: assertsext_add_1_commute:
154; CHECK: # %bb.0:
155; CHECK-NEXT: movl %esi, %eax
156; CHECK-NEXT: subl %edi, %eax
157; CHECK-NEXT: retq
158 %e = zext i1 %cond to i32
159 %r = add i32 %y, %e
160 ret i32 %r
161}
162