blob: 2171f9026307d541fbcca8f5f256b494a8b2af8b [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===- R600MCCodeEmitter.cpp - Code Emitter for R600->Cayman GPU families -===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// This code emitter outputs bytecode that is understood by the r600g driver
13/// in the Mesa [1] project. The bytecode is very similar to the hardware's ISA,
14/// but it still needs to be run through a finalizer in order to be executed
15/// by the GPU.
16///
17/// [1] http://www.mesa3d.org/
18//
19//===----------------------------------------------------------------------===//
20
21#include "R600Defines.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000022#include "MCTargetDesc/AMDGPUMCCodeEmitter.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000023#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000024#include "llvm/MC/MCCodeEmitter.h"
25#include "llvm/MC/MCContext.h"
26#include "llvm/MC/MCInst.h"
27#include "llvm/MC/MCInstrInfo.h"
28#include "llvm/MC/MCRegisterInfo.h"
29#include "llvm/MC/MCSubtargetInfo.h"
30#include "llvm/Support/raw_ostream.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000031#include <stdio.h>
32
33#define SRC_BYTE_COUNT 11
34#define DST_BYTE_COUNT 5
35
36using namespace llvm;
37
38namespace {
39
40class R600MCCodeEmitter : public AMDGPUMCCodeEmitter {
41 R600MCCodeEmitter(const R600MCCodeEmitter &); // DO NOT IMPLEMENT
42 void operator=(const R600MCCodeEmitter &); // DO NOT IMPLEMENT
43 const MCInstrInfo &MCII;
44 const MCRegisterInfo &MRI;
45 const MCSubtargetInfo &STI;
46 MCContext &Ctx;
47
48public:
49
50 R600MCCodeEmitter(const MCInstrInfo &mcii, const MCRegisterInfo &mri,
51 const MCSubtargetInfo &sti, MCContext &ctx)
52 : MCII(mcii), MRI(mri), STI(sti), Ctx(ctx) { }
53
54 /// \brief Encode the instruction and write it to the OS.
55 virtual void EncodeInstruction(const MCInst &MI, raw_ostream &OS,
56 SmallVectorImpl<MCFixup> &Fixups) const;
57
58 /// \returns the encoding for an MCOperand.
59 virtual uint64_t getMachineOpValue(const MCInst &MI, const MCOperand &MO,
60 SmallVectorImpl<MCFixup> &Fixups) const;
61private:
62
63 void EmitALUInstr(const MCInst &MI, SmallVectorImpl<MCFixup> &Fixups,
64 raw_ostream &OS) const;
65 void EmitSrc(const MCInst &MI, unsigned OpIdx, raw_ostream &OS) const;
Tom Stellard365366f2013-01-23 02:09:06 +000066 void EmitSrcISA(const MCInst &MI, unsigned RegOpIdx, unsigned SelOpIdx,
67 raw_ostream &OS) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000068 void EmitDst(const MCInst &MI, raw_ostream &OS) const;
69 void EmitTexInstr(const MCInst &MI, SmallVectorImpl<MCFixup> &Fixups,
70 raw_ostream &OS) const;
71 void EmitFCInstr(const MCInst &MI, raw_ostream &OS) const;
72
73 void EmitNullBytes(unsigned int byteCount, raw_ostream &OS) const;
74
75 void EmitByte(unsigned int byte, raw_ostream &OS) const;
76
77 void EmitTwoBytes(uint32_t bytes, raw_ostream &OS) const;
78
79 void Emit(uint32_t value, raw_ostream &OS) const;
80 void Emit(uint64_t value, raw_ostream &OS) const;
81
82 unsigned getHWRegChan(unsigned reg) const;
83 unsigned getHWReg(unsigned regNo) const;
84
85 bool isFCOp(unsigned opcode) const;
86 bool isTexOp(unsigned opcode) const;
87 bool isFlagSet(const MCInst &MI, unsigned Operand, unsigned Flag) const;
88
89};
90
91} // End anonymous namespace
92
93enum RegElement {
94 ELEMENT_X = 0,
95 ELEMENT_Y,
96 ELEMENT_Z,
97 ELEMENT_W
98};
99
100enum InstrTypes {
101 INSTR_ALU = 0,
102 INSTR_TEX,
103 INSTR_FC,
104 INSTR_NATIVE,
105 INSTR_VTX,
106 INSTR_EXPORT
107};
108
109enum FCInstr {
110 FC_IF_PREDICATE = 0,
111 FC_ELSE,
112 FC_ENDIF,
113 FC_BGNLOOP,
114 FC_ENDLOOP,
115 FC_BREAK_PREDICATE,
116 FC_CONTINUE
117};
118
119enum TextureTypes {
120 TEXTURE_1D = 1,
121 TEXTURE_2D,
122 TEXTURE_3D,
123 TEXTURE_CUBE,
124 TEXTURE_RECT,
125 TEXTURE_SHADOW1D,
126 TEXTURE_SHADOW2D,
127 TEXTURE_SHADOWRECT,
128 TEXTURE_1D_ARRAY,
129 TEXTURE_2D_ARRAY,
130 TEXTURE_SHADOW1D_ARRAY,
131 TEXTURE_SHADOW2D_ARRAY
132};
133
134MCCodeEmitter *llvm::createR600MCCodeEmitter(const MCInstrInfo &MCII,
135 const MCRegisterInfo &MRI,
136 const MCSubtargetInfo &STI,
137 MCContext &Ctx) {
138 return new R600MCCodeEmitter(MCII, MRI, STI, Ctx);
139}
140
141void R600MCCodeEmitter::EncodeInstruction(const MCInst &MI, raw_ostream &OS,
142 SmallVectorImpl<MCFixup> &Fixups) const {
143 if (isTexOp(MI.getOpcode())) {
144 EmitTexInstr(MI, Fixups, OS);
145 } else if (isFCOp(MI.getOpcode())){
146 EmitFCInstr(MI, OS);
147 } else if (MI.getOpcode() == AMDGPU::RETURN ||
148 MI.getOpcode() == AMDGPU::BUNDLE ||
149 MI.getOpcode() == AMDGPU::KILL) {
150 return;
151 } else {
152 switch(MI.getOpcode()) {
153 case AMDGPU::RAT_WRITE_CACHELESS_32_eg:
154 case AMDGPU::RAT_WRITE_CACHELESS_128_eg: {
155 uint64_t inst = getBinaryCodeForInstr(MI, Fixups);
156 EmitByte(INSTR_NATIVE, OS);
157 Emit(inst, OS);
158 break;
159 }
160 case AMDGPU::CONSTANT_LOAD_eg:
161 case AMDGPU::VTX_READ_PARAM_8_eg:
162 case AMDGPU::VTX_READ_PARAM_16_eg:
163 case AMDGPU::VTX_READ_PARAM_32_eg:
Tom Stellard91da4e92013-02-13 22:05:20 +0000164 case AMDGPU::VTX_READ_PARAM_128_eg:
Tom Stellard75aadc22012-12-11 21:25:42 +0000165 case AMDGPU::VTX_READ_GLOBAL_8_eg:
166 case AMDGPU::VTX_READ_GLOBAL_32_eg:
Tom Stellard365366f2013-01-23 02:09:06 +0000167 case AMDGPU::VTX_READ_GLOBAL_128_eg:
168 case AMDGPU::TEX_VTX_CONSTBUF: {
Tom Stellard75aadc22012-12-11 21:25:42 +0000169 uint64_t InstWord01 = getBinaryCodeForInstr(MI, Fixups);
170 uint32_t InstWord2 = MI.getOperand(2).getImm(); // Offset
171
172 EmitByte(INSTR_VTX, OS);
173 Emit(InstWord01, OS);
174 Emit(InstWord2, OS);
175 break;
176 }
177 case AMDGPU::EG_ExportSwz:
178 case AMDGPU::R600_ExportSwz:
179 case AMDGPU::EG_ExportBuf:
180 case AMDGPU::R600_ExportBuf: {
181 uint64_t Inst = getBinaryCodeForInstr(MI, Fixups);
182 EmitByte(INSTR_EXPORT, OS);
183 Emit(Inst, OS);
184 break;
185 }
186
187 default:
188 EmitALUInstr(MI, Fixups, OS);
189 break;
190 }
191 }
192}
193
194void R600MCCodeEmitter::EmitALUInstr(const MCInst &MI,
195 SmallVectorImpl<MCFixup> &Fixups,
196 raw_ostream &OS) const {
197 const MCInstrDesc &MCDesc = MCII.get(MI.getOpcode());
Tom Stellard75aadc22012-12-11 21:25:42 +0000198
199 // Emit instruction type
200 EmitByte(INSTR_ALU, OS);
201
202 uint64_t InstWord01 = getBinaryCodeForInstr(MI, Fixups);
203
204 //older alu have different encoding for instructions with one or two src
205 //parameters.
206 if ((STI.getFeatureBits() & AMDGPU::FeatureR600ALUInst) &&
207 !(MCDesc.TSFlags & R600_InstFlag::OP3)) {
208 uint64_t ISAOpCode = InstWord01 & (0x3FFULL << 39);
209 InstWord01 &= ~(0x3FFULL << 39);
210 InstWord01 |= ISAOpCode << 1;
211 }
212
Tom Stellard365366f2013-01-23 02:09:06 +0000213 unsigned SrcNum = MCDesc.TSFlags & R600_InstFlag::OP3 ? 3 :
214 MCDesc.TSFlags & R600_InstFlag::OP2 ? 2 : 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000215
Tom Stellard365366f2013-01-23 02:09:06 +0000216 EmitByte(SrcNum, OS);
217
218 const unsigned SrcOps[3][2] = {
219 {R600Operands::SRC0, R600Operands::SRC0_SEL},
220 {R600Operands::SRC1, R600Operands::SRC1_SEL},
221 {R600Operands::SRC2, R600Operands::SRC2_SEL}
222 };
223
224 for (unsigned SrcIdx = 0; SrcIdx < SrcNum; ++SrcIdx) {
225 unsigned RegOpIdx = R600Operands::ALUOpTable[SrcNum-1][SrcOps[SrcIdx][0]];
226 unsigned SelOpIdx = R600Operands::ALUOpTable[SrcNum-1][SrcOps[SrcIdx][1]];
227 EmitSrcISA(MI, RegOpIdx, SelOpIdx, OS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000228 }
229
230 Emit(InstWord01, OS);
231 return;
232}
233
234void R600MCCodeEmitter::EmitSrc(const MCInst &MI, unsigned OpIdx,
235 raw_ostream &OS) const {
236 const MCOperand &MO = MI.getOperand(OpIdx);
237 union {
238 float f;
239 uint32_t i;
240 } Value;
241 Value.i = 0;
242 // Emit the source select (2 bytes). For GPRs, this is the register index.
243 // For other potential instruction operands, (e.g. constant registers) the
244 // value of the source select is defined in the r600isa docs.
245 if (MO.isReg()) {
246 unsigned reg = MO.getReg();
247 EmitTwoBytes(getHWReg(reg), OS);
248 if (reg == AMDGPU::ALU_LITERAL_X) {
249 unsigned ImmOpIndex = MI.getNumOperands() - 1;
250 MCOperand ImmOp = MI.getOperand(ImmOpIndex);
251 if (ImmOp.isFPImm()) {
252 Value.f = ImmOp.getFPImm();
253 } else {
254 assert(ImmOp.isImm());
255 Value.i = ImmOp.getImm();
256 }
257 }
258 } else {
259 // XXX: Handle other operand types.
260 EmitTwoBytes(0, OS);
261 }
262
263 // Emit the source channel (1 byte)
264 if (MO.isReg()) {
265 EmitByte(getHWRegChan(MO.getReg()), OS);
266 } else {
267 EmitByte(0, OS);
268 }
269
270 // XXX: Emit isNegated (1 byte)
271 if ((!(isFlagSet(MI, OpIdx, MO_FLAG_ABS)))
272 && (isFlagSet(MI, OpIdx, MO_FLAG_NEG) ||
273 (MO.isReg() &&
274 (MO.getReg() == AMDGPU::NEG_ONE || MO.getReg() == AMDGPU::NEG_HALF)))){
275 EmitByte(1, OS);
276 } else {
277 EmitByte(0, OS);
278 }
279
280 // Emit isAbsolute (1 byte)
281 if (isFlagSet(MI, OpIdx, MO_FLAG_ABS)) {
282 EmitByte(1, OS);
283 } else {
284 EmitByte(0, OS);
285 }
286
287 // XXX: Emit relative addressing mode (1 byte)
288 EmitByte(0, OS);
289
290 // Emit kc_bank, This will be adjusted later by r600_asm
291 EmitByte(0, OS);
292
293 // Emit the literal value, if applicable (4 bytes).
294 Emit(Value.i, OS);
295
296}
297
Tom Stellard365366f2013-01-23 02:09:06 +0000298void R600MCCodeEmitter::EmitSrcISA(const MCInst &MI, unsigned RegOpIdx,
299 unsigned SelOpIdx, raw_ostream &OS) const {
300 const MCOperand &RegMO = MI.getOperand(RegOpIdx);
301 const MCOperand &SelMO = MI.getOperand(SelOpIdx);
302
Tom Stellard75aadc22012-12-11 21:25:42 +0000303 union {
304 float f;
305 uint32_t i;
306 } InlineConstant;
307 InlineConstant.i = 0;
Tom Stellard365366f2013-01-23 02:09:06 +0000308 // Emit source type (1 byte) and source select (4 bytes). For GPRs type is 0
309 // and select is 0 (GPR index is encoded in the instr encoding. For constants
310 // type is 1 and select is the original const select passed from the driver.
311 unsigned Reg = RegMO.getReg();
312 if (Reg == AMDGPU::ALU_CONST) {
313 EmitByte(1, OS);
314 uint32_t Sel = SelMO.getImm();
315 Emit(Sel, OS);
316 } else {
317 EmitByte(0, OS);
318 Emit((uint32_t)0, OS);
319 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000320
Tom Stellard365366f2013-01-23 02:09:06 +0000321 if (Reg == AMDGPU::ALU_LITERAL_X) {
322 unsigned ImmOpIndex = MI.getNumOperands() - 1;
323 MCOperand ImmOp = MI.getOperand(ImmOpIndex);
324 if (ImmOp.isFPImm()) {
325 InlineConstant.f = ImmOp.getFPImm();
326 } else {
327 assert(ImmOp.isImm());
328 InlineConstant.i = ImmOp.getImm();
Tom Stellard75aadc22012-12-11 21:25:42 +0000329 }
330 }
331
332 // Emit the literal value, if applicable (4 bytes).
333 Emit(InlineConstant.i, OS);
334}
335
336void R600MCCodeEmitter::EmitTexInstr(const MCInst &MI,
337 SmallVectorImpl<MCFixup> &Fixups,
338 raw_ostream &OS) const {
339
340 unsigned Opcode = MI.getOpcode();
341 bool hasOffsets = (Opcode == AMDGPU::TEX_LD);
342 unsigned OpOffset = hasOffsets ? 3 : 0;
343 int64_t Resource = MI.getOperand(OpOffset + 2).getImm();
344 int64_t Sampler = MI.getOperand(OpOffset + 3).getImm();
345 int64_t TextureType = MI.getOperand(OpOffset + 4).getImm();
346 unsigned srcSelect[4] = {0, 1, 2, 3};
347
348 // Emit instruction type
349 EmitByte(1, OS);
350
351 // Emit instruction
352 EmitByte(getBinaryCodeForInstr(MI, Fixups), OS);
353
354 // Emit resource id
355 EmitByte(Resource, OS);
356
357 // Emit source register
358 EmitByte(getHWReg(MI.getOperand(1).getReg()), OS);
359
360 // XXX: Emit src isRelativeAddress
361 EmitByte(0, OS);
362
363 // Emit destination register
364 EmitByte(getHWReg(MI.getOperand(0).getReg()), OS);
365
366 // XXX: Emit dst isRealtiveAddress
367 EmitByte(0, OS);
368
369 // XXX: Emit dst select
370 EmitByte(0, OS); // X
371 EmitByte(1, OS); // Y
372 EmitByte(2, OS); // Z
373 EmitByte(3, OS); // W
374
375 // XXX: Emit lod bias
376 EmitByte(0, OS);
377
378 // XXX: Emit coord types
379 unsigned coordType[4] = {1, 1, 1, 1};
380
381 if (TextureType == TEXTURE_RECT
382 || TextureType == TEXTURE_SHADOWRECT) {
383 coordType[ELEMENT_X] = 0;
384 coordType[ELEMENT_Y] = 0;
385 }
386
387 if (TextureType == TEXTURE_1D_ARRAY
388 || TextureType == TEXTURE_SHADOW1D_ARRAY) {
389 if (Opcode == AMDGPU::TEX_SAMPLE_C_L || Opcode == AMDGPU::TEX_SAMPLE_C_LB) {
390 coordType[ELEMENT_Y] = 0;
391 } else {
392 coordType[ELEMENT_Z] = 0;
393 srcSelect[ELEMENT_Z] = ELEMENT_Y;
394 }
395 } else if (TextureType == TEXTURE_2D_ARRAY
396 || TextureType == TEXTURE_SHADOW2D_ARRAY) {
397 coordType[ELEMENT_Z] = 0;
398 }
399
400 for (unsigned i = 0; i < 4; i++) {
401 EmitByte(coordType[i], OS);
402 }
403
404 // XXX: Emit offsets
405 if (hasOffsets)
406 for (unsigned i = 2; i < 5; i++)
407 EmitByte(MI.getOperand(i).getImm()<<1, OS);
408 else
409 EmitNullBytes(3, OS);
410
411 // Emit sampler id
412 EmitByte(Sampler, OS);
413
414 // XXX:Emit source select
415 if ((TextureType == TEXTURE_SHADOW1D
416 || TextureType == TEXTURE_SHADOW2D
417 || TextureType == TEXTURE_SHADOWRECT
418 || TextureType == TEXTURE_SHADOW1D_ARRAY)
419 && Opcode != AMDGPU::TEX_SAMPLE_C_L
420 && Opcode != AMDGPU::TEX_SAMPLE_C_LB) {
421 srcSelect[ELEMENT_W] = ELEMENT_Z;
422 }
423
424 for (unsigned i = 0; i < 4; i++) {
425 EmitByte(srcSelect[i], OS);
426 }
427}
428
429void R600MCCodeEmitter::EmitFCInstr(const MCInst &MI, raw_ostream &OS) const {
430
431 // Emit instruction type
432 EmitByte(INSTR_FC, OS);
433
434 // Emit SRC
435 unsigned NumOperands = MI.getNumOperands();
436 if (NumOperands > 0) {
437 assert(NumOperands == 1);
438 EmitSrc(MI, 0, OS);
439 } else {
440 EmitNullBytes(SRC_BYTE_COUNT, OS);
441 }
442
443 // Emit FC Instruction
444 enum FCInstr instr;
445 switch (MI.getOpcode()) {
446 case AMDGPU::PREDICATED_BREAK:
447 instr = FC_BREAK_PREDICATE;
448 break;
449 case AMDGPU::CONTINUE:
450 instr = FC_CONTINUE;
451 break;
452 case AMDGPU::IF_PREDICATE_SET:
453 instr = FC_IF_PREDICATE;
454 break;
455 case AMDGPU::ELSE:
456 instr = FC_ELSE;
457 break;
458 case AMDGPU::ENDIF:
459 instr = FC_ENDIF;
460 break;
461 case AMDGPU::ENDLOOP:
462 instr = FC_ENDLOOP;
463 break;
464 case AMDGPU::WHILELOOP:
465 instr = FC_BGNLOOP;
466 break;
467 default:
468 abort();
469 break;
470 }
471 EmitByte(instr, OS);
472}
473
474void R600MCCodeEmitter::EmitNullBytes(unsigned int ByteCount,
475 raw_ostream &OS) const {
476
477 for (unsigned int i = 0; i < ByteCount; i++) {
478 EmitByte(0, OS);
479 }
480}
481
482void R600MCCodeEmitter::EmitByte(unsigned int Byte, raw_ostream &OS) const {
483 OS.write((uint8_t) Byte & 0xff);
484}
485
486void R600MCCodeEmitter::EmitTwoBytes(unsigned int Bytes,
487 raw_ostream &OS) const {
488 OS.write((uint8_t) (Bytes & 0xff));
489 OS.write((uint8_t) ((Bytes >> 8) & 0xff));
490}
491
492void R600MCCodeEmitter::Emit(uint32_t Value, raw_ostream &OS) const {
493 for (unsigned i = 0; i < 4; i++) {
494 OS.write((uint8_t) ((Value >> (8 * i)) & 0xff));
495 }
496}
497
498void R600MCCodeEmitter::Emit(uint64_t Value, raw_ostream &OS) const {
499 for (unsigned i = 0; i < 8; i++) {
500 EmitByte((Value >> (8 * i)) & 0xff, OS);
501 }
502}
503
504unsigned R600MCCodeEmitter::getHWRegChan(unsigned reg) const {
505 return MRI.getEncodingValue(reg) >> HW_CHAN_SHIFT;
506}
507
508unsigned R600MCCodeEmitter::getHWReg(unsigned RegNo) const {
509 return MRI.getEncodingValue(RegNo) & HW_REG_MASK;
510}
511
512uint64_t R600MCCodeEmitter::getMachineOpValue(const MCInst &MI,
513 const MCOperand &MO,
514 SmallVectorImpl<MCFixup> &Fixup) const {
515 if (MO.isReg()) {
516 if (HAS_NATIVE_OPERANDS(MCII.get(MI.getOpcode()).TSFlags)) {
517 return MRI.getEncodingValue(MO.getReg());
518 } else {
519 return getHWReg(MO.getReg());
520 }
521 } else if (MO.isImm()) {
522 return MO.getImm();
523 } else {
524 assert(0);
525 return 0;
526 }
527}
528
529//===----------------------------------------------------------------------===//
530// Encoding helper functions
531//===----------------------------------------------------------------------===//
532
533bool R600MCCodeEmitter::isFCOp(unsigned opcode) const {
534 switch(opcode) {
535 default: return false;
536 case AMDGPU::PREDICATED_BREAK:
537 case AMDGPU::CONTINUE:
538 case AMDGPU::IF_PREDICATE_SET:
539 case AMDGPU::ELSE:
540 case AMDGPU::ENDIF:
541 case AMDGPU::ENDLOOP:
542 case AMDGPU::WHILELOOP:
543 return true;
544 }
545}
546
547bool R600MCCodeEmitter::isTexOp(unsigned opcode) const {
548 switch(opcode) {
549 default: return false;
550 case AMDGPU::TEX_LD:
551 case AMDGPU::TEX_GET_TEXTURE_RESINFO:
552 case AMDGPU::TEX_SAMPLE:
553 case AMDGPU::TEX_SAMPLE_C:
554 case AMDGPU::TEX_SAMPLE_L:
555 case AMDGPU::TEX_SAMPLE_C_L:
556 case AMDGPU::TEX_SAMPLE_LB:
557 case AMDGPU::TEX_SAMPLE_C_LB:
558 case AMDGPU::TEX_SAMPLE_G:
559 case AMDGPU::TEX_SAMPLE_C_G:
560 case AMDGPU::TEX_GET_GRADIENTS_H:
561 case AMDGPU::TEX_GET_GRADIENTS_V:
562 case AMDGPU::TEX_SET_GRADIENTS_H:
563 case AMDGPU::TEX_SET_GRADIENTS_V:
564 return true;
565 }
566}
567
568bool R600MCCodeEmitter::isFlagSet(const MCInst &MI, unsigned Operand,
569 unsigned Flag) const {
570 const MCInstrDesc &MCDesc = MCII.get(MI.getOpcode());
571 unsigned FlagIndex = GET_FLAG_OPERAND_IDX(MCDesc.TSFlags);
572 if (FlagIndex == 0) {
573 return false;
574 }
575 assert(MI.getOperand(FlagIndex).isImm());
576 return !!((MI.getOperand(FlagIndex).getImm() >>
577 (NUM_MO_FLAGS * Operand)) & Flag);
578}
579
580#include "AMDGPUGenMCCodeEmitter.inc"