Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 1 | //===-- SparcMCCodeEmitter.cpp - Convert Sparc code to machine code -------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements the SparcMCCodeEmitter class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Venkatraman Govindaraju | b73aeca | 2014-01-06 01:22:54 +0000 | [diff] [blame] | 14 | #include "SparcMCExpr.h" |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 15 | #include "MCTargetDesc/SparcFixupKinds.h" |
Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 16 | #include "SparcMCTargetDesc.h" |
| 17 | #include "llvm/ADT/Statistic.h" |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCCodeEmitter.h" |
| 19 | #include "llvm/MC/MCContext.h" |
| 20 | #include "llvm/MC/MCExpr.h" |
| 21 | #include "llvm/MC/MCInst.h" |
| 22 | #include "llvm/MC/MCRegisterInfo.h" |
Venkatraman Govindaraju | fd07500 | 2014-02-07 05:54:20 +0000 | [diff] [blame] | 23 | #include "llvm/MC/MCSymbol.h" |
Douglas Katzman | 9160e78 | 2015-04-29 20:30:57 +0000 | [diff] [blame] | 24 | #include "llvm/MC/MCAsmInfo.h" |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 25 | #include "llvm/Support/raw_ostream.h" |
| 26 | |
| 27 | using namespace llvm; |
| 28 | |
Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 29 | #define DEBUG_TYPE "mccodeemitter" |
| 30 | |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 31 | STATISTIC(MCNumEmitted, "Number of MC instructions emitted"); |
| 32 | |
| 33 | namespace { |
| 34 | class SparcMCCodeEmitter : public MCCodeEmitter { |
Aaron Ballman | f9a1897 | 2015-02-15 22:54:22 +0000 | [diff] [blame] | 35 | SparcMCCodeEmitter(const SparcMCCodeEmitter &) = delete; |
| 36 | void operator=(const SparcMCCodeEmitter &) = delete; |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 37 | MCContext &Ctx; |
| 38 | |
| 39 | public: |
| 40 | SparcMCCodeEmitter(MCContext &ctx): Ctx(ctx) {} |
| 41 | |
Alexander Kornienko | f817c1c | 2015-04-11 02:11:45 +0000 | [diff] [blame] | 42 | ~SparcMCCodeEmitter() override {} |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 43 | |
Jim Grosbach | 91df21f | 2015-05-15 19:13:16 +0000 | [diff] [blame^] | 44 | void encodeInstruction(const MCInst &MI, raw_ostream &OS, |
David Woodhouse | 9784cef | 2014-01-28 23:13:07 +0000 | [diff] [blame] | 45 | SmallVectorImpl<MCFixup> &Fixups, |
Craig Topper | b0c941b | 2014-04-29 07:57:13 +0000 | [diff] [blame] | 46 | const MCSubtargetInfo &STI) const override; |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 47 | |
| 48 | // getBinaryCodeForInstr - TableGen'erated function for getting the |
| 49 | // binary encoding for an instruction. |
| 50 | uint64_t getBinaryCodeForInstr(const MCInst &MI, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 51 | SmallVectorImpl<MCFixup> &Fixups, |
| 52 | const MCSubtargetInfo &STI) const; |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 53 | |
| 54 | /// getMachineOpValue - Return binary encoding of operand. If the machine |
| 55 | /// operand requires relocation, record the relocation and return zero. |
| 56 | unsigned getMachineOpValue(const MCInst &MI, const MCOperand &MO, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 57 | SmallVectorImpl<MCFixup> &Fixups, |
| 58 | const MCSubtargetInfo &STI) const; |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 59 | |
| 60 | unsigned getCallTargetOpValue(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 61 | SmallVectorImpl<MCFixup> &Fixups, |
| 62 | const MCSubtargetInfo &STI) const; |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 63 | unsigned getBranchTargetOpValue(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 64 | SmallVectorImpl<MCFixup> &Fixups, |
| 65 | const MCSubtargetInfo &STI) const; |
Venkatraman Govindaraju | c86e0f3 | 2014-03-01 22:03:07 +0000 | [diff] [blame] | 66 | unsigned getBranchPredTargetOpValue(const MCInst &MI, unsigned OpNo, |
| 67 | SmallVectorImpl<MCFixup> &Fixups, |
| 68 | const MCSubtargetInfo &STI) const; |
Venkatraman Govindaraju | b745e67 | 2014-03-02 09:46:56 +0000 | [diff] [blame] | 69 | unsigned getBranchOnRegTargetOpValue(const MCInst &MI, unsigned OpNo, |
| 70 | SmallVectorImpl<MCFixup> &Fixups, |
| 71 | const MCSubtargetInfo &STI) const; |
| 72 | |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 73 | }; |
| 74 | } // end anonymous namespace |
| 75 | |
| 76 | MCCodeEmitter *llvm::createSparcMCCodeEmitter(const MCInstrInfo &MCII, |
| 77 | const MCRegisterInfo &MRI, |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 78 | MCContext &Ctx) { |
| 79 | return new SparcMCCodeEmitter(Ctx); |
| 80 | } |
| 81 | |
Jim Grosbach | 91df21f | 2015-05-15 19:13:16 +0000 | [diff] [blame^] | 82 | void SparcMCCodeEmitter::encodeInstruction(const MCInst &MI, raw_ostream &OS, |
Douglas Katzman | 9160e78 | 2015-04-29 20:30:57 +0000 | [diff] [blame] | 83 | SmallVectorImpl<MCFixup> &Fixups, |
| 84 | const MCSubtargetInfo &STI) const { |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 85 | unsigned Bits = getBinaryCodeForInstr(MI, Fixups, STI); |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 86 | |
Douglas Katzman | 9160e78 | 2015-04-29 20:30:57 +0000 | [diff] [blame] | 87 | if (Ctx.getAsmInfo()->isLittleEndian()) { |
| 88 | // Output the bits in little-endian byte order. |
| 89 | for (unsigned i = 0; i != 4; ++i) { |
| 90 | OS << (char)Bits; |
| 91 | Bits >>= 8; |
| 92 | } |
| 93 | } else { |
| 94 | // Output the bits in big-endian byte order. |
| 95 | for (unsigned i = 0; i != 4; ++i) { |
| 96 | OS << (char)(Bits >> 24); |
| 97 | Bits <<= 8; |
| 98 | } |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 99 | } |
Venkatraman Govindaraju | fd07500 | 2014-02-07 05:54:20 +0000 | [diff] [blame] | 100 | unsigned tlsOpNo = 0; |
| 101 | switch (MI.getOpcode()) { |
| 102 | default: break; |
| 103 | case SP::TLS_CALL: tlsOpNo = 1; break; |
| 104 | case SP::TLS_ADDrr: |
| 105 | case SP::TLS_ADDXrr: |
| 106 | case SP::TLS_LDrr: |
| 107 | case SP::TLS_LDXrr: tlsOpNo = 3; break; |
| 108 | } |
| 109 | if (tlsOpNo != 0) { |
| 110 | const MCOperand &MO = MI.getOperand(tlsOpNo); |
| 111 | uint64_t op = getMachineOpValue(MI, MO, Fixups, STI); |
| 112 | assert(op == 0 && "Unexpected operand value!"); |
| 113 | (void)op; // suppress warning. |
| 114 | } |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 115 | |
| 116 | ++MCNumEmitted; // Keep track of the # of mi's emitted. |
| 117 | } |
| 118 | |
| 119 | |
| 120 | unsigned SparcMCCodeEmitter:: |
| 121 | getMachineOpValue(const MCInst &MI, const MCOperand &MO, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 122 | SmallVectorImpl<MCFixup> &Fixups, |
| 123 | const MCSubtargetInfo &STI) const { |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 124 | |
| 125 | if (MO.isReg()) |
| 126 | return Ctx.getRegisterInfo()->getEncodingValue(MO.getReg()); |
| 127 | |
| 128 | if (MO.isImm()) |
| 129 | return MO.getImm(); |
| 130 | |
| 131 | assert(MO.isExpr()); |
| 132 | const MCExpr *Expr = MO.getExpr(); |
Venkatraman Govindaraju | b73aeca | 2014-01-06 01:22:54 +0000 | [diff] [blame] | 133 | if (const SparcMCExpr *SExpr = dyn_cast<SparcMCExpr>(Expr)) { |
Venkatraman Govindaraju | 104643d | 2014-02-07 04:24:35 +0000 | [diff] [blame] | 134 | MCFixupKind Kind = (MCFixupKind)SExpr->getFixupKind(); |
Jim Grosbach | 63661f8 | 2015-05-15 19:13:05 +0000 | [diff] [blame] | 135 | Fixups.push_back(MCFixup::create(0, Expr, Kind)); |
Venkatraman Govindaraju | b73aeca | 2014-01-06 01:22:54 +0000 | [diff] [blame] | 136 | return 0; |
| 137 | } |
| 138 | |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 139 | int64_t Res; |
| 140 | if (Expr->EvaluateAsAbsolute(Res)) |
| 141 | return Res; |
| 142 | |
Craig Topper | 35b2f75 | 2014-06-19 06:10:58 +0000 | [diff] [blame] | 143 | llvm_unreachable("Unhandled expression!"); |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 144 | return 0; |
| 145 | } |
| 146 | |
| 147 | unsigned SparcMCCodeEmitter:: |
| 148 | getCallTargetOpValue(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 149 | SmallVectorImpl<MCFixup> &Fixups, |
| 150 | const MCSubtargetInfo &STI) const { |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 151 | const MCOperand &MO = MI.getOperand(OpNo); |
| 152 | if (MO.isReg() || MO.isImm()) |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 153 | return getMachineOpValue(MI, MO, Fixups, STI); |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 154 | |
Venkatraman Govindaraju | fd07500 | 2014-02-07 05:54:20 +0000 | [diff] [blame] | 155 | if (MI.getOpcode() == SP::TLS_CALL) { |
| 156 | // No fixups for __tls_get_addr. Will emit for fixups for tls_symbol in |
Jim Grosbach | 91df21f | 2015-05-15 19:13:16 +0000 | [diff] [blame^] | 157 | // encodeInstruction. |
Venkatraman Govindaraju | fd07500 | 2014-02-07 05:54:20 +0000 | [diff] [blame] | 158 | #ifndef NDEBUG |
| 159 | // Verify that the callee is actually __tls_get_addr. |
| 160 | const SparcMCExpr *SExpr = dyn_cast<SparcMCExpr>(MO.getExpr()); |
| 161 | assert(SExpr && SExpr->getSubExpr()->getKind() == MCExpr::SymbolRef && |
| 162 | "Unexpected expression in TLS_CALL"); |
| 163 | const MCSymbolRefExpr *SymExpr = cast<MCSymbolRefExpr>(SExpr->getSubExpr()); |
| 164 | assert(SymExpr->getSymbol().getName() == "__tls_get_addr" && |
| 165 | "Unexpected function for TLS_CALL"); |
| 166 | #endif |
| 167 | return 0; |
| 168 | } |
| 169 | |
Venkatraman Govindaraju | 104643d | 2014-02-07 04:24:35 +0000 | [diff] [blame] | 170 | MCFixupKind fixupKind = (MCFixupKind)Sparc::fixup_sparc_call30; |
| 171 | |
| 172 | if (const SparcMCExpr *SExpr = dyn_cast<SparcMCExpr>(MO.getExpr())) { |
| 173 | if (SExpr->getKind() == SparcMCExpr::VK_Sparc_WPLT30) |
| 174 | fixupKind = (MCFixupKind)Sparc::fixup_sparc_wplt30; |
| 175 | } |
| 176 | |
Jim Grosbach | 63661f8 | 2015-05-15 19:13:05 +0000 | [diff] [blame] | 177 | Fixups.push_back(MCFixup::create(0, MO.getExpr(), fixupKind)); |
Venkatraman Govindaraju | 104643d | 2014-02-07 04:24:35 +0000 | [diff] [blame] | 178 | |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 179 | return 0; |
| 180 | } |
| 181 | |
| 182 | unsigned SparcMCCodeEmitter:: |
| 183 | getBranchTargetOpValue(const MCInst &MI, unsigned OpNo, |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 184 | SmallVectorImpl<MCFixup> &Fixups, |
| 185 | const MCSubtargetInfo &STI) const { |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 186 | const MCOperand &MO = MI.getOperand(OpNo); |
| 187 | if (MO.isReg() || MO.isImm()) |
David Woodhouse | 3fa98a6 | 2014-01-28 23:13:18 +0000 | [diff] [blame] | 188 | return getMachineOpValue(MI, MO, Fixups, STI); |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 189 | |
Jim Grosbach | 63661f8 | 2015-05-15 19:13:05 +0000 | [diff] [blame] | 190 | Fixups.push_back(MCFixup::create(0, MO.getExpr(), |
Venkatraman Govindaraju | c86e0f3 | 2014-03-01 22:03:07 +0000 | [diff] [blame] | 191 | (MCFixupKind)Sparc::fixup_sparc_br22)); |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 192 | return 0; |
| 193 | } |
| 194 | |
Venkatraman Govindaraju | c86e0f3 | 2014-03-01 22:03:07 +0000 | [diff] [blame] | 195 | unsigned SparcMCCodeEmitter:: |
| 196 | getBranchPredTargetOpValue(const MCInst &MI, unsigned OpNo, |
| 197 | SmallVectorImpl<MCFixup> &Fixups, |
| 198 | const MCSubtargetInfo &STI) const { |
| 199 | const MCOperand &MO = MI.getOperand(OpNo); |
| 200 | if (MO.isReg() || MO.isImm()) |
| 201 | return getMachineOpValue(MI, MO, Fixups, STI); |
| 202 | |
Jim Grosbach | 63661f8 | 2015-05-15 19:13:05 +0000 | [diff] [blame] | 203 | Fixups.push_back(MCFixup::create(0, MO.getExpr(), |
Venkatraman Govindaraju | c86e0f3 | 2014-03-01 22:03:07 +0000 | [diff] [blame] | 204 | (MCFixupKind)Sparc::fixup_sparc_br19)); |
| 205 | return 0; |
| 206 | } |
Venkatraman Govindaraju | b745e67 | 2014-03-02 09:46:56 +0000 | [diff] [blame] | 207 | unsigned SparcMCCodeEmitter:: |
| 208 | getBranchOnRegTargetOpValue(const MCInst &MI, unsigned OpNo, |
| 209 | SmallVectorImpl<MCFixup> &Fixups, |
| 210 | const MCSubtargetInfo &STI) const { |
| 211 | const MCOperand &MO = MI.getOperand(OpNo); |
| 212 | if (MO.isReg() || MO.isImm()) |
| 213 | return getMachineOpValue(MI, MO, Fixups, STI); |
| 214 | |
Jim Grosbach | 63661f8 | 2015-05-15 19:13:05 +0000 | [diff] [blame] | 215 | Fixups.push_back(MCFixup::create(0, MO.getExpr(), |
Venkatraman Govindaraju | b745e67 | 2014-03-02 09:46:56 +0000 | [diff] [blame] | 216 | (MCFixupKind)Sparc::fixup_sparc_br16_2)); |
Jim Grosbach | 63661f8 | 2015-05-15 19:13:05 +0000 | [diff] [blame] | 217 | Fixups.push_back(MCFixup::create(0, MO.getExpr(), |
Venkatraman Govindaraju | b745e67 | 2014-03-02 09:46:56 +0000 | [diff] [blame] | 218 | (MCFixupKind)Sparc::fixup_sparc_br16_14)); |
| 219 | |
| 220 | return 0; |
| 221 | } |
| 222 | |
Venkatraman Govindaraju | c86e0f3 | 2014-03-01 22:03:07 +0000 | [diff] [blame] | 223 | |
| 224 | |
Venkatraman Govindaraju | 5f1cce5 | 2014-01-05 02:13:48 +0000 | [diff] [blame] | 225 | #include "SparcGenMCCodeEmitter.inc" |