blob: 69a0ac95b29ed887005824cf4cb83d1a0e46a07d [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.h - AMDGPU Lowering Interface --------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Interface definition of the TargetLowering class that is common
12/// to all AMD GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#ifndef AMDGPUISELLOWERING_H
17#define AMDGPUISELLOWERING_H
18
19#include "llvm/Target/TargetLowering.h"
20
21namespace llvm {
22
23class MachineRegisterInfo;
24
25class AMDGPUTargetLowering : public TargetLowering {
26private:
27 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
28 SDValue LowerUDIVREM(SDValue Op, SelectionDAG &DAG) const;
29
30protected:
31
32 /// \brief Helper function that adds Reg to the LiveIn list of the DAG's
33 /// MachineFunction.
34 ///
35 /// \returns a RegisterSDNode representing Reg.
Tom Stellard94593ee2013-06-03 17:40:18 +000036 virtual SDValue CreateLiveInRegister(SelectionDAG &DAG,
37 const TargetRegisterClass *RC,
38 unsigned Reg, EVT VT) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000039
40 bool isHWTrueValue(SDValue Op) const;
41 bool isHWFalseValue(SDValue Op) const;
42
Christian Konig2c8f6d52013-03-07 09:03:52 +000043 void AnalyzeFormalArguments(CCState &State,
44 const SmallVectorImpl<ISD::InputArg> &Ins) const;
45
Tom Stellard75aadc22012-12-11 21:25:42 +000046public:
47 AMDGPUTargetLowering(TargetMachine &TM);
48
Tom Stellard75aadc22012-12-11 21:25:42 +000049 virtual SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv,
50 bool isVarArg,
51 const SmallVectorImpl<ISD::OutputArg> &Outs,
52 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +000053 SDLoc DL, SelectionDAG &DAG) const;
Tom Stellard47d42012013-02-08 22:24:40 +000054 virtual SDValue LowerCall(CallLoweringInfo &CLI,
55 SmallVectorImpl<SDValue> &InVals) const {
56 CLI.Callee.dump();
57 llvm_unreachable("Undefined function");
58 }
Tom Stellard75aadc22012-12-11 21:25:42 +000059
60 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
61 SDValue LowerIntrinsicIABS(SDValue Op, SelectionDAG &DAG) const;
62 SDValue LowerIntrinsicLRP(SDValue Op, SelectionDAG &DAG) const;
63 SDValue LowerMinMax(SDValue Op, SelectionDAG &DAG) const;
64 virtual const char* getTargetNodeName(unsigned Opcode) const;
65
Christian Konigd910b7d2013-02-26 17:52:16 +000066 virtual SDNode *PostISelFolding(MachineSDNode *N, SelectionDAG &DAG) const {
67 return N;
68 }
69
Tom Stellard75aadc22012-12-11 21:25:42 +000070// Functions defined in AMDILISelLowering.cpp
71public:
72
73 /// \brief Determine which of the bits specified in \p Mask are known to be
74 /// either zero or one and return them in the \p KnownZero and \p KnownOne
75 /// bitsets.
76 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
77 APInt &KnownZero,
78 APInt &KnownOne,
79 const SelectionDAG &DAG,
80 unsigned Depth = 0) const;
81
82 virtual bool getTgtMemIntrinsic(IntrinsicInfo &Info,
83 const CallInst &I, unsigned Intrinsic) const;
84
85 /// We want to mark f32/f64 floating point values as legal.
86 bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
87
88 /// We don't want to shrink f64/f32 constants.
89 bool ShouldShrinkFPConstant(EVT VT) const;
90
91private:
92 void InitAMDILLowering();
93 SDValue LowerSREM(SDValue Op, SelectionDAG &DAG) const;
94 SDValue LowerSREM8(SDValue Op, SelectionDAG &DAG) const;
95 SDValue LowerSREM16(SDValue Op, SelectionDAG &DAG) const;
96 SDValue LowerSREM32(SDValue Op, SelectionDAG &DAG) const;
97 SDValue LowerSREM64(SDValue Op, SelectionDAG &DAG) const;
98 SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) const;
99 SDValue LowerSDIV24(SDValue Op, SelectionDAG &DAG) const;
100 SDValue LowerSDIV32(SDValue Op, SelectionDAG &DAG) const;
101 SDValue LowerSDIV64(SDValue Op, SelectionDAG &DAG) const;
102 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
103 EVT genIntType(uint32_t size = 32, uint32_t numEle = 1) const;
104 SDValue LowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
105 SDValue LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const;
106};
107
108namespace AMDGPUISD {
109
110enum {
111 // AMDIL ISD Opcodes
112 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Tom Stellard75aadc22012-12-11 21:25:42 +0000113 CALL, // Function call based on a single integer
114 UMUL, // 32bit unsigned multiplication
115 DIV_INF, // Divide with infinity returned on zero divisor
116 RET_FLAG,
117 BRANCH_COND,
118 // End AMDIL ISD Opcodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000119 DWORDADDR,
120 FRACT,
121 FMAX,
122 SMAX,
123 UMAX,
124 FMIN,
125 SMIN,
126 UMIN,
127 URECIP,
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000128 DOT4,
Vincent Lejeuned3eed662013-05-17 16:50:20 +0000129 TEXTURE_FETCH,
Tom Stellard75aadc22012-12-11 21:25:42 +0000130 EXPORT,
Tom Stellardff62c352013-01-23 02:09:03 +0000131 CONST_ADDRESS,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000132 REGISTER_LOAD,
133 REGISTER_STORE,
Tom Stellard75aadc22012-12-11 21:25:42 +0000134 LAST_AMDGPU_ISD_NUMBER
135};
136
137
138} // End namespace AMDGPUISD
139
Tom Stellard75aadc22012-12-11 21:25:42 +0000140} // End namespace llvm
141
142#endif // AMDGPUISELLOWERING_H