blob: 5dca0ca00c893c6c90f66a2717a812c2417dd9f9 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIISelLowering.cpp - SI DAG Lowering Implementation ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Custom DAG lowering for SI
12//
13//===----------------------------------------------------------------------===//
14
15#include "SIISelLowering.h"
Christian Konig99ee0f42013-03-07 09:04:14 +000016#include "AMDGPU.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000017#include "AMDIL.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "AMDILIntrinsicInfo.h"
19#include "SIInstrInfo.h"
20#include "SIMachineFunctionInfo.h"
21#include "SIRegisterInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000022#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/SelectionDAG.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000026#include "llvm/IR/Function.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027
Tom Stellard556d9aa2013-06-03 17:39:37 +000028const uint64_t RSRC_DATA_FORMAT = 0xf00000000000LL;
29
Tom Stellard75aadc22012-12-11 21:25:42 +000030using namespace llvm;
31
32SITargetLowering::SITargetLowering(TargetMachine &TM) :
33 AMDGPUTargetLowering(TM),
Christian Konigf82901a2013-02-26 17:52:23 +000034 TII(static_cast<const SIInstrInfo*>(TM.getInstrInfo())),
35 TRI(TM.getRegisterInfo()) {
Christian Konig2214f142013-03-07 09:03:38 +000036
Christian Koniga8811792013-02-16 11:28:30 +000037 addRegisterClass(MVT::i1, &AMDGPU::SReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000038 addRegisterClass(MVT::i64, &AMDGPU::SReg_64RegClass);
39
40 addRegisterClass(MVT::v16i8, &AMDGPU::SReg_128RegClass);
41 addRegisterClass(MVT::v32i8, &AMDGPU::SReg_256RegClass);
42 addRegisterClass(MVT::v64i8, &AMDGPU::SReg_512RegClass);
43
44 addRegisterClass(MVT::i32, &AMDGPU::VReg_32RegClass);
45 addRegisterClass(MVT::f32, &AMDGPU::VReg_32RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +000046
Tom Stellard538ceeb2013-02-07 17:02:09 +000047 addRegisterClass(MVT::v1i32, &AMDGPU::VReg_32RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000048
Tom Stellard538ceeb2013-02-07 17:02:09 +000049 addRegisterClass(MVT::v2i32, &AMDGPU::VReg_64RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000050 addRegisterClass(MVT::v2f32, &AMDGPU::VReg_64RegClass);
51
Tom Stellard538ceeb2013-02-07 17:02:09 +000052 addRegisterClass(MVT::v4i32, &AMDGPU::VReg_128RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000053 addRegisterClass(MVT::v4f32, &AMDGPU::VReg_128RegClass);
Tom Stellard754f80f2013-04-05 23:31:51 +000054 addRegisterClass(MVT::i128, &AMDGPU::SReg_128RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000055
Tom Stellard538ceeb2013-02-07 17:02:09 +000056 addRegisterClass(MVT::v8i32, &AMDGPU::VReg_256RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000057 addRegisterClass(MVT::v8f32, &AMDGPU::VReg_256RegClass);
58
Tom Stellard538ceeb2013-02-07 17:02:09 +000059 addRegisterClass(MVT::v16i32, &AMDGPU::VReg_512RegClass);
Christian Konig2214f142013-03-07 09:03:38 +000060 addRegisterClass(MVT::v16f32, &AMDGPU::VReg_512RegClass);
Tom Stellard75aadc22012-12-11 21:25:42 +000061
62 computeRegisterProperties();
63
Christian Konig2989ffc2013-03-18 11:34:16 +000064 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i32, Expand);
65 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Expand);
66 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i32, Expand);
67 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16f32, Expand);
68
Tom Stellard75aadc22012-12-11 21:25:42 +000069 setOperationAction(ISD::ADD, MVT::i64, Legal);
70 setOperationAction(ISD::ADD, MVT::i32, Legal);
71
Tom Stellard75aadc22012-12-11 21:25:42 +000072 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
73 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
74
75 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Tom Stellard754f80f2013-04-05 23:31:51 +000076
Tom Stellard046039e2013-06-03 17:40:03 +000077 setOperationAction(ISD::SIGN_EXTEND, MVT::i64, Custom);
78
Tom Stellard94593ee2013-06-03 17:40:18 +000079 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
80
Tom Stellard75aadc22012-12-11 21:25:42 +000081 setTargetDAGCombine(ISD::SELECT_CC);
82
83 setTargetDAGCombine(ISD::SETCC);
Michel Danzerf52a6722013-03-08 10:58:01 +000084
Christian Konigeecebd02013-03-26 14:04:02 +000085 setSchedulingPreference(Sched::RegPressure);
Tom Stellard75aadc22012-12-11 21:25:42 +000086}
87
Tom Stellard94593ee2013-06-03 17:40:18 +000088SDValue SITargetLowering::LowerParameter(SelectionDAG &DAG, EVT VT,
89 SDLoc DL, SDValue Chain,
90 unsigned Offset) const {
91 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
92 PointerType *PtrTy = PointerType::get(VT.getTypeForEVT(*DAG.getContext()),
93 AMDGPUAS::CONSTANT_ADDRESS);
94 EVT ArgVT = MVT::getIntegerVT(VT.getSizeInBits());
95 SDValue BasePtr = DAG.getCopyFromReg(Chain, DL,
96 MRI.getLiveInVirtReg(AMDGPU::SGPR0_SGPR1), MVT::i64);
97 SDValue Ptr = DAG.getNode(ISD::ADD, DL, MVT::i64, BasePtr,
98 DAG.getConstant(Offset, MVT::i64));
99 return DAG.getExtLoad(ISD::ZEXTLOAD, DL, VT, Chain, Ptr,
100 MachinePointerInfo(UndefValue::get(PtrTy)),
101 VT, false, false, ArgVT.getSizeInBits() >> 3);
102
103}
104
Christian Konig2c8f6d52013-03-07 09:03:52 +0000105SDValue SITargetLowering::LowerFormalArguments(
106 SDValue Chain,
107 CallingConv::ID CallConv,
108 bool isVarArg,
109 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000110 SDLoc DL, SelectionDAG &DAG,
Christian Konig2c8f6d52013-03-07 09:03:52 +0000111 SmallVectorImpl<SDValue> &InVals) const {
112
113 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
114
115 MachineFunction &MF = DAG.getMachineFunction();
116 FunctionType *FType = MF.getFunction()->getFunctionType();
Christian Konig99ee0f42013-03-07 09:04:14 +0000117 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000118
119 assert(CallConv == CallingConv::C);
120
121 SmallVector<ISD::InputArg, 16> Splits;
Christian Konig99ee0f42013-03-07 09:04:14 +0000122 uint32_t Skipped = 0;
123
124 for (unsigned i = 0, e = Ins.size(), PSInputNum = 0; i != e; ++i) {
Christian Konig2c8f6d52013-03-07 09:03:52 +0000125 const ISD::InputArg &Arg = Ins[i];
Matt Arsenault758659232013-05-18 00:21:46 +0000126
127 // First check if it's a PS input addr
Christian Konig99ee0f42013-03-07 09:04:14 +0000128 if (Info->ShaderType == ShaderType::PIXEL && !Arg.Flags.isInReg()) {
129
130 assert((PSInputNum <= 15) && "Too many PS inputs!");
131
132 if (!Arg.Used) {
133 // We can savely skip PS inputs
134 Skipped |= 1 << i;
135 ++PSInputNum;
136 continue;
137 }
138
139 Info->PSInputAddr |= 1 << PSInputNum++;
140 }
141
142 // Second split vertices into their elements
Tom Stellarded882c22013-06-03 17:40:11 +0000143 if (Info->ShaderType != ShaderType::COMPUTE && Arg.VT.isVector()) {
Christian Konig2c8f6d52013-03-07 09:03:52 +0000144 ISD::InputArg NewArg = Arg;
145 NewArg.Flags.setSplit();
146 NewArg.VT = Arg.VT.getVectorElementType();
147
148 // We REALLY want the ORIGINAL number of vertex elements here, e.g. a
149 // three or five element vertex only needs three or five registers,
150 // NOT four or eigth.
151 Type *ParamType = FType->getParamType(Arg.OrigArgIndex);
152 unsigned NumElements = ParamType->getVectorNumElements();
153
154 for (unsigned j = 0; j != NumElements; ++j) {
155 Splits.push_back(NewArg);
156 NewArg.PartOffset += NewArg.VT.getStoreSize();
157 }
158
159 } else {
160 Splits.push_back(Arg);
161 }
162 }
163
164 SmallVector<CCValAssign, 16> ArgLocs;
165 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
166 getTargetMachine(), ArgLocs, *DAG.getContext());
167
Christian Konig99ee0f42013-03-07 09:04:14 +0000168 // At least one interpolation mode must be enabled or else the GPU will hang.
169 if (Info->ShaderType == ShaderType::PIXEL && (Info->PSInputAddr & 0x7F) == 0) {
170 Info->PSInputAddr |= 1;
171 CCInfo.AllocateReg(AMDGPU::VGPR0);
172 CCInfo.AllocateReg(AMDGPU::VGPR1);
173 }
174
Tom Stellarded882c22013-06-03 17:40:11 +0000175 // The pointer to the list of arguments is stored in SGPR0, SGPR1
176 if (Info->ShaderType == ShaderType::COMPUTE) {
177 CCInfo.AllocateReg(AMDGPU::SGPR0);
178 CCInfo.AllocateReg(AMDGPU::SGPR1);
Tom Stellard94593ee2013-06-03 17:40:18 +0000179 MF.addLiveIn(AMDGPU::SGPR0_SGPR1, &AMDGPU::SReg_64RegClass);
Tom Stellarded882c22013-06-03 17:40:11 +0000180 }
181
Christian Konig2c8f6d52013-03-07 09:03:52 +0000182 AnalyzeFormalArguments(CCInfo, Splits);
183
184 for (unsigned i = 0, e = Ins.size(), ArgIdx = 0; i != e; ++i) {
185
Christian Konigb7be72d2013-05-17 09:46:48 +0000186 const ISD::InputArg &Arg = Ins[i];
Christian Konig99ee0f42013-03-07 09:04:14 +0000187 if (Skipped & (1 << i)) {
Christian Konigb7be72d2013-05-17 09:46:48 +0000188 InVals.push_back(DAG.getUNDEF(Arg.VT));
Christian Konig99ee0f42013-03-07 09:04:14 +0000189 continue;
190 }
191
Christian Konig2c8f6d52013-03-07 09:03:52 +0000192 CCValAssign &VA = ArgLocs[ArgIdx++];
Tom Stellarded882c22013-06-03 17:40:11 +0000193 EVT VT = VA.getLocVT();
194
195 if (VA.isMemLoc()) {
Tom Stellard94593ee2013-06-03 17:40:18 +0000196 // The first 36 bytes of the input buffer contains information about
197 // thread group and global sizes.
198 SDValue Arg = LowerParameter(DAG, VT, DL, DAG.getRoot(),
199 36 + VA.getLocMemOffset());
Tom Stellarded882c22013-06-03 17:40:11 +0000200 InVals.push_back(Arg);
201 continue;
202 }
Christian Konig2c8f6d52013-03-07 09:03:52 +0000203 assert(VA.isRegLoc() && "Parameter must be in a register!");
204
205 unsigned Reg = VA.getLocReg();
Christian Konig2c8f6d52013-03-07 09:03:52 +0000206
207 if (VT == MVT::i64) {
208 // For now assume it is a pointer
209 Reg = TRI->getMatchingSuperReg(Reg, AMDGPU::sub0,
210 &AMDGPU::SReg_64RegClass);
211 Reg = MF.addLiveIn(Reg, &AMDGPU::SReg_64RegClass);
212 InVals.push_back(DAG.getCopyFromReg(Chain, DL, Reg, VT));
213 continue;
214 }
215
216 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg, VT);
217
218 Reg = MF.addLiveIn(Reg, RC);
219 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, VT);
220
Christian Konig2c8f6d52013-03-07 09:03:52 +0000221 if (Arg.VT.isVector()) {
222
223 // Build a vector from the registers
224 Type *ParamType = FType->getParamType(Arg.OrigArgIndex);
225 unsigned NumElements = ParamType->getVectorNumElements();
226
227 SmallVector<SDValue, 4> Regs;
228 Regs.push_back(Val);
229 for (unsigned j = 1; j != NumElements; ++j) {
230 Reg = ArgLocs[ArgIdx++].getLocReg();
231 Reg = MF.addLiveIn(Reg, RC);
232 Regs.push_back(DAG.getCopyFromReg(Chain, DL, Reg, VT));
233 }
234
235 // Fill up the missing vector elements
236 NumElements = Arg.VT.getVectorNumElements() - NumElements;
237 for (unsigned j = 0; j != NumElements; ++j)
238 Regs.push_back(DAG.getUNDEF(VT));
Matt Arsenault758659232013-05-18 00:21:46 +0000239
Christian Konig2c8f6d52013-03-07 09:03:52 +0000240 InVals.push_back(DAG.getNode(ISD::BUILD_VECTOR, DL, Arg.VT,
241 Regs.data(), Regs.size()));
242 continue;
243 }
244
245 InVals.push_back(Val);
246 }
247 return Chain;
248}
249
Tom Stellard75aadc22012-12-11 21:25:42 +0000250MachineBasicBlock * SITargetLowering::EmitInstrWithCustomInserter(
251 MachineInstr * MI, MachineBasicBlock * BB) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000252
Tom Stellard556d9aa2013-06-03 17:39:37 +0000253 MachineBasicBlock::iterator I = *MI;
254
Tom Stellard75aadc22012-12-11 21:25:42 +0000255 switch (MI->getOpcode()) {
256 default:
257 return AMDGPUTargetLowering::EmitInstrWithCustomInserter(MI, BB);
258 case AMDGPU::BRANCH: return BB;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000259 case AMDGPU::SI_ADDR64_RSRC: {
260 MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
261 unsigned SuperReg = MI->getOperand(0).getReg();
262 unsigned SubRegLo = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
263 unsigned SubRegHi = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
264 unsigned SubRegHiHi = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
265 unsigned SubRegHiLo = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
266 BuildMI(*BB, I, MI->getDebugLoc(), TII->get(AMDGPU::S_MOV_B64), SubRegLo)
267 .addOperand(MI->getOperand(1));
268 BuildMI(*BB, I, MI->getDebugLoc(), TII->get(AMDGPU::S_MOV_B32), SubRegHiLo)
269 .addImm(0);
270 BuildMI(*BB, I, MI->getDebugLoc(), TII->get(AMDGPU::S_MOV_B32), SubRegHiHi)
271 .addImm(RSRC_DATA_FORMAT >> 32);
272 BuildMI(*BB, I, MI->getDebugLoc(), TII->get(AMDGPU::REG_SEQUENCE), SubRegHi)
273 .addReg(SubRegHiLo)
274 .addImm(AMDGPU::sub0)
275 .addReg(SubRegHiHi)
276 .addImm(AMDGPU::sub1);
277 BuildMI(*BB, I, MI->getDebugLoc(), TII->get(AMDGPU::REG_SEQUENCE), SuperReg)
278 .addReg(SubRegLo)
279 .addImm(AMDGPU::sub0_sub1)
280 .addReg(SubRegHi)
281 .addImm(AMDGPU::sub2_sub3);
282 MI->eraseFromParent();
283 break;
284 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000285 }
286 return BB;
287}
288
Matt Arsenault758659232013-05-18 00:21:46 +0000289EVT SITargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000290 return MVT::i1;
291}
292
Christian Konig082a14a2013-03-18 11:34:05 +0000293MVT SITargetLowering::getScalarShiftAmountTy(EVT VT) const {
294 return MVT::i32;
295}
296
Tom Stellard75aadc22012-12-11 21:25:42 +0000297//===----------------------------------------------------------------------===//
298// Custom DAG Lowering Operations
299//===----------------------------------------------------------------------===//
300
301SDValue SITargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
302 switch (Op.getOpcode()) {
303 default: return AMDGPUTargetLowering::LowerOperation(Op, DAG);
Tom Stellardf8794352012-12-19 22:10:31 +0000304 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000305 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Tom Stellard046039e2013-06-03 17:40:03 +0000306 case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, DAG);
Tom Stellard94593ee2013-06-03 17:40:18 +0000307 case ISD::INTRINSIC_WO_CHAIN: {
308 unsigned IntrinsicID =
309 cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
310 EVT VT = Op.getValueType();
311 SDLoc DL(Op);
312 //XXX: Hardcoded we only use two to store the pointer to the parameters.
313 unsigned NumUserSGPRs = 2;
314 switch (IntrinsicID) {
315 default: return AMDGPUTargetLowering::LowerOperation(Op, DAG);
316 case Intrinsic::r600_read_ngroups_x:
317 return LowerParameter(DAG, VT, DL, DAG.getEntryNode(), 0);
318 case Intrinsic::r600_read_ngroups_y:
319 return LowerParameter(DAG, VT, DL, DAG.getEntryNode(), 4);
320 case Intrinsic::r600_read_ngroups_z:
321 return LowerParameter(DAG, VT, DL, DAG.getEntryNode(), 8);
322 case Intrinsic::r600_read_global_size_x:
323 return LowerParameter(DAG, VT, DL, DAG.getEntryNode(), 12);
324 case Intrinsic::r600_read_global_size_y:
325 return LowerParameter(DAG, VT, DL, DAG.getEntryNode(), 16);
326 case Intrinsic::r600_read_global_size_z:
327 return LowerParameter(DAG, VT, DL, DAG.getEntryNode(), 20);
328 case Intrinsic::r600_read_local_size_x:
329 return LowerParameter(DAG, VT, DL, DAG.getEntryNode(), 24);
330 case Intrinsic::r600_read_local_size_y:
331 return LowerParameter(DAG, VT, DL, DAG.getEntryNode(), 28);
332 case Intrinsic::r600_read_local_size_z:
333 return LowerParameter(DAG, VT, DL, DAG.getEntryNode(), 32);
334 case Intrinsic::r600_read_tgid_x:
335 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32RegClass,
336 AMDGPU::SReg_32RegClass.getRegister(NumUserSGPRs + 0), VT);
337 case Intrinsic::r600_read_tgid_y:
338 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32RegClass,
339 AMDGPU::SReg_32RegClass.getRegister(NumUserSGPRs + 1), VT);
340 case Intrinsic::r600_read_tgid_z:
341 return CreateLiveInRegister(DAG, &AMDGPU::SReg_32RegClass,
342 AMDGPU::SReg_32RegClass.getRegister(NumUserSGPRs + 2), VT);
343 case Intrinsic::r600_read_tidig_x:
344 return CreateLiveInRegister(DAG, &AMDGPU::VReg_32RegClass,
345 AMDGPU::VGPR0, VT);
346 case Intrinsic::r600_read_tidig_y:
347 return CreateLiveInRegister(DAG, &AMDGPU::VReg_32RegClass,
348 AMDGPU::VGPR1, VT);
349 case Intrinsic::r600_read_tidig_z:
350 return CreateLiveInRegister(DAG, &AMDGPU::VReg_32RegClass,
351 AMDGPU::VGPR2, VT);
352
353 }
354 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000355 }
356 return SDValue();
357}
358
Tom Stellardf8794352012-12-19 22:10:31 +0000359/// \brief Helper function for LowerBRCOND
360static SDNode *findUser(SDValue Value, unsigned Opcode) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000361
Tom Stellardf8794352012-12-19 22:10:31 +0000362 SDNode *Parent = Value.getNode();
363 for (SDNode::use_iterator I = Parent->use_begin(), E = Parent->use_end();
364 I != E; ++I) {
365
366 if (I.getUse().get() != Value)
367 continue;
368
369 if (I->getOpcode() == Opcode)
370 return *I;
371 }
372 return 0;
373}
374
375/// This transforms the control flow intrinsics to get the branch destination as
376/// last parameter, also switches branch target with BR if the need arise
377SDValue SITargetLowering::LowerBRCOND(SDValue BRCOND,
378 SelectionDAG &DAG) const {
379
Andrew Trickef9de2a2013-05-25 02:42:55 +0000380 SDLoc DL(BRCOND);
Tom Stellardf8794352012-12-19 22:10:31 +0000381
382 SDNode *Intr = BRCOND.getOperand(1).getNode();
383 SDValue Target = BRCOND.getOperand(2);
384 SDNode *BR = 0;
385
386 if (Intr->getOpcode() == ISD::SETCC) {
387 // As long as we negate the condition everything is fine
388 SDNode *SetCC = Intr;
389 assert(SetCC->getConstantOperandVal(1) == 1);
NAKAMURA Takumi458a8272013-01-07 11:14:44 +0000390 assert(cast<CondCodeSDNode>(SetCC->getOperand(2).getNode())->get() ==
391 ISD::SETNE);
Tom Stellardf8794352012-12-19 22:10:31 +0000392 Intr = SetCC->getOperand(0).getNode();
393
394 } else {
395 // Get the target from BR if we don't negate the condition
396 BR = findUser(BRCOND, ISD::BR);
397 Target = BR->getOperand(1);
398 }
399
400 assert(Intr->getOpcode() == ISD::INTRINSIC_W_CHAIN);
401
402 // Build the result and
403 SmallVector<EVT, 4> Res;
404 for (unsigned i = 1, e = Intr->getNumValues(); i != e; ++i)
405 Res.push_back(Intr->getValueType(i));
406
407 // operands of the new intrinsic call
408 SmallVector<SDValue, 4> Ops;
409 Ops.push_back(BRCOND.getOperand(0));
410 for (unsigned i = 1, e = Intr->getNumOperands(); i != e; ++i)
411 Ops.push_back(Intr->getOperand(i));
412 Ops.push_back(Target);
413
414 // build the new intrinsic call
415 SDNode *Result = DAG.getNode(
416 Res.size() > 1 ? ISD::INTRINSIC_W_CHAIN : ISD::INTRINSIC_VOID, DL,
417 DAG.getVTList(Res.data(), Res.size()), Ops.data(), Ops.size()).getNode();
418
419 if (BR) {
420 // Give the branch instruction our target
421 SDValue Ops[] = {
422 BR->getOperand(0),
423 BRCOND.getOperand(2)
424 };
425 DAG.MorphNodeTo(BR, ISD::BR, BR->getVTList(), Ops, 2);
426 }
427
428 SDValue Chain = SDValue(Result, Result->getNumValues() - 1);
429
430 // Copy the intrinsic results to registers
431 for (unsigned i = 1, e = Intr->getNumValues() - 1; i != e; ++i) {
432 SDNode *CopyToReg = findUser(SDValue(Intr, i), ISD::CopyToReg);
433 if (!CopyToReg)
434 continue;
435
436 Chain = DAG.getCopyToReg(
437 Chain, DL,
438 CopyToReg->getOperand(1),
439 SDValue(Result, i - 1),
440 SDValue());
441
442 DAG.ReplaceAllUsesWith(SDValue(CopyToReg, 0), CopyToReg->getOperand(0));
443 }
444
445 // Remove the old intrinsic from the chain
446 DAG.ReplaceAllUsesOfValueWith(
447 SDValue(Intr, Intr->getNumValues() - 1),
448 Intr->getOperand(0));
449
450 return Chain;
Tom Stellard75aadc22012-12-11 21:25:42 +0000451}
452
Tom Stellard75aadc22012-12-11 21:25:42 +0000453SDValue SITargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
454 SDValue LHS = Op.getOperand(0);
455 SDValue RHS = Op.getOperand(1);
456 SDValue True = Op.getOperand(2);
457 SDValue False = Op.getOperand(3);
458 SDValue CC = Op.getOperand(4);
459 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000460 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000461
462 // Possible Min/Max pattern
463 SDValue MinMax = LowerMinMax(Op, DAG);
464 if (MinMax.getNode()) {
465 return MinMax;
466 }
467
468 SDValue Cond = DAG.getNode(ISD::SETCC, DL, MVT::i1, LHS, RHS, CC);
469 return DAG.getNode(ISD::SELECT, DL, VT, Cond, True, False);
470}
471
Tom Stellard046039e2013-06-03 17:40:03 +0000472SDValue SITargetLowering::LowerSIGN_EXTEND(SDValue Op,
473 SelectionDAG &DAG) const {
474 EVT VT = Op.getValueType();
475 SDLoc DL(Op);
476
477 if (VT != MVT::i64) {
478 return SDValue();
479 }
480
481 SDValue Hi = DAG.getNode(ISD::SRA, DL, MVT::i32, Op.getOperand(0),
482 DAG.getConstant(31, MVT::i32));
483
484 return DAG.getNode(ISD::BUILD_PAIR, DL, VT, Op.getOperand(0), Hi);
485}
486
Tom Stellard75aadc22012-12-11 21:25:42 +0000487//===----------------------------------------------------------------------===//
488// Custom DAG optimizations
489//===----------------------------------------------------------------------===//
490
491SDValue SITargetLowering::PerformDAGCombine(SDNode *N,
492 DAGCombinerInfo &DCI) const {
493 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000494 SDLoc DL(N);
Tom Stellard75aadc22012-12-11 21:25:42 +0000495 EVT VT = N->getValueType(0);
496
497 switch (N->getOpcode()) {
498 default: break;
499 case ISD::SELECT_CC: {
500 N->dump();
501 ConstantSDNode *True, *False;
502 // i1 selectcc(l, r, -1, 0, cc) -> i1 setcc(l, r, cc)
503 if ((True = dyn_cast<ConstantSDNode>(N->getOperand(2)))
504 && (False = dyn_cast<ConstantSDNode>(N->getOperand(3)))
505 && True->isAllOnesValue()
506 && False->isNullValue()
507 && VT == MVT::i1) {
508 return DAG.getNode(ISD::SETCC, DL, VT, N->getOperand(0),
509 N->getOperand(1), N->getOperand(4));
510
511 }
512 break;
513 }
514 case ISD::SETCC: {
515 SDValue Arg0 = N->getOperand(0);
516 SDValue Arg1 = N->getOperand(1);
517 SDValue CC = N->getOperand(2);
518 ConstantSDNode * C = NULL;
519 ISD::CondCode CCOp = dyn_cast<CondCodeSDNode>(CC)->get();
520
521 // i1 setcc (sext(i1), 0, setne) -> i1 setcc(i1, 0, setne)
522 if (VT == MVT::i1
523 && Arg0.getOpcode() == ISD::SIGN_EXTEND
524 && Arg0.getOperand(0).getValueType() == MVT::i1
525 && (C = dyn_cast<ConstantSDNode>(Arg1))
526 && C->isNullValue()
527 && CCOp == ISD::SETNE) {
528 return SimplifySetCC(VT, Arg0.getOperand(0),
529 DAG.getConstant(0, MVT::i1), CCOp, true, DCI, DL);
530 }
531 break;
532 }
533 }
534 return SDValue();
535}
Christian Konigd910b7d2013-02-26 17:52:16 +0000536
Matt Arsenault758659232013-05-18 00:21:46 +0000537/// \brief Test if RegClass is one of the VSrc classes
Christian Konigf82901a2013-02-26 17:52:23 +0000538static bool isVSrc(unsigned RegClass) {
539 return AMDGPU::VSrc_32RegClassID == RegClass ||
540 AMDGPU::VSrc_64RegClassID == RegClass;
541}
542
Matt Arsenault758659232013-05-18 00:21:46 +0000543/// \brief Test if RegClass is one of the SSrc classes
Christian Konigf82901a2013-02-26 17:52:23 +0000544static bool isSSrc(unsigned RegClass) {
545 return AMDGPU::SSrc_32RegClassID == RegClass ||
546 AMDGPU::SSrc_64RegClassID == RegClass;
547}
548
549/// \brief Analyze the possible immediate value Op
550///
551/// Returns -1 if it isn't an immediate, 0 if it's and inline immediate
552/// and the immediate value if it's a literal immediate
553int32_t SITargetLowering::analyzeImmediate(const SDNode *N) const {
554
555 union {
556 int32_t I;
557 float F;
558 } Imm;
559
Tom Stellardedbf1eb2013-04-05 23:31:20 +0000560 if (const ConstantSDNode *Node = dyn_cast<ConstantSDNode>(N)) {
561 if (Node->getZExtValue() >> 32) {
562 return -1;
563 }
Christian Konigf82901a2013-02-26 17:52:23 +0000564 Imm.I = Node->getSExtValue();
Tom Stellardedbf1eb2013-04-05 23:31:20 +0000565 } else if (const ConstantFPSDNode *Node = dyn_cast<ConstantFPSDNode>(N))
Christian Konigf82901a2013-02-26 17:52:23 +0000566 Imm.F = Node->getValueAPF().convertToFloat();
567 else
568 return -1; // It isn't an immediate
569
570 if ((Imm.I >= -16 && Imm.I <= 64) ||
571 Imm.F == 0.5f || Imm.F == -0.5f ||
572 Imm.F == 1.0f || Imm.F == -1.0f ||
573 Imm.F == 2.0f || Imm.F == -2.0f ||
574 Imm.F == 4.0f || Imm.F == -4.0f)
575 return 0; // It's an inline immediate
576
577 return Imm.I; // It's a literal immediate
578}
579
580/// \brief Try to fold an immediate directly into an instruction
581bool SITargetLowering::foldImm(SDValue &Operand, int32_t &Immediate,
582 bool &ScalarSlotUsed) const {
583
584 MachineSDNode *Mov = dyn_cast<MachineSDNode>(Operand);
585 if (Mov == 0 || !TII->isMov(Mov->getMachineOpcode()))
586 return false;
587
588 const SDValue &Op = Mov->getOperand(0);
589 int32_t Value = analyzeImmediate(Op.getNode());
590 if (Value == -1) {
591 // Not an immediate at all
592 return false;
593
594 } else if (Value == 0) {
595 // Inline immediates can always be fold
596 Operand = Op;
597 return true;
598
599 } else if (Value == Immediate) {
600 // Already fold literal immediate
601 Operand = Op;
602 return true;
603
604 } else if (!ScalarSlotUsed && !Immediate) {
605 // Fold this literal immediate
606 ScalarSlotUsed = true;
607 Immediate = Value;
608 Operand = Op;
609 return true;
610
611 }
612
613 return false;
614}
615
616/// \brief Does "Op" fit into register class "RegClass" ?
Tom Stellardb35efba2013-05-20 15:02:01 +0000617bool SITargetLowering::fitsRegClass(SelectionDAG &DAG, const SDValue &Op,
Christian Konigf82901a2013-02-26 17:52:23 +0000618 unsigned RegClass) const {
619
Matt Arsenault758659232013-05-18 00:21:46 +0000620 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
Christian Konigf82901a2013-02-26 17:52:23 +0000621 SDNode *Node = Op.getNode();
622
Christian Konig8370dbb2013-03-26 14:04:17 +0000623 const TargetRegisterClass *OpClass;
Christian Konigf82901a2013-02-26 17:52:23 +0000624 if (MachineSDNode *MN = dyn_cast<MachineSDNode>(Node)) {
625 const MCInstrDesc &Desc = TII->get(MN->getMachineOpcode());
Christian Konig8370dbb2013-03-26 14:04:17 +0000626 int OpClassID = Desc.OpInfo[Op.getResNo()].RegClass;
Tom Stellardbad1f592013-06-03 17:39:54 +0000627 if (OpClassID == -1) {
628 switch (MN->getMachineOpcode()) {
629 case AMDGPU::REG_SEQUENCE:
630 // Operand 0 is the register class id for REG_SEQUENCE instructions.
631 OpClass = TRI->getRegClass(
632 cast<ConstantSDNode>(MN->getOperand(0))->getZExtValue());
633 break;
634 default:
635 OpClass = getRegClassFor(Op.getSimpleValueType());
636 break;
637 }
638 } else {
Christian Konig8370dbb2013-03-26 14:04:17 +0000639 OpClass = TRI->getRegClass(OpClassID);
Tom Stellardbad1f592013-06-03 17:39:54 +0000640 }
Christian Konigf82901a2013-02-26 17:52:23 +0000641
642 } else if (Node->getOpcode() == ISD::CopyFromReg) {
643 RegisterSDNode *Reg = cast<RegisterSDNode>(Node->getOperand(1).getNode());
Christian Konig8370dbb2013-03-26 14:04:17 +0000644 OpClass = MRI.getRegClass(Reg->getReg());
Christian Konigf82901a2013-02-26 17:52:23 +0000645
646 } else
647 return false;
648
Christian Konig8370dbb2013-03-26 14:04:17 +0000649 return TRI->getRegClass(RegClass)->hasSubClassEq(OpClass);
Christian Konigf82901a2013-02-26 17:52:23 +0000650}
651
652/// \brief Make sure that we don't exeed the number of allowed scalars
653void SITargetLowering::ensureSRegLimit(SelectionDAG &DAG, SDValue &Operand,
654 unsigned RegClass,
655 bool &ScalarSlotUsed) const {
656
657 // First map the operands register class to a destination class
658 if (RegClass == AMDGPU::VSrc_32RegClassID)
659 RegClass = AMDGPU::VReg_32RegClassID;
660 else if (RegClass == AMDGPU::VSrc_64RegClassID)
661 RegClass = AMDGPU::VReg_64RegClassID;
662 else
663 return;
664
665 // Nothing todo if they fit naturaly
666 if (fitsRegClass(DAG, Operand, RegClass))
667 return;
668
669 // If the scalar slot isn't used yet use it now
670 if (!ScalarSlotUsed) {
671 ScalarSlotUsed = true;
672 return;
673 }
674
675 // This is a conservative aproach, it is possible that we can't determine
676 // the correct register class and copy too often, but better save than sorry.
677 SDValue RC = DAG.getTargetConstant(RegClass, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000678 SDNode *Node = DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS, SDLoc(),
Christian Konigf82901a2013-02-26 17:52:23 +0000679 Operand.getValueType(), Operand, RC);
680 Operand = SDValue(Node, 0);
681}
682
Christian Konig8e06e2a2013-04-10 08:39:08 +0000683/// \brief Try to fold the Nodes operands into the Node
684SDNode *SITargetLowering::foldOperands(MachineSDNode *Node,
685 SelectionDAG &DAG) const {
Christian Konigf82901a2013-02-26 17:52:23 +0000686
687 // Original encoding (either e32 or e64)
688 int Opcode = Node->getMachineOpcode();
689 const MCInstrDesc *Desc = &TII->get(Opcode);
690
691 unsigned NumDefs = Desc->getNumDefs();
692 unsigned NumOps = Desc->getNumOperands();
693
Christian Konig3c145802013-03-27 09:12:59 +0000694 // Commuted opcode if available
695 int OpcodeRev = Desc->isCommutable() ? TII->commuteOpcode(Opcode) : -1;
696 const MCInstrDesc *DescRev = OpcodeRev == -1 ? 0 : &TII->get(OpcodeRev);
697
698 assert(!DescRev || DescRev->getNumDefs() == NumDefs);
699 assert(!DescRev || DescRev->getNumOperands() == NumOps);
700
Christian Konige500e442013-02-26 17:52:47 +0000701 // e64 version if available, -1 otherwise
702 int OpcodeE64 = AMDGPU::getVOPe64(Opcode);
703 const MCInstrDesc *DescE64 = OpcodeE64 == -1 ? 0 : &TII->get(OpcodeE64);
704
705 assert(!DescE64 || DescE64->getNumDefs() == NumDefs);
706 assert(!DescE64 || DescE64->getNumOperands() == (NumOps + 4));
707
Christian Konigf82901a2013-02-26 17:52:23 +0000708 int32_t Immediate = Desc->getSize() == 4 ? 0 : -1;
709 bool HaveVSrc = false, HaveSSrc = false;
710
711 // First figure out what we alread have in this instruction
712 for (unsigned i = 0, e = Node->getNumOperands(), Op = NumDefs;
713 i != e && Op < NumOps; ++i, ++Op) {
714
715 unsigned RegClass = Desc->OpInfo[Op].RegClass;
716 if (isVSrc(RegClass))
717 HaveVSrc = true;
718 else if (isSSrc(RegClass))
719 HaveSSrc = true;
720 else
721 continue;
722
723 int32_t Imm = analyzeImmediate(Node->getOperand(i).getNode());
724 if (Imm != -1 && Imm != 0) {
725 // Literal immediate
726 Immediate = Imm;
727 }
728 }
729
730 // If we neither have VSrc nor SSrc it makes no sense to continue
731 if (!HaveVSrc && !HaveSSrc)
732 return Node;
733
734 // No scalar allowed when we have both VSrc and SSrc
735 bool ScalarSlotUsed = HaveVSrc && HaveSSrc;
736
737 // Second go over the operands and try to fold them
738 std::vector<SDValue> Ops;
Christian Konige500e442013-02-26 17:52:47 +0000739 bool Promote2e64 = false;
Christian Konigf82901a2013-02-26 17:52:23 +0000740 for (unsigned i = 0, e = Node->getNumOperands(), Op = NumDefs;
741 i != e && Op < NumOps; ++i, ++Op) {
742
743 const SDValue &Operand = Node->getOperand(i);
744 Ops.push_back(Operand);
745
746 // Already folded immediate ?
747 if (isa<ConstantSDNode>(Operand.getNode()) ||
748 isa<ConstantFPSDNode>(Operand.getNode()))
749 continue;
750
751 // Is this a VSrc or SSrc operand ?
752 unsigned RegClass = Desc->OpInfo[Op].RegClass;
Christian Konig8370dbb2013-03-26 14:04:17 +0000753 if (isVSrc(RegClass) || isSSrc(RegClass)) {
754 // Try to fold the immediates
755 if (!foldImm(Ops[i], Immediate, ScalarSlotUsed)) {
756 // Folding didn't worked, make sure we don't hit the SReg limit
757 ensureSRegLimit(DAG, Ops[i], RegClass, ScalarSlotUsed);
758 }
759 continue;
760 }
Christian Konig6612ac32013-02-26 17:52:36 +0000761
Christian Konig3c145802013-03-27 09:12:59 +0000762 if (i == 1 && DescRev && fitsRegClass(DAG, Ops[0], RegClass)) {
Christian Konig6612ac32013-02-26 17:52:36 +0000763
Christian Konig8370dbb2013-03-26 14:04:17 +0000764 unsigned OtherRegClass = Desc->OpInfo[NumDefs].RegClass;
765 assert(isVSrc(OtherRegClass) || isSSrc(OtherRegClass));
766
767 // Test if it makes sense to swap operands
768 if (foldImm(Ops[1], Immediate, ScalarSlotUsed) ||
769 (!fitsRegClass(DAG, Ops[1], RegClass) &&
770 fitsRegClass(DAG, Ops[1], OtherRegClass))) {
Christian Konig6612ac32013-02-26 17:52:36 +0000771
772 // Swap commutable operands
773 SDValue Tmp = Ops[1];
774 Ops[1] = Ops[0];
775 Ops[0] = Tmp;
Christian Konig3c145802013-03-27 09:12:59 +0000776
777 Desc = DescRev;
778 DescRev = 0;
Christian Konig8370dbb2013-03-26 14:04:17 +0000779 continue;
Christian Konig6612ac32013-02-26 17:52:36 +0000780 }
Christian Konig6612ac32013-02-26 17:52:36 +0000781 }
Christian Konigf82901a2013-02-26 17:52:23 +0000782
Christian Konig8370dbb2013-03-26 14:04:17 +0000783 if (DescE64 && !Immediate) {
784
785 // Test if it makes sense to switch to e64 encoding
786 unsigned OtherRegClass = DescE64->OpInfo[Op].RegClass;
787 if (!isVSrc(OtherRegClass) && !isSSrc(OtherRegClass))
788 continue;
789
790 int32_t TmpImm = -1;
791 if (foldImm(Ops[i], TmpImm, ScalarSlotUsed) ||
792 (!fitsRegClass(DAG, Ops[i], RegClass) &&
793 fitsRegClass(DAG, Ops[1], OtherRegClass))) {
794
795 // Switch to e64 encoding
796 Immediate = -1;
797 Promote2e64 = true;
798 Desc = DescE64;
799 DescE64 = 0;
800 }
Christian Konigf82901a2013-02-26 17:52:23 +0000801 }
802 }
803
Christian Konige500e442013-02-26 17:52:47 +0000804 if (Promote2e64) {
805 // Add the modifier flags while promoting
806 for (unsigned i = 0; i < 4; ++i)
807 Ops.push_back(DAG.getTargetConstant(0, MVT::i32));
808 }
809
Christian Konigf82901a2013-02-26 17:52:23 +0000810 // Add optional chain and glue
811 for (unsigned i = NumOps - NumDefs, e = Node->getNumOperands(); i < e; ++i)
812 Ops.push_back(Node->getOperand(i));
813
Tom Stellardb5a97002013-06-03 17:39:50 +0000814 // Nodes that have a glue result are not CSE'd by getMachineNode(), so in
815 // this case a brand new node is always be created, even if the operands
816 // are the same as before. So, manually check if anything has been changed.
817 if (Desc->Opcode == Opcode) {
818 bool Changed = false;
819 for (unsigned i = 0, e = Node->getNumOperands(); i < e; ++i) {
820 if (Ops[i].getNode() != Node->getOperand(i).getNode()) {
821 Changed = true;
822 break;
823 }
824 }
825 if (!Changed) {
826 return Node;
827 }
828 }
829
Christian Konig3c145802013-03-27 09:12:59 +0000830 // Create a complete new instruction
Andrew Trickef9de2a2013-05-25 02:42:55 +0000831 return DAG.getMachineNode(Desc->Opcode, SDLoc(Node), Node->getVTList(), Ops);
Christian Konigd910b7d2013-02-26 17:52:16 +0000832}
Christian Konig8e06e2a2013-04-10 08:39:08 +0000833
834/// \brief Helper function for adjustWritemask
Benjamin Kramer635e3682013-05-23 15:43:05 +0000835static unsigned SubIdx2Lane(unsigned Idx) {
Christian Konig8e06e2a2013-04-10 08:39:08 +0000836 switch (Idx) {
837 default: return 0;
838 case AMDGPU::sub0: return 0;
839 case AMDGPU::sub1: return 1;
840 case AMDGPU::sub2: return 2;
841 case AMDGPU::sub3: return 3;
842 }
843}
844
845/// \brief Adjust the writemask of MIMG instructions
846void SITargetLowering::adjustWritemask(MachineSDNode *&Node,
847 SelectionDAG &DAG) const {
848 SDNode *Users[4] = { };
Christian Konig8b1ed282013-04-10 08:39:16 +0000849 unsigned Writemask = 0, Lane = 0;
Christian Konig8e06e2a2013-04-10 08:39:08 +0000850
851 // Try to figure out the used register components
852 for (SDNode::use_iterator I = Node->use_begin(), E = Node->use_end();
853 I != E; ++I) {
854
855 // Abort if we can't understand the usage
856 if (!I->isMachineOpcode() ||
857 I->getMachineOpcode() != TargetOpcode::EXTRACT_SUBREG)
858 return;
859
Christian Konig8b1ed282013-04-10 08:39:16 +0000860 Lane = SubIdx2Lane(I->getConstantOperandVal(1));
Christian Konig8e06e2a2013-04-10 08:39:08 +0000861
862 // Abort if we have more than one user per component
863 if (Users[Lane])
864 return;
865
866 Users[Lane] = *I;
867 Writemask |= 1 << Lane;
868 }
869
870 // Abort if all components are used
871 if (Writemask == 0xf)
872 return;
873
874 // Adjust the writemask in the node
875 std::vector<SDValue> Ops;
876 Ops.push_back(DAG.getTargetConstant(Writemask, MVT::i32));
877 for (unsigned i = 1, e = Node->getNumOperands(); i != e; ++i)
878 Ops.push_back(Node->getOperand(i));
879 Node = (MachineSDNode*)DAG.UpdateNodeOperands(Node, Ops.data(), Ops.size());
880
Christian Konig8b1ed282013-04-10 08:39:16 +0000881 // If we only got one lane, replace it with a copy
882 if (Writemask == (1U << Lane)) {
883 SDValue RC = DAG.getTargetConstant(AMDGPU::VReg_32RegClassID, MVT::i32);
884 SDNode *Copy = DAG.getMachineNode(TargetOpcode::COPY_TO_REGCLASS,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000885 SDLoc(), Users[Lane]->getValueType(0),
Christian Konig8b1ed282013-04-10 08:39:16 +0000886 SDValue(Node, 0), RC);
887 DAG.ReplaceAllUsesWith(Users[Lane], Copy);
888 return;
889 }
890
Christian Konig8e06e2a2013-04-10 08:39:08 +0000891 // Update the users of the node with the new indices
892 for (unsigned i = 0, Idx = AMDGPU::sub0; i < 4; ++i) {
893
894 SDNode *User = Users[i];
895 if (!User)
896 continue;
897
898 SDValue Op = DAG.getTargetConstant(Idx, MVT::i32);
899 DAG.UpdateNodeOperands(User, User->getOperand(0), Op);
900
901 switch (Idx) {
902 default: break;
903 case AMDGPU::sub0: Idx = AMDGPU::sub1; break;
904 case AMDGPU::sub1: Idx = AMDGPU::sub2; break;
905 case AMDGPU::sub2: Idx = AMDGPU::sub3; break;
906 }
907 }
908}
909
910/// \brief Fold the instructions after slecting them
911SDNode *SITargetLowering::PostISelFolding(MachineSDNode *Node,
912 SelectionDAG &DAG) const {
Tom Stellard0518ff82013-06-03 17:39:58 +0000913 Node = AdjustRegClass(Node, DAG);
Christian Konig8e06e2a2013-04-10 08:39:08 +0000914
915 if (AMDGPU::isMIMG(Node->getMachineOpcode()) != -1)
916 adjustWritemask(Node, DAG);
917
918 return foldOperands(Node, DAG);
919}
Christian Konig8b1ed282013-04-10 08:39:16 +0000920
921/// \brief Assign the register class depending on the number of
922/// bits set in the writemask
923void SITargetLowering::AdjustInstrPostInstrSelection(MachineInstr *MI,
924 SDNode *Node) const {
925 if (AMDGPU::isMIMG(MI->getOpcode()) == -1)
926 return;
927
928 unsigned VReg = MI->getOperand(0).getReg();
929 unsigned Writemask = MI->getOperand(1).getImm();
930 unsigned BitsSet = 0;
931 for (unsigned i = 0; i < 4; ++i)
932 BitsSet += Writemask & (1 << i) ? 1 : 0;
933
934 const TargetRegisterClass *RC;
935 switch (BitsSet) {
936 default: return;
937 case 1: RC = &AMDGPU::VReg_32RegClass; break;
938 case 2: RC = &AMDGPU::VReg_64RegClass; break;
939 case 3: RC = &AMDGPU::VReg_96RegClass; break;
940 }
941
942 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
943 MRI.setRegClass(VReg, RC);
944}
Tom Stellard0518ff82013-06-03 17:39:58 +0000945
946MachineSDNode *SITargetLowering::AdjustRegClass(MachineSDNode *N,
947 SelectionDAG &DAG) const {
948
949 SDLoc DL(N);
950 unsigned NewOpcode = N->getMachineOpcode();
951
952 switch (N->getMachineOpcode()) {
953 default: return N;
954 case AMDGPU::REG_SEQUENCE: {
955 // MVT::i128 only use SGPRs, so i128 REG_SEQUENCEs don't need to be
956 // rewritten.
957 if (N->getValueType(0) == MVT::i128) {
958 return N;
959 }
960 const SDValue Ops[] = {
961 DAG.getTargetConstant(AMDGPU::VReg_64RegClassID, MVT::i32),
962 N->getOperand(1) , N->getOperand(2),
963 N->getOperand(3), N->getOperand(4)
964 };
965 return DAG.getMachineNode(AMDGPU::REG_SEQUENCE, DL, MVT::i64, Ops);
966 }
967
968 case AMDGPU::S_LOAD_DWORD_IMM:
969 NewOpcode = AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
970 // Fall-through
971 case AMDGPU::S_LOAD_DWORDX2_SGPR:
972 if (NewOpcode == N->getMachineOpcode()) {
973 NewOpcode = AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
974 }
975 // Fall-through
976 case AMDGPU::S_LOAD_DWORDX4_IMM:
977 case AMDGPU::S_LOAD_DWORDX4_SGPR: {
978 if (NewOpcode == N->getMachineOpcode()) {
979 NewOpcode = AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
980 }
981 if (fitsRegClass(DAG, N->getOperand(0), AMDGPU::SReg_64RegClassID)) {
982 return N;
983 }
984 ConstantSDNode *Offset = cast<ConstantSDNode>(N->getOperand(1));
985 SDValue Ops[] = {
986 SDValue(DAG.getMachineNode(AMDGPU::SI_ADDR64_RSRC, DL, MVT::i128,
987 DAG.getConstant(0, MVT::i64)), 0),
988 N->getOperand(0),
989 DAG.getConstant(Offset->getSExtValue() << 2, MVT::i32)
990 };
991 return DAG.getMachineNode(NewOpcode, DL, N->getVTList(), Ops);
992 }
993 }
994}
Tom Stellard94593ee2013-06-03 17:40:18 +0000995
996SDValue SITargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
997 const TargetRegisterClass *RC,
998 unsigned Reg, EVT VT) const {
999 SDValue VReg = AMDGPUTargetLowering::CreateLiveInRegister(DAG, RC, Reg, VT);
1000
1001 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(DAG.getEntryNode()),
1002 cast<RegisterSDNode>(VReg)->getReg(), VT);
1003}