blob: 7b654425edaedcf09fc83f7bd153cb1952ada430 [file] [log] [blame]
Changpeng Fangb28fe032016-09-01 17:54:54 +00001//===-- MIMGInstructions.td - MIMG Instruction Defintions -----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10class MIMG_Mask <string op, int channels> {
11 string Op = op;
12 int Channels = channels;
13}
14
15class mimg <bits<7> si, bits<7> vi = si> {
16 field bits<7> SI = si;
17 field bits<7> VI = vi;
18}
19
20class MIMG_Helper <dag outs, dag ins, string asm,
21 string dns=""> : MIMG<outs, ins, asm,[]> {
22 let mayLoad = 1;
23 let mayStore = 0;
24 let hasPostISelHook = 1;
25 let DecoderNamespace = dns;
26 let isAsmParserOnly = !if(!eq(dns,""), 1, 0);
27 let AsmMatchConverter = "cvtMIMG";
28}
29
30class MIMG_NoSampler_Helper <bits<7> op, string asm,
31 RegisterClass dst_rc,
32 RegisterClass addr_rc,
33 string dns=""> : MIMG_Helper <
34 (outs dst_rc:$vdata),
35 (ins addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +000036 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +000037 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
38 asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da",
39 dns>, MIMGe<op> {
40 let ssamp = 0;
41}
42
43multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
44 RegisterClass dst_rc,
45 int channels> {
46 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32,
47 !if(!eq(channels, 1), "AMDGPU", "")>,
48 MIMG_Mask<asm#"_V1", channels>;
49 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
50 MIMG_Mask<asm#"_V2", channels>;
51 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
52 MIMG_Mask<asm#"_V4", channels>;
53}
54
55multiclass MIMG_NoSampler <bits<7> op, string asm> {
56 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
57 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
58 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
59 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
60}
61
62class MIMG_Store_Helper <bits<7> op, string asm,
63 RegisterClass data_rc,
64 RegisterClass addr_rc> : MIMG_Helper <
65 (outs),
66 (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +000067 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +000068 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
69 asm#" $vdata, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"
70 >, MIMGe<op> {
71 let ssamp = 0;
72 let mayLoad = 1; // TableGen requires this for matching with the intrinsics
73 let mayStore = 1;
74 let hasSideEffects = 1;
75 let hasPostISelHook = 0;
76 let DisableWQM = 1;
77}
78
79multiclass MIMG_Store_Addr_Helper <bits<7> op, string asm,
80 RegisterClass data_rc,
81 int channels> {
82 def _V1 : MIMG_Store_Helper <op, asm, data_rc, VGPR_32>,
83 MIMG_Mask<asm#"_V1", channels>;
84 def _V2 : MIMG_Store_Helper <op, asm, data_rc, VReg_64>,
85 MIMG_Mask<asm#"_V2", channels>;
86 def _V4 : MIMG_Store_Helper <op, asm, data_rc, VReg_128>,
87 MIMG_Mask<asm#"_V4", channels>;
88}
89
90multiclass MIMG_Store <bits<7> op, string asm> {
91 defm _V1 : MIMG_Store_Addr_Helper <op, asm, VGPR_32, 1>;
92 defm _V2 : MIMG_Store_Addr_Helper <op, asm, VReg_64, 2>;
93 defm _V3 : MIMG_Store_Addr_Helper <op, asm, VReg_96, 3>;
94 defm _V4 : MIMG_Store_Addr_Helper <op, asm, VReg_128, 4>;
95}
96
97class MIMG_Atomic_Helper <string asm, RegisterClass data_rc,
98 RegisterClass addr_rc> : MIMG_Helper <
99 (outs data_rc:$vdst),
100 (ins data_rc:$vdata, addr_rc:$vaddr, SReg_256:$srsrc,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000101 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000102 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
103 asm#" $vdst, $vaddr, $srsrc$dmask$unorm$glc$slc$r128$tfe$lwe$da"
104 > {
105 let mayStore = 1;
106 let hasSideEffects = 1;
107 let hasPostISelHook = 0;
108 let DisableWQM = 1;
109 let Constraints = "$vdst = $vdata";
110 let AsmMatchConverter = "cvtMIMGAtomic";
111}
112
113class MIMG_Atomic_Real_si<mimg op, string name, string asm,
114 RegisterClass data_rc, RegisterClass addr_rc> :
115 MIMG_Atomic_Helper<asm, data_rc, addr_rc>,
116 SIMCInstr<name, SIEncodingFamily.SI>,
117 MIMGe<op.SI> {
118 let isCodeGenOnly = 0;
119 let AssemblerPredicates = [isSICI];
120 let DecoderNamespace = "SICI";
121 let DisableDecoder = DisableSIDecoder;
122}
123
124class MIMG_Atomic_Real_vi<mimg op, string name, string asm,
125 RegisterClass data_rc, RegisterClass addr_rc> :
126 MIMG_Atomic_Helper<asm, data_rc, addr_rc>,
127 SIMCInstr<name, SIEncodingFamily.VI>,
128 MIMGe<op.VI> {
129 let isCodeGenOnly = 0;
130 let AssemblerPredicates = [isVI];
131 let DecoderNamespace = "VI";
132 let DisableDecoder = DisableVIDecoder;
133}
134
135multiclass MIMG_Atomic_Helper_m <mimg op, string name, string asm,
136 RegisterClass data_rc, RegisterClass addr_rc> {
137 let isPseudo = 1, isCodeGenOnly = 1 in {
138 def "" : MIMG_Atomic_Helper<asm, data_rc, addr_rc>,
139 SIMCInstr<name, SIEncodingFamily.NONE>;
140 }
141
142 let ssamp = 0 in {
143 def _si : MIMG_Atomic_Real_si<op, name, asm, data_rc, addr_rc>;
144
145 def _vi : MIMG_Atomic_Real_vi<op, name, asm, data_rc, addr_rc>;
146 }
147}
148
149multiclass MIMG_Atomic <mimg op, string asm, RegisterClass data_rc = VGPR_32> {
150 defm _V1 : MIMG_Atomic_Helper_m <op, asm # "_V1", asm, data_rc, VGPR_32>;
151 defm _V2 : MIMG_Atomic_Helper_m <op, asm # "_V2", asm, data_rc, VReg_64>;
152 defm _V4 : MIMG_Atomic_Helper_m <op, asm # "_V3", asm, data_rc, VReg_128>;
153}
154
155class MIMG_Sampler_Helper <bits<7> op, string asm,
156 RegisterClass dst_rc,
157 RegisterClass src_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000158 bit wqm,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000159 string dns=""> : MIMG_Helper <
160 (outs dst_rc:$vdata),
161 (ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000162 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000163 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
164 asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da",
165 dns>, MIMGe<op> {
166 let WQM = wqm;
167}
168
169multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
170 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000171 int channels, bit wqm> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000172 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32, wqm,
173 !if(!eq(channels, 1), "AMDGPU", "")>,
174 MIMG_Mask<asm#"_V1", channels>;
175 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64, wqm>,
176 MIMG_Mask<asm#"_V2", channels>;
177 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128, wqm>,
178 MIMG_Mask<asm#"_V4", channels>;
179 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256, wqm>,
180 MIMG_Mask<asm#"_V8", channels>;
181 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512, wqm>,
182 MIMG_Mask<asm#"_V16", channels>;
183}
184
Sam Koltonc01faa32016-11-15 13:39:07 +0000185multiclass MIMG_Sampler <bits<7> op, string asm, bit wqm=0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000186 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1, wqm>;
187 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2, wqm>;
188 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3, wqm>;
189 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4, wqm>;
190}
191
192multiclass MIMG_Sampler_WQM <bits<7> op, string asm> : MIMG_Sampler<op, asm, 1>;
193
194class MIMG_Gather_Helper <bits<7> op, string asm,
195 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000196 RegisterClass src_rc, bit wqm> : MIMG <
Changpeng Fangb28fe032016-09-01 17:54:54 +0000197 (outs dst_rc:$vdata),
198 (ins src_rc:$vaddr, SReg_256:$srsrc, SReg_128:$ssamp,
Matt Arsenault4b6a6cc2016-10-28 21:55:08 +0000199 dmask:$dmask, unorm:$unorm, GLC:$glc, slc:$slc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000200 r128:$r128, tfe:$tfe, lwe:$lwe, da:$da),
201 asm#" $vdata, $vaddr, $srsrc, $ssamp$dmask$unorm$glc$slc$r128$tfe$lwe$da",
202 []>, MIMGe<op> {
203 let mayLoad = 1;
204 let mayStore = 0;
205
206 // DMASK was repurposed for GATHER4. 4 components are always
207 // returned and DMASK works like a swizzle - it selects
208 // the component to fetch. The only useful DMASK values are
209 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
210 // (red,red,red,red) etc.) The ISA document doesn't mention
211 // this.
212 // Therefore, disable all code which updates DMASK by setting this:
213 let Gather4 = 1;
214 let hasPostISelHook = 0;
215 let WQM = wqm;
216
217 let isAsmParserOnly = 1; // TBD: fix it later
218}
219
220multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
221 RegisterClass dst_rc,
Sam Koltonc01faa32016-11-15 13:39:07 +0000222 int channels, bit wqm> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000223 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32, wqm>,
224 MIMG_Mask<asm#"_V1", channels>;
225 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64, wqm>,
226 MIMG_Mask<asm#"_V2", channels>;
227 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128, wqm>,
228 MIMG_Mask<asm#"_V4", channels>;
229 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256, wqm>,
230 MIMG_Mask<asm#"_V8", channels>;
231 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512, wqm>,
232 MIMG_Mask<asm#"_V16", channels>;
233}
234
Sam Koltonc01faa32016-11-15 13:39:07 +0000235multiclass MIMG_Gather <bits<7> op, string asm, bit wqm=0> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000236 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1, wqm>;
237 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2, wqm>;
238 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3, wqm>;
239 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4, wqm>;
240}
241
242multiclass MIMG_Gather_WQM <bits<7> op, string asm> : MIMG_Gather<op, asm, 1>;
243
244//===----------------------------------------------------------------------===//
245// MIMG Instructions
246//===----------------------------------------------------------------------===//
247let SubtargetPredicate = isGCN in {
248defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
249defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
250//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
251//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
252//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
253//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
254defm IMAGE_STORE : MIMG_Store <0x00000008, "image_store">;
255defm IMAGE_STORE_MIP : MIMG_Store <0x00000009, "image_store_mip">;
256//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
257//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
258defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
259defm IMAGE_ATOMIC_SWAP : MIMG_Atomic <mimg<0x0f, 0x10>, "image_atomic_swap">;
260defm IMAGE_ATOMIC_CMPSWAP : MIMG_Atomic <mimg<0x10, 0x11>, "image_atomic_cmpswap", VReg_64>;
261defm IMAGE_ATOMIC_ADD : MIMG_Atomic <mimg<0x11, 0x12>, "image_atomic_add">;
262defm IMAGE_ATOMIC_SUB : MIMG_Atomic <mimg<0x12, 0x13>, "image_atomic_sub">;
263//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>; -- not on VI
264defm IMAGE_ATOMIC_SMIN : MIMG_Atomic <mimg<0x14>, "image_atomic_smin">;
265defm IMAGE_ATOMIC_UMIN : MIMG_Atomic <mimg<0x15>, "image_atomic_umin">;
266defm IMAGE_ATOMIC_SMAX : MIMG_Atomic <mimg<0x16>, "image_atomic_smax">;
267defm IMAGE_ATOMIC_UMAX : MIMG_Atomic <mimg<0x17>, "image_atomic_umax">;
268defm IMAGE_ATOMIC_AND : MIMG_Atomic <mimg<0x18>, "image_atomic_and">;
269defm IMAGE_ATOMIC_OR : MIMG_Atomic <mimg<0x19>, "image_atomic_or">;
270defm IMAGE_ATOMIC_XOR : MIMG_Atomic <mimg<0x1a>, "image_atomic_xor">;
271defm IMAGE_ATOMIC_INC : MIMG_Atomic <mimg<0x1b>, "image_atomic_inc">;
272defm IMAGE_ATOMIC_DEC : MIMG_Atomic <mimg<0x1c>, "image_atomic_dec">;
273//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>; -- not on VI
274//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>; -- not on VI
275//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>; -- not on VI
276defm IMAGE_SAMPLE : MIMG_Sampler_WQM <0x00000020, "image_sample">;
277defm IMAGE_SAMPLE_CL : MIMG_Sampler_WQM <0x00000021, "image_sample_cl">;
278defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
279defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
280defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
281defm IMAGE_SAMPLE_B : MIMG_Sampler_WQM <0x00000025, "image_sample_b">;
282defm IMAGE_SAMPLE_B_CL : MIMG_Sampler_WQM <0x00000026, "image_sample_b_cl">;
283defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
284defm IMAGE_SAMPLE_C : MIMG_Sampler_WQM <0x00000028, "image_sample_c">;
285defm IMAGE_SAMPLE_C_CL : MIMG_Sampler_WQM <0x00000029, "image_sample_c_cl">;
286defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
287defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
288defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
289defm IMAGE_SAMPLE_C_B : MIMG_Sampler_WQM <0x0000002d, "image_sample_c_b">;
290defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler_WQM <0x0000002e, "image_sample_c_b_cl">;
291defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
292defm IMAGE_SAMPLE_O : MIMG_Sampler_WQM <0x00000030, "image_sample_o">;
293defm IMAGE_SAMPLE_CL_O : MIMG_Sampler_WQM <0x00000031, "image_sample_cl_o">;
294defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
295defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
296defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
297defm IMAGE_SAMPLE_B_O : MIMG_Sampler_WQM <0x00000035, "image_sample_b_o">;
298defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler_WQM <0x00000036, "image_sample_b_cl_o">;
299defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
300defm IMAGE_SAMPLE_C_O : MIMG_Sampler_WQM <0x00000038, "image_sample_c_o">;
301defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler_WQM <0x00000039, "image_sample_c_cl_o">;
302defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
303defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
304defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
305defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler_WQM <0x0000003d, "image_sample_c_b_o">;
306defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler_WQM <0x0000003e, "image_sample_c_b_cl_o">;
307defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
308defm IMAGE_GATHER4 : MIMG_Gather_WQM <0x00000040, "image_gather4">;
309defm IMAGE_GATHER4_CL : MIMG_Gather_WQM <0x00000041, "image_gather4_cl">;
310defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
311defm IMAGE_GATHER4_B : MIMG_Gather_WQM <0x00000045, "image_gather4_b">;
312defm IMAGE_GATHER4_B_CL : MIMG_Gather_WQM <0x00000046, "image_gather4_b_cl">;
313defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
314defm IMAGE_GATHER4_C : MIMG_Gather_WQM <0x00000048, "image_gather4_c">;
315defm IMAGE_GATHER4_C_CL : MIMG_Gather_WQM <0x00000049, "image_gather4_c_cl">;
316defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
317defm IMAGE_GATHER4_C_B : MIMG_Gather_WQM <0x0000004d, "image_gather4_c_b">;
318defm IMAGE_GATHER4_C_B_CL : MIMG_Gather_WQM <0x0000004e, "image_gather4_c_b_cl">;
319defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
320defm IMAGE_GATHER4_O : MIMG_Gather_WQM <0x00000050, "image_gather4_o">;
321defm IMAGE_GATHER4_CL_O : MIMG_Gather_WQM <0x00000051, "image_gather4_cl_o">;
322defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
323defm IMAGE_GATHER4_B_O : MIMG_Gather_WQM <0x00000055, "image_gather4_b_o">;
324defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
325defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
326defm IMAGE_GATHER4_C_O : MIMG_Gather_WQM <0x00000058, "image_gather4_c_o">;
327defm IMAGE_GATHER4_C_CL_O : MIMG_Gather_WQM <0x00000059, "image_gather4_c_cl_o">;
328defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
329defm IMAGE_GATHER4_C_B_O : MIMG_Gather_WQM <0x0000005d, "image_gather4_c_b_o">;
330defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather_WQM <0x0000005e, "image_gather4_c_b_cl_o">;
331defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
332defm IMAGE_GET_LOD : MIMG_Sampler_WQM <0x00000060, "image_get_lod">;
333defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
334defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
335defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
336defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
337defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
338defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
339defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
340defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
341//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
342//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
343}
344
345/********** ======================= **********/
346/********** Image sampling patterns **********/
347/********** ======================= **********/
348
349// Image + sampler
350class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
351 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
352 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
353 (opcode $addr, $rsrc, $sampler,
354 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
355 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
356>;
357
358multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
359 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
360 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
361 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
362 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
363 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
364}
365
366// Image + sampler for amdgcn
367// TODO:
368// 1. Handle half data type like v4f16, and add D16 bit support;
369// 2. Handle v4i32 rsrc type (Register Class for the instruction to be SReg_128).
370// 3. Add A16 support when we pass address of half type.
Changpeng Fang8236fe12016-11-14 18:33:18 +0000371multiclass AMDGCNSamplePattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Changpeng Fangb28fe032016-09-01 17:54:54 +0000372 def : Pat<
Changpeng Fang8236fe12016-11-14 18:33:18 +0000373 (dt (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i1:$unorm, i1:$glc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000374 i1:$slc, i1:$lwe, i1:$da)),
375 (opcode $addr, $rsrc, $sampler,
376 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
377 0, 0, (as_i1imm $lwe), (as_i1imm $da))
378 >;
379}
380
Changpeng Fang8236fe12016-11-14 18:33:18 +0000381multiclass AMDGCNSampleDataPatterns<SDPatternOperator name, string opcode, ValueType dt> {
382 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V1), dt, f32>;
383 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V2), dt, v2f32>;
384 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V4), dt, v4f32>;
385 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V8), dt, v8f32>;
386 defm : AMDGCNSamplePattern<name, !cast<MIMG>(opcode # _V16), dt, v16f32>;
387}
388
389// TODO: support v3f32.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000390multiclass AMDGCNSamplePatterns<SDPatternOperator name, string opcode> {
Changpeng Fang8236fe12016-11-14 18:33:18 +0000391 defm : AMDGCNSampleDataPatterns<name, !cast<string>(opcode # _V1), f32>;
392 defm : AMDGCNSampleDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
393 defm : AMDGCNSampleDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000394}
395
396// Image only
397class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
398 (name vt:$addr, v8i32:$rsrc, imm:$dmask, imm:$unorm,
399 imm:$r128, imm:$da, imm:$glc, imm:$slc, imm:$tfe, imm:$lwe),
400 (opcode $addr, $rsrc,
401 (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $slc),
402 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $da))
403>;
404
405multiclass ImagePatterns<SDPatternOperator name, string opcode> {
406 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
407 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
408 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
409}
410
Changpeng Fang8236fe12016-11-14 18:33:18 +0000411multiclass ImageLoadPattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Tom Stellardfac248c2016-10-12 16:35:29 +0000412 def : Pat <
Changpeng Fang8236fe12016-11-14 18:33:18 +0000413 (dt (name vt:$addr, v8i32:$rsrc, i32:$dmask, i1:$glc, i1:$slc, i1:$lwe,
Tom Stellardfac248c2016-10-12 16:35:29 +0000414 i1:$da)),
415 (opcode $addr, $rsrc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000416 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
Tom Stellardfac248c2016-10-12 16:35:29 +0000417 0, 0, (as_i1imm $lwe), (as_i1imm $da))
418 >;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000419}
420
Changpeng Fang8236fe12016-11-14 18:33:18 +0000421multiclass ImageLoadDataPatterns<SDPatternOperator name, string opcode, ValueType dt> {
422 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V1), dt, i32>;
423 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V2), dt, v2i32>;
424 defm : ImageLoadPattern<name, !cast<MIMG>(opcode # _V4), dt, v4i32>;
Tom Stellardfac248c2016-10-12 16:35:29 +0000425}
426
Changpeng Fang8236fe12016-11-14 18:33:18 +0000427// TODO: support v3f32.
428multiclass ImageLoadPatterns<SDPatternOperator name, string opcode> {
429 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V1), f32>;
430 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
431 defm : ImageLoadDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
432}
433
434multiclass ImageStorePattern<SDPatternOperator name, MIMG opcode, ValueType dt, ValueType vt> {
Tom Stellardfac248c2016-10-12 16:35:29 +0000435 def : Pat <
Changpeng Fang8236fe12016-11-14 18:33:18 +0000436 (name dt:$data, vt:$addr, v8i32:$rsrc, i32:$dmask, i1:$glc, i1:$slc,
Tom Stellardfac248c2016-10-12 16:35:29 +0000437 i1:$lwe, i1:$da),
438 (opcode $data, $addr, $rsrc,
Changpeng Fangb28fe032016-09-01 17:54:54 +0000439 (as_i32imm $dmask), 1, (as_i1imm $glc), (as_i1imm $slc),
Tom Stellardfac248c2016-10-12 16:35:29 +0000440 0, 0, (as_i1imm $lwe), (as_i1imm $da))
441 >;
442}
Changpeng Fangb28fe032016-09-01 17:54:54 +0000443
Changpeng Fang8236fe12016-11-14 18:33:18 +0000444multiclass ImageStoreDataPatterns<SDPatternOperator name, string opcode, ValueType dt> {
445 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V1), dt, i32>;
446 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V2), dt, v2i32>;
447 defm : ImageStorePattern<name, !cast<MIMG>(opcode # _V4), dt, v4i32>;
448}
449
450// TODO: support v3f32.
Changpeng Fangb28fe032016-09-01 17:54:54 +0000451multiclass ImageStorePatterns<SDPatternOperator name, string opcode> {
Changpeng Fang8236fe12016-11-14 18:33:18 +0000452 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V1), f32>;
453 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V2), v2f32>;
454 defm : ImageStoreDataPatterns<name, !cast<string>(opcode # _V4), v4f32>;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000455}
456
457class ImageAtomicPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
458 (name i32:$vdata, vt:$addr, v8i32:$rsrc, imm:$r128, imm:$da, imm:$slc),
459 (opcode $vdata, $addr, $rsrc, 1, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da))
460>;
461
462multiclass ImageAtomicPatterns<SDPatternOperator name, string opcode> {
463 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V1), i32>;
464 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V2), v2i32>;
465 def : ImageAtomicPattern<name, !cast<MIMG>(opcode # _V4), v4i32>;
466}
467
468class ImageAtomicCmpSwapPattern<MIMG opcode, ValueType vt> : Pat <
469 (int_amdgcn_image_atomic_cmpswap i32:$vsrc, i32:$vcmp, vt:$addr, v8i32:$rsrc,
470 imm:$r128, imm:$da, imm:$slc),
471 (EXTRACT_SUBREG
472 (opcode (REG_SEQUENCE VReg_64, $vsrc, sub0, $vcmp, sub1),
473 $addr, $rsrc, 3, 1, 1, (as_i1imm $slc), (as_i1imm $r128), 0, 0, (as_i1imm $da)),
474 sub0)
475>;
476
477// ======= SI Image Intrinsics ================
478
479// Image load
480defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
481defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
482def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
483
484// Basic sample
485defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
486defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
487defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
488defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
489defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
490defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
491defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
492defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
493defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
494defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
495
496// Sample with comparison
497defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
498defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
499defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
500defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
501defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
502defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
503defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
504defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
505defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
506defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
507
508// Sample with offsets
509defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
510defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
511defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
512defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
513defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
514defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
515defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
516defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
517defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
518defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
519
520// Sample with comparison and offsets
521defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
522defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
523defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
524defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
525defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
526defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
527defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
528defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
529defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
530defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
531
532// Gather opcodes
533// Only the variants which make sense are defined.
534def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
535def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
536def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
537def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
538def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
539def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
540def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
541def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
542def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
543
544def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
545def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
546def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
547def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
548def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
549def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
550def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
551def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
552def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
553
554def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
555def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
556def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
557def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
558def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
559def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
560def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
561def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
562def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
563
564def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
565def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
566def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
567def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
568def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
569def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
570def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
571def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
572
573def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
574def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
575def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
576
577// ======= amdgcn Image Intrinsics ==============
578
579// Image load
580defm : ImageLoadPatterns<int_amdgcn_image_load, "IMAGE_LOAD">;
581defm : ImageLoadPatterns<int_amdgcn_image_load_mip, "IMAGE_LOAD_MIP">;
Changpeng Fang8236fe12016-11-14 18:33:18 +0000582defm : ImageLoadPatterns<int_amdgcn_image_getresinfo, "IMAGE_GET_RESINFO">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000583
584// Image store
585defm : ImageStorePatterns<int_amdgcn_image_store, "IMAGE_STORE">;
586defm : ImageStorePatterns<int_amdgcn_image_store_mip, "IMAGE_STORE_MIP">;
587
588// Basic sample
589defm : AMDGCNSamplePatterns<int_amdgcn_image_sample, "IMAGE_SAMPLE">;
590defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cl, "IMAGE_SAMPLE_CL">;
591defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d, "IMAGE_SAMPLE_D">;
592defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
593defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_l, "IMAGE_SAMPLE_L">;
594defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b, "IMAGE_SAMPLE_B">;
595defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
596defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_lz, "IMAGE_SAMPLE_LZ">;
597defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd, "IMAGE_SAMPLE_CD">;
598defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
599
600// Sample with comparison
601defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c, "IMAGE_SAMPLE_C">;
602defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
603defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
604defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
605defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
606defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
607defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
608defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
609defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
610defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
611
612// Sample with offsets
613defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_o, "IMAGE_SAMPLE_O">;
614defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
615defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
616defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
617defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
618defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
619defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
620defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
621defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
622defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
623
624// Sample with comparison and offsets
625defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
626defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
627defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
628defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
629defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
630defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
631defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
632defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
633defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
634defm : AMDGCNSamplePatterns<int_amdgcn_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
635
636// Gather opcodes
Changpeng Fang8236fe12016-11-14 18:33:18 +0000637defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4, "IMAGE_GATHER4">;
638defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_cl, "IMAGE_GATHER4_CL">;
639defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_l, "IMAGE_GATHER4_L">;
640defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_b, "IMAGE_GATHER4_B">;
641defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_b_cl, "IMAGE_GATHER4_B_CL">;
642defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_lz, "IMAGE_GATHER4_LZ">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000643
Changpeng Fang8236fe12016-11-14 18:33:18 +0000644defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c, "IMAGE_GATHER4_C">;
645defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_cl, "IMAGE_GATHER4_C_CL">;
646defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_l, "IMAGE_GATHER4_C_L">;
647defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_b, "IMAGE_GATHER4_C_B">;
648defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_b_cl, "IMAGE_GATHER4_C_B_CL">;
649defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_lz, "IMAGE_GATHER4_C_LZ">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000650
Changpeng Fang8236fe12016-11-14 18:33:18 +0000651defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_o, "IMAGE_GATHER4_O">;
652defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_cl_o, "IMAGE_GATHER4_CL_O">;
653defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_l_o, "IMAGE_GATHER4_L_O">;
654defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_b_o, "IMAGE_GATHER4_B_O">;
655defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_b_cl_o, "IMAGE_GATHER4_B_CL_O">;
656defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_lz_o, "IMAGE_GATHER4_LZ_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000657
Changpeng Fang8236fe12016-11-14 18:33:18 +0000658defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_o, "IMAGE_GATHER4_C_O">;
659defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_cl_o, "IMAGE_GATHER4_C_CL_O">;
660defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_l_o, "IMAGE_GATHER4_C_L_O">;
661defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_b_o, "IMAGE_GATHER4_C_B_O">;
662defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_b_cl_o, "IMAGE_GATHER4_C_B_CL_O">;
663defm : AMDGCNSamplePatterns<int_amdgcn_image_gather4_c_lz_o, "IMAGE_GATHER4_C_LZ_O">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000664
Changpeng Fang8236fe12016-11-14 18:33:18 +0000665defm : AMDGCNSamplePatterns<int_amdgcn_image_getlod, "IMAGE_GET_LOD">;
Changpeng Fangb28fe032016-09-01 17:54:54 +0000666
667// Image atomics
668defm : ImageAtomicPatterns<int_amdgcn_image_atomic_swap, "IMAGE_ATOMIC_SWAP">;
669def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V1, i32>;
670def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V2, v2i32>;
671def : ImageAtomicCmpSwapPattern<IMAGE_ATOMIC_CMPSWAP_V4, v4i32>;
672defm : ImageAtomicPatterns<int_amdgcn_image_atomic_add, "IMAGE_ATOMIC_ADD">;
673defm : ImageAtomicPatterns<int_amdgcn_image_atomic_sub, "IMAGE_ATOMIC_SUB">;
674defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smin, "IMAGE_ATOMIC_SMIN">;
675defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umin, "IMAGE_ATOMIC_UMIN">;
676defm : ImageAtomicPatterns<int_amdgcn_image_atomic_smax, "IMAGE_ATOMIC_SMAX">;
677defm : ImageAtomicPatterns<int_amdgcn_image_atomic_umax, "IMAGE_ATOMIC_UMAX">;
678defm : ImageAtomicPatterns<int_amdgcn_image_atomic_and, "IMAGE_ATOMIC_AND">;
679defm : ImageAtomicPatterns<int_amdgcn_image_atomic_or, "IMAGE_ATOMIC_OR">;
680defm : ImageAtomicPatterns<int_amdgcn_image_atomic_xor, "IMAGE_ATOMIC_XOR">;
681defm : ImageAtomicPatterns<int_amdgcn_image_atomic_inc, "IMAGE_ATOMIC_INC">;
682defm : ImageAtomicPatterns<int_amdgcn_image_atomic_dec, "IMAGE_ATOMIC_DEC">;
683
684/* SIsample for simple 1D texture lookup */
685def : Pat <
686 (SIsample i32:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
687 (IMAGE_SAMPLE_V4_V1 $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
688>;
689
690class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
691 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, imm),
692 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
693>;
694
695class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
696 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_RECT),
697 (opcode $addr, $rsrc, $sampler, 0xf, 1, 0, 0, 0, 0, 0, 0)
698>;
699
700class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
701 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_ARRAY),
702 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
703>;
704
705class SampleShadowPattern<SDNode name, MIMG opcode,
706 ValueType vt> : Pat <
707 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW),
708 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 0)
709>;
710
711class SampleShadowArrayPattern<SDNode name, MIMG opcode,
712 ValueType vt> : Pat <
713 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
714 (opcode $addr, $rsrc, $sampler, 0xf, 0, 0, 0, 0, 0, 0, 1)
715>;
716
717/* SIsample* for texture lookups consuming more address parameters */
718multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
719 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
720MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
721 def : SamplePattern <SIsample, sample, addr_type>;
722 def : SampleRectPattern <SIsample, sample, addr_type>;
723 def : SampleArrayPattern <SIsample, sample, addr_type>;
724 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
725 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
726
727 def : SamplePattern <SIsamplel, sample_l, addr_type>;
728 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
729 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
730 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
731
732 def : SamplePattern <SIsampleb, sample_b, addr_type>;
733 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
734 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
735 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
736
737 def : SamplePattern <SIsampled, sample_d, addr_type>;
738 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
739 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
740 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
741}
742
743defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
744 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
745 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
746 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
747 v2i32>;
748defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
749 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
750 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
751 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
752 v4i32>;
753defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
754 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
755 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
756 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
757 v8i32>;
758defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
759 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
760 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
761 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
762 v16i32>;