Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 1 | //===-- VOPCInstructions.td - Vector Instruction Defintions ---------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
| 10 | //===----------------------------------------------------------------------===// |
| 11 | // Encodings |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | class VOPCe <bits<8> op> : Enc32 { |
| 15 | bits<9> src0; |
| 16 | bits<8> src1; |
| 17 | |
| 18 | let Inst{8-0} = src0; |
| 19 | let Inst{16-9} = src1; |
| 20 | let Inst{24-17} = op; |
| 21 | let Inst{31-25} = 0x3e; |
| 22 | } |
| 23 | |
| 24 | //===----------------------------------------------------------------------===// |
| 25 | // VOPC classes |
| 26 | //===----------------------------------------------------------------------===// |
| 27 | |
| 28 | // VOPC instructions are a special case because for the 32-bit |
| 29 | // encoding, we want to display the implicit vcc write as if it were |
| 30 | // an explicit $dst. |
| 31 | class VOPC_Profile<list<SchedReadWrite> sched, ValueType vt0, ValueType vt1 = vt0> : |
| 32 | VOPProfile <[i1, vt0, vt1, untyped]> { |
| 33 | let Asm32 = "vcc, $src0, $src1"; |
| 34 | // The destination for 32-bit encoding is implicit. |
| 35 | let HasDst32 = 0; |
| 36 | let Outs64 = (outs VOPDstS64:$sdst); |
| 37 | list<SchedReadWrite> Schedule = sched; |
| 38 | } |
| 39 | |
| 40 | class VOPC_Pseudo <string opName, VOPC_Profile P, list<dag> pattern=[]> : |
| 41 | InstSI<(outs), P.Ins32, "", pattern>, |
| 42 | VOP <opName>, |
| 43 | SIMCInstr<opName#"_e32", SIEncodingFamily.NONE> { |
| 44 | |
| 45 | let isPseudo = 1; |
| 46 | let isCodeGenOnly = 1; |
| 47 | let UseNamedOperandTable = 1; |
| 48 | |
| 49 | string Mnemonic = opName; |
| 50 | string AsmOperands = P.Asm32; |
| 51 | |
| 52 | let Size = 4; |
| 53 | let mayLoad = 0; |
| 54 | let mayStore = 0; |
| 55 | let hasSideEffects = 0; |
| 56 | |
| 57 | let VALU = 1; |
| 58 | let VOPC = 1; |
| 59 | let Uses = [EXEC]; |
| 60 | let Defs = [VCC]; |
| 61 | |
| 62 | let SubtargetPredicate = isGCN; |
| 63 | |
| 64 | VOPProfile Pfl = P; |
| 65 | } |
| 66 | |
| 67 | class VOPC_Real <VOPC_Pseudo ps, int EncodingFamily> : |
| 68 | InstSI <ps.OutOperandList, ps.InOperandList, ps.PseudoInstr # " " # ps.AsmOperands, []>, |
| 69 | SIMCInstr <ps.PseudoInstr, EncodingFamily> { |
| 70 | |
| 71 | let isPseudo = 0; |
| 72 | let isCodeGenOnly = 0; |
| 73 | |
| 74 | // copy relevant pseudo op flags |
| 75 | let SubtargetPredicate = ps.SubtargetPredicate; |
| 76 | let AsmMatchConverter = ps.AsmMatchConverter; |
| 77 | let Constraints = ps.Constraints; |
| 78 | let DisableEncoding = ps.DisableEncoding; |
| 79 | let TSFlags = ps.TSFlags; |
| 80 | } |
| 81 | |
| 82 | // This class is used only with VOPC instructions. Use $sdst for out operand |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 83 | class VOPCInstAlias <VOP3_Pseudo ps, Instruction inst, VOPProfile p = ps.Pfl> : |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 84 | InstAlias <ps.OpName#" "#p.Asm32, (inst)>, PredicateControl { |
| 85 | |
| 86 | field bit isCompare; |
| 87 | field bit isCommutable; |
| 88 | |
| 89 | let ResultInst = |
| 90 | !if (p.HasDst32, |
| 91 | !if (!eq(p.NumSrcArgs, 0), |
| 92 | // 1 dst, 0 src |
| 93 | (inst p.DstRC:$sdst), |
| 94 | !if (!eq(p.NumSrcArgs, 1), |
| 95 | // 1 dst, 1 src |
| 96 | (inst p.DstRC:$sdst, p.Src0RC32:$src0), |
| 97 | !if (!eq(p.NumSrcArgs, 2), |
| 98 | // 1 dst, 2 src |
| 99 | (inst p.DstRC:$sdst, p.Src0RC32:$src0, p.Src1RC32:$src1), |
| 100 | // else - unreachable |
| 101 | (inst)))), |
| 102 | // else |
| 103 | !if (!eq(p.NumSrcArgs, 2), |
| 104 | // 0 dst, 2 src |
| 105 | (inst p.Src0RC32:$src0, p.Src1RC32:$src1), |
| 106 | !if (!eq(p.NumSrcArgs, 1), |
| 107 | // 0 dst, 1 src |
| 108 | (inst p.Src0RC32:$src1), |
| 109 | // else |
| 110 | // 0 dst, 0 src |
| 111 | (inst)))); |
| 112 | |
| 113 | let AsmVariantName = AMDGPUAsmVariants.Default; |
| 114 | let SubtargetPredicate = AssemblerPredicate; |
| 115 | } |
| 116 | |
| 117 | multiclass VOPC_Pseudos <string opName, |
| 118 | VOPC_Profile P, |
| 119 | PatLeaf cond = COND_NULL, |
| 120 | string revOp = opName, |
| 121 | bit DefExec = 0> { |
| 122 | |
| 123 | def _e32 : VOPC_Pseudo <opName, P>, |
| 124 | Commutable_REV<revOp#"_e32", !eq(revOp, opName)> { |
| 125 | let Defs = !if(DefExec, [VCC, EXEC], [VCC]); |
| 126 | let SchedRW = P.Schedule; |
| 127 | let isConvergent = DefExec; |
| 128 | let isCompare = 1; |
| 129 | let isCommutable = 1; |
| 130 | } |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 131 | def _e64 : VOP3_Pseudo<opName, P, |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 132 | !if(P.HasModifiers, |
| 133 | [(set i1:$sdst, |
| 134 | (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, |
| 135 | i1:$clamp, i32:$omod)), |
| 136 | (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)), |
| 137 | cond))], |
| 138 | [(set i1:$sdst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))])>, |
| 139 | Commutable_REV<revOp#"_e64", !eq(revOp, opName)> { |
| 140 | let Defs = !if(DefExec, [EXEC], []); |
| 141 | let SchedRW = P.Schedule; |
| 142 | let isCompare = 1; |
| 143 | let isCommutable = 1; |
| 144 | } |
| 145 | } |
| 146 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 147 | def VOPC_I1_F16_F16 : VOPC_Profile<[Write32Bit], f16>; |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 148 | def VOPC_I1_F32_F32 : VOPC_Profile<[Write32Bit], f32>; |
| 149 | def VOPC_I1_F64_F64 : VOPC_Profile<[WriteDoubleAdd], f64>; |
| 150 | def VOPC_I1_I32_I32 : VOPC_Profile<[Write32Bit], i32>; |
| 151 | def VOPC_I1_I64_I64 : VOPC_Profile<[Write64Bit], i64>; |
| 152 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 153 | multiclass VOPC_F16 <string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 154 | VOPC_Pseudos <opName, VOPC_I1_F16_F16, cond, revOp, 0>; |
| 155 | |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 156 | multiclass VOPC_F32 <string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 157 | VOPC_Pseudos <opName, VOPC_I1_F32_F32, cond, revOp, 0>; |
| 158 | |
| 159 | multiclass VOPC_F64 <string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 160 | VOPC_Pseudos <opName, VOPC_I1_F64_F64, cond, revOp, 0>; |
| 161 | |
| 162 | multiclass VOPC_I32 <string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 163 | VOPC_Pseudos <opName, VOPC_I1_I32_I32, cond, revOp, 0>; |
| 164 | |
| 165 | multiclass VOPC_I64 <string opName, PatLeaf cond = COND_NULL, string revOp = opName> : |
| 166 | VOPC_Pseudos <opName, VOPC_I1_I64_I64, cond, revOp, 0>; |
| 167 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 168 | multiclass VOPCX_F16 <string opName, string revOp = opName> : |
| 169 | VOPC_Pseudos <opName, VOPC_I1_F16_F16, COND_NULL, revOp, 1>; |
| 170 | |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 171 | multiclass VOPCX_F32 <string opName, string revOp = opName> : |
| 172 | VOPC_Pseudos <opName, VOPC_I1_F32_F32, COND_NULL, revOp, 1>; |
| 173 | |
| 174 | multiclass VOPCX_F64 <string opName, string revOp = opName> : |
| 175 | VOPC_Pseudos <opName, VOPC_I1_F64_F64, COND_NULL, revOp, 1>; |
| 176 | |
| 177 | multiclass VOPCX_I32 <string opName, string revOp = opName> : |
| 178 | VOPC_Pseudos <opName, VOPC_I1_I32_I32, COND_NULL, revOp, 1>; |
| 179 | |
| 180 | multiclass VOPCX_I64 <string opName, string revOp = opName> : |
| 181 | VOPC_Pseudos <opName, VOPC_I1_I64_I64, COND_NULL, revOp, 1>; |
| 182 | |
| 183 | |
| 184 | //===----------------------------------------------------------------------===// |
| 185 | // Compare instructions |
| 186 | //===----------------------------------------------------------------------===// |
| 187 | |
| 188 | defm V_CMP_F_F32 : VOPC_F32 <"v_cmp_f_f32">; |
| 189 | defm V_CMP_LT_F32 : VOPC_F32 <"v_cmp_lt_f32", COND_OLT, "v_cmp_gt_f32">; |
| 190 | defm V_CMP_EQ_F32 : VOPC_F32 <"v_cmp_eq_f32", COND_OEQ>; |
| 191 | defm V_CMP_LE_F32 : VOPC_F32 <"v_cmp_le_f32", COND_OLE, "v_cmp_ge_f32">; |
| 192 | defm V_CMP_GT_F32 : VOPC_F32 <"v_cmp_gt_f32", COND_OGT>; |
| 193 | defm V_CMP_LG_F32 : VOPC_F32 <"v_cmp_lg_f32", COND_ONE>; |
| 194 | defm V_CMP_GE_F32 : VOPC_F32 <"v_cmp_ge_f32", COND_OGE>; |
| 195 | defm V_CMP_O_F32 : VOPC_F32 <"v_cmp_o_f32", COND_O>; |
| 196 | defm V_CMP_U_F32 : VOPC_F32 <"v_cmp_u_f32", COND_UO>; |
| 197 | defm V_CMP_NGE_F32 : VOPC_F32 <"v_cmp_nge_f32", COND_ULT, "v_cmp_nle_f32">; |
| 198 | defm V_CMP_NLG_F32 : VOPC_F32 <"v_cmp_nlg_f32", COND_UEQ>; |
| 199 | defm V_CMP_NGT_F32 : VOPC_F32 <"v_cmp_ngt_f32", COND_ULE, "v_cmp_nlt_f32">; |
| 200 | defm V_CMP_NLE_F32 : VOPC_F32 <"v_cmp_nle_f32", COND_UGT>; |
| 201 | defm V_CMP_NEQ_F32 : VOPC_F32 <"v_cmp_neq_f32", COND_UNE>; |
| 202 | defm V_CMP_NLT_F32 : VOPC_F32 <"v_cmp_nlt_f32", COND_UGE>; |
| 203 | defm V_CMP_TRU_F32 : VOPC_F32 <"v_cmp_tru_f32">; |
| 204 | |
| 205 | defm V_CMPX_F_F32 : VOPCX_F32 <"v_cmpx_f_f32">; |
| 206 | defm V_CMPX_LT_F32 : VOPCX_F32 <"v_cmpx_lt_f32", "v_cmpx_gt_f32">; |
| 207 | defm V_CMPX_EQ_F32 : VOPCX_F32 <"v_cmpx_eq_f32">; |
| 208 | defm V_CMPX_LE_F32 : VOPCX_F32 <"v_cmpx_le_f32", "v_cmpx_ge_f32">; |
| 209 | defm V_CMPX_GT_F32 : VOPCX_F32 <"v_cmpx_gt_f32">; |
| 210 | defm V_CMPX_LG_F32 : VOPCX_F32 <"v_cmpx_lg_f32">; |
| 211 | defm V_CMPX_GE_F32 : VOPCX_F32 <"v_cmpx_ge_f32">; |
| 212 | defm V_CMPX_O_F32 : VOPCX_F32 <"v_cmpx_o_f32">; |
| 213 | defm V_CMPX_U_F32 : VOPCX_F32 <"v_cmpx_u_f32">; |
| 214 | defm V_CMPX_NGE_F32 : VOPCX_F32 <"v_cmpx_nge_f32">; |
| 215 | defm V_CMPX_NLG_F32 : VOPCX_F32 <"v_cmpx_nlg_f32">; |
| 216 | defm V_CMPX_NGT_F32 : VOPCX_F32 <"v_cmpx_ngt_f32">; |
| 217 | defm V_CMPX_NLE_F32 : VOPCX_F32 <"v_cmpx_nle_f32">; |
| 218 | defm V_CMPX_NEQ_F32 : VOPCX_F32 <"v_cmpx_neq_f32">; |
| 219 | defm V_CMPX_NLT_F32 : VOPCX_F32 <"v_cmpx_nlt_f32">; |
| 220 | defm V_CMPX_TRU_F32 : VOPCX_F32 <"v_cmpx_tru_f32">; |
| 221 | |
| 222 | defm V_CMP_F_F64 : VOPC_F64 <"v_cmp_f_f64">; |
| 223 | defm V_CMP_LT_F64 : VOPC_F64 <"v_cmp_lt_f64", COND_OLT, "v_cmp_gt_f64">; |
| 224 | defm V_CMP_EQ_F64 : VOPC_F64 <"v_cmp_eq_f64", COND_OEQ>; |
| 225 | defm V_CMP_LE_F64 : VOPC_F64 <"v_cmp_le_f64", COND_OLE, "v_cmp_ge_f64">; |
| 226 | defm V_CMP_GT_F64 : VOPC_F64 <"v_cmp_gt_f64", COND_OGT>; |
| 227 | defm V_CMP_LG_F64 : VOPC_F64 <"v_cmp_lg_f64", COND_ONE>; |
| 228 | defm V_CMP_GE_F64 : VOPC_F64 <"v_cmp_ge_f64", COND_OGE>; |
| 229 | defm V_CMP_O_F64 : VOPC_F64 <"v_cmp_o_f64", COND_O>; |
| 230 | defm V_CMP_U_F64 : VOPC_F64 <"v_cmp_u_f64", COND_UO>; |
| 231 | defm V_CMP_NGE_F64 : VOPC_F64 <"v_cmp_nge_f64", COND_ULT, "v_cmp_nle_f64">; |
| 232 | defm V_CMP_NLG_F64 : VOPC_F64 <"v_cmp_nlg_f64", COND_UEQ>; |
| 233 | defm V_CMP_NGT_F64 : VOPC_F64 <"v_cmp_ngt_f64", COND_ULE, "v_cmp_nlt_f64">; |
| 234 | defm V_CMP_NLE_F64 : VOPC_F64 <"v_cmp_nle_f64", COND_UGT>; |
| 235 | defm V_CMP_NEQ_F64 : VOPC_F64 <"v_cmp_neq_f64", COND_UNE>; |
| 236 | defm V_CMP_NLT_F64 : VOPC_F64 <"v_cmp_nlt_f64", COND_UGE>; |
| 237 | defm V_CMP_TRU_F64 : VOPC_F64 <"v_cmp_tru_f64">; |
| 238 | |
| 239 | defm V_CMPX_F_F64 : VOPCX_F64 <"v_cmpx_f_f64">; |
| 240 | defm V_CMPX_LT_F64 : VOPCX_F64 <"v_cmpx_lt_f64", "v_cmpx_gt_f64">; |
| 241 | defm V_CMPX_EQ_F64 : VOPCX_F64 <"v_cmpx_eq_f64">; |
| 242 | defm V_CMPX_LE_F64 : VOPCX_F64 <"v_cmpx_le_f64", "v_cmpx_ge_f64">; |
| 243 | defm V_CMPX_GT_F64 : VOPCX_F64 <"v_cmpx_gt_f64">; |
| 244 | defm V_CMPX_LG_F64 : VOPCX_F64 <"v_cmpx_lg_f64">; |
| 245 | defm V_CMPX_GE_F64 : VOPCX_F64 <"v_cmpx_ge_f64">; |
| 246 | defm V_CMPX_O_F64 : VOPCX_F64 <"v_cmpx_o_f64">; |
| 247 | defm V_CMPX_U_F64 : VOPCX_F64 <"v_cmpx_u_f64">; |
| 248 | defm V_CMPX_NGE_F64 : VOPCX_F64 <"v_cmpx_nge_f64", "v_cmpx_nle_f64">; |
| 249 | defm V_CMPX_NLG_F64 : VOPCX_F64 <"v_cmpx_nlg_f64">; |
| 250 | defm V_CMPX_NGT_F64 : VOPCX_F64 <"v_cmpx_ngt_f64", "v_cmpx_nlt_f64">; |
| 251 | defm V_CMPX_NLE_F64 : VOPCX_F64 <"v_cmpx_nle_f64">; |
| 252 | defm V_CMPX_NEQ_F64 : VOPCX_F64 <"v_cmpx_neq_f64">; |
| 253 | defm V_CMPX_NLT_F64 : VOPCX_F64 <"v_cmpx_nlt_f64">; |
| 254 | defm V_CMPX_TRU_F64 : VOPCX_F64 <"v_cmpx_tru_f64">; |
| 255 | |
| 256 | let SubtargetPredicate = isSICI in { |
| 257 | |
| 258 | defm V_CMPS_F_F32 : VOPC_F32 <"v_cmps_f_f32">; |
| 259 | defm V_CMPS_LT_F32 : VOPC_F32 <"v_cmps_lt_f32", COND_NULL, "v_cmps_gt_f32">; |
| 260 | defm V_CMPS_EQ_F32 : VOPC_F32 <"v_cmps_eq_f32">; |
| 261 | defm V_CMPS_LE_F32 : VOPC_F32 <"v_cmps_le_f32", COND_NULL, "v_cmps_ge_f32">; |
| 262 | defm V_CMPS_GT_F32 : VOPC_F32 <"v_cmps_gt_f32">; |
| 263 | defm V_CMPS_LG_F32 : VOPC_F32 <"v_cmps_lg_f32">; |
| 264 | defm V_CMPS_GE_F32 : VOPC_F32 <"v_cmps_ge_f32">; |
| 265 | defm V_CMPS_O_F32 : VOPC_F32 <"v_cmps_o_f32">; |
| 266 | defm V_CMPS_U_F32 : VOPC_F32 <"v_cmps_u_f32">; |
| 267 | defm V_CMPS_NGE_F32 : VOPC_F32 <"v_cmps_nge_f32", COND_NULL, "v_cmps_nle_f32">; |
| 268 | defm V_CMPS_NLG_F32 : VOPC_F32 <"v_cmps_nlg_f32">; |
| 269 | defm V_CMPS_NGT_F32 : VOPC_F32 <"v_cmps_ngt_f32", COND_NULL, "v_cmps_nlt_f32">; |
| 270 | defm V_CMPS_NLE_F32 : VOPC_F32 <"v_cmps_nle_f32">; |
| 271 | defm V_CMPS_NEQ_F32 : VOPC_F32 <"v_cmps_neq_f32">; |
| 272 | defm V_CMPS_NLT_F32 : VOPC_F32 <"v_cmps_nlt_f32">; |
| 273 | defm V_CMPS_TRU_F32 : VOPC_F32 <"v_cmps_tru_f32">; |
| 274 | |
| 275 | defm V_CMPSX_F_F32 : VOPCX_F32 <"v_cmpsx_f_f32">; |
| 276 | defm V_CMPSX_LT_F32 : VOPCX_F32 <"v_cmpsx_lt_f32", "v_cmpsx_gt_f32">; |
| 277 | defm V_CMPSX_EQ_F32 : VOPCX_F32 <"v_cmpsx_eq_f32">; |
| 278 | defm V_CMPSX_LE_F32 : VOPCX_F32 <"v_cmpsx_le_f32", "v_cmpsx_ge_f32">; |
| 279 | defm V_CMPSX_GT_F32 : VOPCX_F32 <"v_cmpsx_gt_f32">; |
| 280 | defm V_CMPSX_LG_F32 : VOPCX_F32 <"v_cmpsx_lg_f32">; |
| 281 | defm V_CMPSX_GE_F32 : VOPCX_F32 <"v_cmpsx_ge_f32">; |
| 282 | defm V_CMPSX_O_F32 : VOPCX_F32 <"v_cmpsx_o_f32">; |
| 283 | defm V_CMPSX_U_F32 : VOPCX_F32 <"v_cmpsx_u_f32">; |
| 284 | defm V_CMPSX_NGE_F32 : VOPCX_F32 <"v_cmpsx_nge_f32", "v_cmpsx_nle_f32">; |
| 285 | defm V_CMPSX_NLG_F32 : VOPCX_F32 <"v_cmpsx_nlg_f32">; |
| 286 | defm V_CMPSX_NGT_F32 : VOPCX_F32 <"v_cmpsx_ngt_f32", "v_cmpsx_nlt_f32">; |
| 287 | defm V_CMPSX_NLE_F32 : VOPCX_F32 <"v_cmpsx_nle_f32">; |
| 288 | defm V_CMPSX_NEQ_F32 : VOPCX_F32 <"v_cmpsx_neq_f32">; |
| 289 | defm V_CMPSX_NLT_F32 : VOPCX_F32 <"v_cmpsx_nlt_f32">; |
| 290 | defm V_CMPSX_TRU_F32 : VOPCX_F32 <"v_cmpsx_tru_f32">; |
| 291 | |
| 292 | defm V_CMPS_F_F64 : VOPC_F64 <"v_cmps_f_f64">; |
| 293 | defm V_CMPS_LT_F64 : VOPC_F64 <"v_cmps_lt_f64", COND_NULL, "v_cmps_gt_f64">; |
| 294 | defm V_CMPS_EQ_F64 : VOPC_F64 <"v_cmps_eq_f64">; |
| 295 | defm V_CMPS_LE_F64 : VOPC_F64 <"v_cmps_le_f64", COND_NULL, "v_cmps_ge_f64">; |
| 296 | defm V_CMPS_GT_F64 : VOPC_F64 <"v_cmps_gt_f64">; |
| 297 | defm V_CMPS_LG_F64 : VOPC_F64 <"v_cmps_lg_f64">; |
| 298 | defm V_CMPS_GE_F64 : VOPC_F64 <"v_cmps_ge_f64">; |
| 299 | defm V_CMPS_O_F64 : VOPC_F64 <"v_cmps_o_f64">; |
| 300 | defm V_CMPS_U_F64 : VOPC_F64 <"v_cmps_u_f64">; |
| 301 | defm V_CMPS_NGE_F64 : VOPC_F64 <"v_cmps_nge_f64", COND_NULL, "v_cmps_nle_f64">; |
| 302 | defm V_CMPS_NLG_F64 : VOPC_F64 <"v_cmps_nlg_f64">; |
| 303 | defm V_CMPS_NGT_F64 : VOPC_F64 <"v_cmps_ngt_f64", COND_NULL, "v_cmps_nlt_f64">; |
| 304 | defm V_CMPS_NLE_F64 : VOPC_F64 <"v_cmps_nle_f64">; |
| 305 | defm V_CMPS_NEQ_F64 : VOPC_F64 <"v_cmps_neq_f64">; |
| 306 | defm V_CMPS_NLT_F64 : VOPC_F64 <"v_cmps_nlt_f64">; |
| 307 | defm V_CMPS_TRU_F64 : VOPC_F64 <"v_cmps_tru_f64">; |
| 308 | |
| 309 | defm V_CMPSX_F_F64 : VOPCX_F64 <"v_cmpsx_f_f64">; |
| 310 | defm V_CMPSX_LT_F64 : VOPCX_F64 <"v_cmpsx_lt_f64", "v_cmpsx_gt_f64">; |
| 311 | defm V_CMPSX_EQ_F64 : VOPCX_F64 <"v_cmpsx_eq_f64">; |
| 312 | defm V_CMPSX_LE_F64 : VOPCX_F64 <"v_cmpsx_le_f64", "v_cmpsx_ge_f64">; |
| 313 | defm V_CMPSX_GT_F64 : VOPCX_F64 <"v_cmpsx_gt_f64">; |
| 314 | defm V_CMPSX_LG_F64 : VOPCX_F64 <"v_cmpsx_lg_f64">; |
| 315 | defm V_CMPSX_GE_F64 : VOPCX_F64 <"v_cmpsx_ge_f64">; |
| 316 | defm V_CMPSX_O_F64 : VOPCX_F64 <"v_cmpsx_o_f64">; |
| 317 | defm V_CMPSX_U_F64 : VOPCX_F64 <"v_cmpsx_u_f64">; |
| 318 | defm V_CMPSX_NGE_F64 : VOPCX_F64 <"v_cmpsx_nge_f64", "v_cmpsx_nle_f64">; |
| 319 | defm V_CMPSX_NLG_F64 : VOPCX_F64 <"v_cmpsx_nlg_f64">; |
| 320 | defm V_CMPSX_NGT_F64 : VOPCX_F64 <"v_cmpsx_ngt_f64", "v_cmpsx_nlt_f64">; |
| 321 | defm V_CMPSX_NLE_F64 : VOPCX_F64 <"v_cmpsx_nle_f64">; |
| 322 | defm V_CMPSX_NEQ_F64 : VOPCX_F64 <"v_cmpsx_neq_f64">; |
| 323 | defm V_CMPSX_NLT_F64 : VOPCX_F64 <"v_cmpsx_nlt_f64">; |
| 324 | defm V_CMPSX_TRU_F64 : VOPCX_F64 <"v_cmpsx_tru_f64">; |
| 325 | |
| 326 | } // End SubtargetPredicate = isSICI |
| 327 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 328 | let SubtargetPredicate = isVI in { |
| 329 | |
| 330 | defm V_CMP_F_F16 : VOPC_F16 <"v_cmp_f_f16">; |
| 331 | defm V_CMP_LT_F16 : VOPC_F16 <"v_cmp_lt_f16", COND_OLT, "v_cmp_gt_f16">; |
| 332 | defm V_CMP_EQ_F16 : VOPC_F16 <"v_cmp_eq_f16", COND_OEQ>; |
| 333 | defm V_CMP_LE_F16 : VOPC_F16 <"v_cmp_le_f16", COND_OLE, "v_cmp_ge_f16">; |
| 334 | defm V_CMP_GT_F16 : VOPC_F16 <"v_cmp_gt_f16", COND_OGT>; |
| 335 | defm V_CMP_LG_F16 : VOPC_F16 <"v_cmp_lg_f16", COND_ONE>; |
| 336 | defm V_CMP_GE_F16 : VOPC_F16 <"v_cmp_ge_f16", COND_OGE>; |
| 337 | defm V_CMP_O_F16 : VOPC_F16 <"v_cmp_o_f16", COND_O>; |
| 338 | defm V_CMP_U_F16 : VOPC_F16 <"v_cmp_u_f16", COND_UO>; |
| 339 | defm V_CMP_NGE_F16 : VOPC_F16 <"v_cmp_nge_f16", COND_ULT, "v_cmp_nle_f16">; |
| 340 | defm V_CMP_NLG_F16 : VOPC_F16 <"v_cmp_nlg_f16", COND_UEQ>; |
| 341 | defm V_CMP_NGT_F16 : VOPC_F16 <"v_cmp_ngt_f16", COND_ULE, "v_cmp_nlt_f16">; |
| 342 | defm V_CMP_NLE_F16 : VOPC_F16 <"v_cmp_nle_f16", COND_UGT>; |
| 343 | defm V_CMP_NEQ_F16 : VOPC_F16 <"v_cmp_neq_f16", COND_UNE>; |
| 344 | defm V_CMP_NLT_F16 : VOPC_F16 <"v_cmp_nlt_f16", COND_UGE>; |
| 345 | defm V_CMP_TRU_F16 : VOPC_F16 <"v_cmp_tru_f16">; |
| 346 | |
| 347 | defm V_CMPX_F_F16 : VOPCX_F16 <"v_cmpx_f_f16">; |
| 348 | defm V_CMPX_LT_F16 : VOPCX_F16 <"v_cmpx_lt_f16", "v_cmpx_gt_f16">; |
| 349 | defm V_CMPX_EQ_F16 : VOPCX_F16 <"v_cmpx_eq_f16">; |
| 350 | defm V_CMPX_LE_F16 : VOPCX_F16 <"v_cmpx_le_f16", "v_cmpx_ge_f16">; |
| 351 | defm V_CMPX_GT_F16 : VOPCX_F16 <"v_cmpx_gt_f16">; |
| 352 | defm V_CMPX_LG_F16 : VOPCX_F16 <"v_cmpx_lg_f16">; |
| 353 | defm V_CMPX_GE_F16 : VOPCX_F16 <"v_cmpx_ge_f16">; |
| 354 | defm V_CMPX_O_F16 : VOPCX_F16 <"v_cmpx_o_f16">; |
| 355 | defm V_CMPX_U_F16 : VOPCX_F16 <"v_cmpx_u_f16">; |
| 356 | defm V_CMPX_NGE_F16 : VOPCX_F16 <"v_cmpx_nge_f16">; |
| 357 | defm V_CMPX_NLG_F16 : VOPCX_F16 <"v_cmpx_nlg_f16">; |
| 358 | defm V_CMPX_NGT_F16 : VOPCX_F16 <"v_cmpx_ngt_f16">; |
| 359 | defm V_CMPX_NLE_F16 : VOPCX_F16 <"v_cmpx_nle_f16">; |
| 360 | defm V_CMPX_NEQ_F16 : VOPCX_F16 <"v_cmpx_neq_f16">; |
| 361 | defm V_CMPX_NLT_F16 : VOPCX_F16 <"v_cmpx_nlt_f16">; |
| 362 | defm V_CMPX_TRU_F16 : VOPCX_F16 <"v_cmpx_tru_f16">; |
| 363 | |
| 364 | } // End SubtargetPredicate = isVI |
| 365 | |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 366 | defm V_CMP_F_I32 : VOPC_I32 <"v_cmp_f_i32">; |
| 367 | defm V_CMP_LT_I32 : VOPC_I32 <"v_cmp_lt_i32", COND_SLT, "v_cmp_gt_i32">; |
Matt Arsenault | 5d8eb25 | 2016-09-30 01:50:20 +0000 | [diff] [blame] | 368 | defm V_CMP_EQ_I32 : VOPC_I32 <"v_cmp_eq_i32">; |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 369 | defm V_CMP_LE_I32 : VOPC_I32 <"v_cmp_le_i32", COND_SLE, "v_cmp_ge_i32">; |
| 370 | defm V_CMP_GT_I32 : VOPC_I32 <"v_cmp_gt_i32", COND_SGT>; |
Matt Arsenault | 5d8eb25 | 2016-09-30 01:50:20 +0000 | [diff] [blame] | 371 | defm V_CMP_NE_I32 : VOPC_I32 <"v_cmp_ne_i32">; |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 372 | defm V_CMP_GE_I32 : VOPC_I32 <"v_cmp_ge_i32", COND_SGE>; |
| 373 | defm V_CMP_T_I32 : VOPC_I32 <"v_cmp_t_i32">; |
| 374 | |
| 375 | defm V_CMPX_F_I32 : VOPCX_I32 <"v_cmpx_f_i32">; |
| 376 | defm V_CMPX_LT_I32 : VOPCX_I32 <"v_cmpx_lt_i32", "v_cmpx_gt_i32">; |
| 377 | defm V_CMPX_EQ_I32 : VOPCX_I32 <"v_cmpx_eq_i32">; |
| 378 | defm V_CMPX_LE_I32 : VOPCX_I32 <"v_cmpx_le_i32", "v_cmpx_ge_i32">; |
| 379 | defm V_CMPX_GT_I32 : VOPCX_I32 <"v_cmpx_gt_i32">; |
| 380 | defm V_CMPX_NE_I32 : VOPCX_I32 <"v_cmpx_ne_i32">; |
| 381 | defm V_CMPX_GE_I32 : VOPCX_I32 <"v_cmpx_ge_i32">; |
| 382 | defm V_CMPX_T_I32 : VOPCX_I32 <"v_cmpx_t_i32">; |
| 383 | |
| 384 | defm V_CMP_F_I64 : VOPC_I64 <"v_cmp_f_i64">; |
| 385 | defm V_CMP_LT_I64 : VOPC_I64 <"v_cmp_lt_i64", COND_SLT, "v_cmp_gt_i64">; |
Matt Arsenault | 5d8eb25 | 2016-09-30 01:50:20 +0000 | [diff] [blame] | 386 | defm V_CMP_EQ_I64 : VOPC_I64 <"v_cmp_eq_i64">; |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 387 | defm V_CMP_LE_I64 : VOPC_I64 <"v_cmp_le_i64", COND_SLE, "v_cmp_ge_i64">; |
| 388 | defm V_CMP_GT_I64 : VOPC_I64 <"v_cmp_gt_i64", COND_SGT>; |
Matt Arsenault | 5d8eb25 | 2016-09-30 01:50:20 +0000 | [diff] [blame] | 389 | defm V_CMP_NE_I64 : VOPC_I64 <"v_cmp_ne_i64">; |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 390 | defm V_CMP_GE_I64 : VOPC_I64 <"v_cmp_ge_i64", COND_SGE>; |
| 391 | defm V_CMP_T_I64 : VOPC_I64 <"v_cmp_t_i64">; |
| 392 | |
| 393 | defm V_CMPX_F_I64 : VOPCX_I64 <"v_cmpx_f_i64">; |
| 394 | defm V_CMPX_LT_I64 : VOPCX_I64 <"v_cmpx_lt_i64", "v_cmpx_gt_i64">; |
| 395 | defm V_CMPX_EQ_I64 : VOPCX_I64 <"v_cmpx_eq_i64">; |
| 396 | defm V_CMPX_LE_I64 : VOPCX_I64 <"v_cmpx_le_i64", "v_cmpx_ge_i64">; |
| 397 | defm V_CMPX_GT_I64 : VOPCX_I64 <"v_cmpx_gt_i64">; |
| 398 | defm V_CMPX_NE_I64 : VOPCX_I64 <"v_cmpx_ne_i64">; |
| 399 | defm V_CMPX_GE_I64 : VOPCX_I64 <"v_cmpx_ge_i64">; |
| 400 | defm V_CMPX_T_I64 : VOPCX_I64 <"v_cmpx_t_i64">; |
| 401 | |
| 402 | defm V_CMP_F_U32 : VOPC_I32 <"v_cmp_f_u32">; |
| 403 | defm V_CMP_LT_U32 : VOPC_I32 <"v_cmp_lt_u32", COND_ULT, "v_cmp_gt_u32">; |
| 404 | defm V_CMP_EQ_U32 : VOPC_I32 <"v_cmp_eq_u32", COND_EQ>; |
| 405 | defm V_CMP_LE_U32 : VOPC_I32 <"v_cmp_le_u32", COND_ULE, "v_cmp_ge_u32">; |
| 406 | defm V_CMP_GT_U32 : VOPC_I32 <"v_cmp_gt_u32", COND_UGT>; |
| 407 | defm V_CMP_NE_U32 : VOPC_I32 <"v_cmp_ne_u32", COND_NE>; |
| 408 | defm V_CMP_GE_U32 : VOPC_I32 <"v_cmp_ge_u32", COND_UGE>; |
| 409 | defm V_CMP_T_U32 : VOPC_I32 <"v_cmp_t_u32">; |
| 410 | |
| 411 | defm V_CMPX_F_U32 : VOPCX_I32 <"v_cmpx_f_u32">; |
| 412 | defm V_CMPX_LT_U32 : VOPCX_I32 <"v_cmpx_lt_u32", "v_cmpx_gt_u32">; |
| 413 | defm V_CMPX_EQ_U32 : VOPCX_I32 <"v_cmpx_eq_u32">; |
| 414 | defm V_CMPX_LE_U32 : VOPCX_I32 <"v_cmpx_le_u32", "v_cmpx_le_u32">; |
| 415 | defm V_CMPX_GT_U32 : VOPCX_I32 <"v_cmpx_gt_u32">; |
| 416 | defm V_CMPX_NE_U32 : VOPCX_I32 <"v_cmpx_ne_u32">; |
| 417 | defm V_CMPX_GE_U32 : VOPCX_I32 <"v_cmpx_ge_u32">; |
| 418 | defm V_CMPX_T_U32 : VOPCX_I32 <"v_cmpx_t_u32">; |
| 419 | |
| 420 | defm V_CMP_F_U64 : VOPC_I64 <"v_cmp_f_u64">; |
| 421 | defm V_CMP_LT_U64 : VOPC_I64 <"v_cmp_lt_u64", COND_ULT, "v_cmp_gt_u64">; |
| 422 | defm V_CMP_EQ_U64 : VOPC_I64 <"v_cmp_eq_u64", COND_EQ>; |
| 423 | defm V_CMP_LE_U64 : VOPC_I64 <"v_cmp_le_u64", COND_ULE, "v_cmp_ge_u64">; |
| 424 | defm V_CMP_GT_U64 : VOPC_I64 <"v_cmp_gt_u64", COND_UGT>; |
| 425 | defm V_CMP_NE_U64 : VOPC_I64 <"v_cmp_ne_u64", COND_NE>; |
| 426 | defm V_CMP_GE_U64 : VOPC_I64 <"v_cmp_ge_u64", COND_UGE>; |
| 427 | defm V_CMP_T_U64 : VOPC_I64 <"v_cmp_t_u64">; |
| 428 | |
| 429 | defm V_CMPX_F_U64 : VOPCX_I64 <"v_cmpx_f_u64">; |
| 430 | defm V_CMPX_LT_U64 : VOPCX_I64 <"v_cmpx_lt_u64", "v_cmpx_gt_u64">; |
| 431 | defm V_CMPX_EQ_U64 : VOPCX_I64 <"v_cmpx_eq_u64">; |
| 432 | defm V_CMPX_LE_U64 : VOPCX_I64 <"v_cmpx_le_u64", "v_cmpx_ge_u64">; |
| 433 | defm V_CMPX_GT_U64 : VOPCX_I64 <"v_cmpx_gt_u64">; |
| 434 | defm V_CMPX_NE_U64 : VOPCX_I64 <"v_cmpx_ne_u64">; |
| 435 | defm V_CMPX_GE_U64 : VOPCX_I64 <"v_cmpx_ge_u64">; |
| 436 | defm V_CMPX_T_U64 : VOPCX_I64 <"v_cmpx_t_u64">; |
| 437 | |
| 438 | //===----------------------------------------------------------------------===// |
| 439 | // Class instructions |
| 440 | //===----------------------------------------------------------------------===// |
| 441 | |
| 442 | class VOPC_Class_Profile<list<SchedReadWrite> sched, ValueType vt> : |
| 443 | VOPC_Profile<sched, vt, i32> { |
| 444 | let Ins64 = (ins Src0Mod:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1); |
| 445 | let Asm64 = "$sdst, $src0_modifiers, $src1"; |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 446 | let InsSDWA = (ins Src0Mod:$src0_modifiers, Src0RC64:$src0, |
| 447 | Int32InputMods:$src1_modifiers, Src1RC64:$src1, |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 448 | clampmod:$clamp, src0_sel:$src0_sel, src1_sel:$src1_sel); |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 449 | let AsmSDWA = " vcc, $src0_modifiers, $src1_modifiers$clamp $src0_sel $src1_sel"; |
| 450 | let HasSrc1Mods = 0; |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 451 | let HasClamp = 0; |
| 452 | let HasOMod = 0; |
| 453 | } |
| 454 | |
| 455 | class getVOPCClassPat64 <VOPProfile P> { |
| 456 | list<dag> ret = |
| 457 | [(set i1:$sdst, |
| 458 | (AMDGPUfp_class |
| 459 | (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), |
| 460 | P.Src1VT:$src1))]; |
| 461 | } |
| 462 | |
| 463 | // Special case for class instructions which only have modifiers on |
| 464 | // the 1st source operand. |
| 465 | multiclass VOPC_Class_Pseudos <string opName, VOPC_Profile p, bit DefExec> { |
| 466 | def _e32 : VOPC_Pseudo <opName, p> { |
| 467 | let Defs = !if(DefExec, [VCC, EXEC], [VCC]); |
| 468 | let SchedRW = p.Schedule; |
| 469 | let isConvergent = DefExec; |
| 470 | } |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 471 | def _e64 : VOP3_Pseudo<opName, p, getVOPCClassPat64<p>.ret> { |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 472 | let Defs = !if(DefExec, [EXEC], []); |
| 473 | let SchedRW = p.Schedule; |
| 474 | } |
| 475 | } |
| 476 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 477 | def VOPC_I1_F16_I32 : VOPC_Class_Profile<[Write32Bit], f16>; |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 478 | def VOPC_I1_F32_I32 : VOPC_Class_Profile<[Write32Bit], f32>; |
| 479 | def VOPC_I1_F64_I32 : VOPC_Class_Profile<[WriteDoubleAdd], f64>; |
| 480 | |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 481 | multiclass VOPC_CLASS_F16 <string opName> : |
| 482 | VOPC_Class_Pseudos <opName, VOPC_I1_F16_I32, 0>; |
| 483 | |
| 484 | multiclass VOPCX_CLASS_F16 <string opName> : |
| 485 | VOPC_Class_Pseudos <opName, VOPC_I1_F32_I32, 1>; |
| 486 | |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 487 | multiclass VOPC_CLASS_F32 <string opName> : |
| 488 | VOPC_Class_Pseudos <opName, VOPC_I1_F32_I32, 0>; |
| 489 | |
| 490 | multiclass VOPCX_CLASS_F32 <string opName> : |
| 491 | VOPC_Class_Pseudos <opName, VOPC_I1_F32_I32, 1>; |
| 492 | |
| 493 | multiclass VOPC_CLASS_F64 <string opName> : |
| 494 | VOPC_Class_Pseudos <opName, VOPC_I1_F64_I32, 0>; |
| 495 | |
| 496 | multiclass VOPCX_CLASS_F64 <string opName> : |
| 497 | VOPC_Class_Pseudos <opName, VOPC_I1_F64_I32, 1>; |
| 498 | |
| 499 | defm V_CMP_CLASS_F32 : VOPC_CLASS_F32 <"v_cmp_class_f32">; |
| 500 | defm V_CMPX_CLASS_F32 : VOPCX_CLASS_F32 <"v_cmpx_class_f32">; |
| 501 | defm V_CMP_CLASS_F64 : VOPC_CLASS_F64 <"v_cmp_class_f64">; |
| 502 | defm V_CMPX_CLASS_F64 : VOPCX_CLASS_F64 <"v_cmpx_class_f64">; |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 503 | defm V_CMP_CLASS_F16 : VOPC_CLASS_F16 <"v_cmp_class_f16">; |
| 504 | defm V_CMPX_CLASS_F16 : VOPCX_CLASS_F16 <"v_cmpx_class_f16">; |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 505 | |
| 506 | //===----------------------------------------------------------------------===// |
| 507 | // V_ICMPIntrinsic Pattern. |
| 508 | //===----------------------------------------------------------------------===// |
| 509 | |
| 510 | let Predicates = [isGCN] in { |
| 511 | |
| 512 | class ICMP_Pattern <PatLeaf cond, Instruction inst, ValueType vt> : Pat < |
| 513 | (AMDGPUsetcc vt:$src0, vt:$src1, cond), |
| 514 | (inst $src0, $src1) |
| 515 | >; |
| 516 | |
Matt Arsenault | 5d8eb25 | 2016-09-30 01:50:20 +0000 | [diff] [blame] | 517 | def : ICMP_Pattern <COND_EQ, V_CMP_EQ_U32_e64, i32>; |
| 518 | def : ICMP_Pattern <COND_NE, V_CMP_NE_U32_e64, i32>; |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 519 | def : ICMP_Pattern <COND_UGT, V_CMP_GT_U32_e64, i32>; |
| 520 | def : ICMP_Pattern <COND_UGE, V_CMP_GE_U32_e64, i32>; |
| 521 | def : ICMP_Pattern <COND_ULT, V_CMP_LT_U32_e64, i32>; |
| 522 | def : ICMP_Pattern <COND_ULE, V_CMP_LE_U32_e64, i32>; |
| 523 | def : ICMP_Pattern <COND_SGT, V_CMP_GT_I32_e64, i32>; |
| 524 | def : ICMP_Pattern <COND_SGE, V_CMP_GE_I32_e64, i32>; |
| 525 | def : ICMP_Pattern <COND_SLT, V_CMP_LT_I32_e64, i32>; |
| 526 | def : ICMP_Pattern <COND_SLE, V_CMP_LE_I32_e64, i32>; |
| 527 | |
Matt Arsenault | 5d8eb25 | 2016-09-30 01:50:20 +0000 | [diff] [blame] | 528 | def : ICMP_Pattern <COND_EQ, V_CMP_EQ_U64_e64, i64>; |
| 529 | def : ICMP_Pattern <COND_NE, V_CMP_NE_U64_e64, i64>; |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 530 | def : ICMP_Pattern <COND_UGT, V_CMP_GT_U64_e64, i64>; |
| 531 | def : ICMP_Pattern <COND_UGE, V_CMP_GE_U64_e64, i64>; |
| 532 | def : ICMP_Pattern <COND_ULT, V_CMP_LT_U64_e64, i64>; |
| 533 | def : ICMP_Pattern <COND_ULE, V_CMP_LE_U64_e64, i64>; |
| 534 | def : ICMP_Pattern <COND_SGT, V_CMP_GT_I64_e64, i64>; |
| 535 | def : ICMP_Pattern <COND_SGE, V_CMP_GE_I64_e64, i64>; |
| 536 | def : ICMP_Pattern <COND_SLT, V_CMP_LT_I64_e64, i64>; |
| 537 | def : ICMP_Pattern <COND_SLE, V_CMP_LE_I64_e64, i64>; |
| 538 | |
| 539 | class FCMP_Pattern <PatLeaf cond, Instruction inst, ValueType vt> : Pat < |
| 540 | (i64 (AMDGPUsetcc (vt (VOP3Mods vt:$src0, i32:$src0_modifiers)), |
| 541 | (vt (VOP3Mods vt:$src1, i32:$src1_modifiers)), cond)), |
| 542 | (inst $src0_modifiers, $src0, $src1_modifiers, $src1, |
| 543 | DSTCLAMP.NONE, DSTOMOD.NONE) |
| 544 | >; |
| 545 | |
| 546 | def : FCMP_Pattern <COND_OEQ, V_CMP_EQ_F32_e64, f32>; |
| 547 | def : FCMP_Pattern <COND_ONE, V_CMP_NEQ_F32_e64, f32>; |
| 548 | def : FCMP_Pattern <COND_OGT, V_CMP_GT_F32_e64, f32>; |
| 549 | def : FCMP_Pattern <COND_OGE, V_CMP_GE_F32_e64, f32>; |
| 550 | def : FCMP_Pattern <COND_OLT, V_CMP_LT_F32_e64, f32>; |
| 551 | def : FCMP_Pattern <COND_OLE, V_CMP_LE_F32_e64, f32>; |
| 552 | |
| 553 | def : FCMP_Pattern <COND_OEQ, V_CMP_EQ_F64_e64, f64>; |
| 554 | def : FCMP_Pattern <COND_ONE, V_CMP_NEQ_F64_e64, f64>; |
| 555 | def : FCMP_Pattern <COND_OGT, V_CMP_GT_F64_e64, f64>; |
| 556 | def : FCMP_Pattern <COND_OGE, V_CMP_GE_F64_e64, f64>; |
| 557 | def : FCMP_Pattern <COND_OLT, V_CMP_LT_F64_e64, f64>; |
| 558 | def : FCMP_Pattern <COND_OLE, V_CMP_LE_F64_e64, f64>; |
| 559 | |
| 560 | def : FCMP_Pattern <COND_UEQ, V_CMP_NLG_F32_e64, f32>; |
| 561 | def : FCMP_Pattern <COND_UNE, V_CMP_NEQ_F32_e64, f32>; |
| 562 | def : FCMP_Pattern <COND_UGT, V_CMP_NLE_F32_e64, f32>; |
| 563 | def : FCMP_Pattern <COND_UGE, V_CMP_NLT_F32_e64, f32>; |
| 564 | def : FCMP_Pattern <COND_ULT, V_CMP_NGE_F32_e64, f32>; |
| 565 | def : FCMP_Pattern <COND_ULE, V_CMP_NGT_F32_e64, f32>; |
| 566 | |
| 567 | def : FCMP_Pattern <COND_UEQ, V_CMP_NLG_F64_e64, f64>; |
| 568 | def : FCMP_Pattern <COND_UNE, V_CMP_NEQ_F64_e64, f64>; |
| 569 | def : FCMP_Pattern <COND_UGT, V_CMP_NLE_F64_e64, f64>; |
| 570 | def : FCMP_Pattern <COND_UGE, V_CMP_NLT_F64_e64, f64>; |
| 571 | def : FCMP_Pattern <COND_ULT, V_CMP_NGE_F64_e64, f64>; |
| 572 | def : FCMP_Pattern <COND_ULE, V_CMP_NGT_F64_e64, f64>; |
| 573 | |
| 574 | } // End Predicates = [isGCN] |
| 575 | |
| 576 | //===----------------------------------------------------------------------===// |
| 577 | // Target |
| 578 | //===----------------------------------------------------------------------===// |
| 579 | |
| 580 | //===----------------------------------------------------------------------===// |
| 581 | // SI |
| 582 | //===----------------------------------------------------------------------===// |
| 583 | |
| 584 | multiclass VOPC_Real_si <bits<9> op> { |
| 585 | let AssemblerPredicates = [isSICI], DecoderNamespace = "SICI" in { |
| 586 | def _e32_si : |
| 587 | VOPC_Real<!cast<VOPC_Pseudo>(NAME#"_e32"), SIEncodingFamily.SI>, |
| 588 | VOPCe<op{7-0}>; |
| 589 | |
| 590 | def _e64_si : |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 591 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.SI>, |
| 592 | VOP3a_si <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> { |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 593 | // Encoding used for VOPC instructions encoded as VOP3 |
| 594 | // Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst |
| 595 | bits<8> sdst; |
| 596 | let Inst{7-0} = sdst; |
| 597 | } |
| 598 | } |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 599 | def : VOPCInstAlias <!cast<VOP3_Pseudo>(NAME#"_e64"), |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 600 | !cast<Instruction>(NAME#"_e32_si")> { |
| 601 | let AssemblerPredicate = isSICI; |
| 602 | } |
| 603 | } |
| 604 | |
| 605 | defm V_CMP_F_F32 : VOPC_Real_si <0x0>; |
| 606 | defm V_CMP_LT_F32 : VOPC_Real_si <0x1>; |
| 607 | defm V_CMP_EQ_F32 : VOPC_Real_si <0x2>; |
| 608 | defm V_CMP_LE_F32 : VOPC_Real_si <0x3>; |
| 609 | defm V_CMP_GT_F32 : VOPC_Real_si <0x4>; |
| 610 | defm V_CMP_LG_F32 : VOPC_Real_si <0x5>; |
| 611 | defm V_CMP_GE_F32 : VOPC_Real_si <0x6>; |
| 612 | defm V_CMP_O_F32 : VOPC_Real_si <0x7>; |
| 613 | defm V_CMP_U_F32 : VOPC_Real_si <0x8>; |
| 614 | defm V_CMP_NGE_F32 : VOPC_Real_si <0x9>; |
| 615 | defm V_CMP_NLG_F32 : VOPC_Real_si <0xa>; |
| 616 | defm V_CMP_NGT_F32 : VOPC_Real_si <0xb>; |
| 617 | defm V_CMP_NLE_F32 : VOPC_Real_si <0xc>; |
| 618 | defm V_CMP_NEQ_F32 : VOPC_Real_si <0xd>; |
| 619 | defm V_CMP_NLT_F32 : VOPC_Real_si <0xe>; |
| 620 | defm V_CMP_TRU_F32 : VOPC_Real_si <0xf>; |
| 621 | |
| 622 | defm V_CMPX_F_F32 : VOPC_Real_si <0x10>; |
| 623 | defm V_CMPX_LT_F32 : VOPC_Real_si <0x11>; |
| 624 | defm V_CMPX_EQ_F32 : VOPC_Real_si <0x12>; |
| 625 | defm V_CMPX_LE_F32 : VOPC_Real_si <0x13>; |
| 626 | defm V_CMPX_GT_F32 : VOPC_Real_si <0x14>; |
| 627 | defm V_CMPX_LG_F32 : VOPC_Real_si <0x15>; |
| 628 | defm V_CMPX_GE_F32 : VOPC_Real_si <0x16>; |
| 629 | defm V_CMPX_O_F32 : VOPC_Real_si <0x17>; |
| 630 | defm V_CMPX_U_F32 : VOPC_Real_si <0x18>; |
| 631 | defm V_CMPX_NGE_F32 : VOPC_Real_si <0x19>; |
| 632 | defm V_CMPX_NLG_F32 : VOPC_Real_si <0x1a>; |
| 633 | defm V_CMPX_NGT_F32 : VOPC_Real_si <0x1b>; |
| 634 | defm V_CMPX_NLE_F32 : VOPC_Real_si <0x1c>; |
| 635 | defm V_CMPX_NEQ_F32 : VOPC_Real_si <0x1d>; |
| 636 | defm V_CMPX_NLT_F32 : VOPC_Real_si <0x1e>; |
| 637 | defm V_CMPX_TRU_F32 : VOPC_Real_si <0x1f>; |
| 638 | |
| 639 | defm V_CMP_F_F64 : VOPC_Real_si <0x20>; |
| 640 | defm V_CMP_LT_F64 : VOPC_Real_si <0x21>; |
| 641 | defm V_CMP_EQ_F64 : VOPC_Real_si <0x22>; |
| 642 | defm V_CMP_LE_F64 : VOPC_Real_si <0x23>; |
| 643 | defm V_CMP_GT_F64 : VOPC_Real_si <0x24>; |
| 644 | defm V_CMP_LG_F64 : VOPC_Real_si <0x25>; |
| 645 | defm V_CMP_GE_F64 : VOPC_Real_si <0x26>; |
| 646 | defm V_CMP_O_F64 : VOPC_Real_si <0x27>; |
| 647 | defm V_CMP_U_F64 : VOPC_Real_si <0x28>; |
| 648 | defm V_CMP_NGE_F64 : VOPC_Real_si <0x29>; |
| 649 | defm V_CMP_NLG_F64 : VOPC_Real_si <0x2a>; |
| 650 | defm V_CMP_NGT_F64 : VOPC_Real_si <0x2b>; |
| 651 | defm V_CMP_NLE_F64 : VOPC_Real_si <0x2c>; |
| 652 | defm V_CMP_NEQ_F64 : VOPC_Real_si <0x2d>; |
| 653 | defm V_CMP_NLT_F64 : VOPC_Real_si <0x2e>; |
| 654 | defm V_CMP_TRU_F64 : VOPC_Real_si <0x2f>; |
| 655 | |
| 656 | defm V_CMPX_F_F64 : VOPC_Real_si <0x30>; |
| 657 | defm V_CMPX_LT_F64 : VOPC_Real_si <0x31>; |
| 658 | defm V_CMPX_EQ_F64 : VOPC_Real_si <0x32>; |
| 659 | defm V_CMPX_LE_F64 : VOPC_Real_si <0x33>; |
| 660 | defm V_CMPX_GT_F64 : VOPC_Real_si <0x34>; |
| 661 | defm V_CMPX_LG_F64 : VOPC_Real_si <0x35>; |
| 662 | defm V_CMPX_GE_F64 : VOPC_Real_si <0x36>; |
| 663 | defm V_CMPX_O_F64 : VOPC_Real_si <0x37>; |
| 664 | defm V_CMPX_U_F64 : VOPC_Real_si <0x38>; |
| 665 | defm V_CMPX_NGE_F64 : VOPC_Real_si <0x39>; |
| 666 | defm V_CMPX_NLG_F64 : VOPC_Real_si <0x3a>; |
| 667 | defm V_CMPX_NGT_F64 : VOPC_Real_si <0x3b>; |
| 668 | defm V_CMPX_NLE_F64 : VOPC_Real_si <0x3c>; |
| 669 | defm V_CMPX_NEQ_F64 : VOPC_Real_si <0x3d>; |
| 670 | defm V_CMPX_NLT_F64 : VOPC_Real_si <0x3e>; |
| 671 | defm V_CMPX_TRU_F64 : VOPC_Real_si <0x3f>; |
| 672 | |
| 673 | defm V_CMPS_F_F32 : VOPC_Real_si <0x40>; |
| 674 | defm V_CMPS_LT_F32 : VOPC_Real_si <0x41>; |
| 675 | defm V_CMPS_EQ_F32 : VOPC_Real_si <0x42>; |
| 676 | defm V_CMPS_LE_F32 : VOPC_Real_si <0x43>; |
| 677 | defm V_CMPS_GT_F32 : VOPC_Real_si <0x44>; |
| 678 | defm V_CMPS_LG_F32 : VOPC_Real_si <0x45>; |
| 679 | defm V_CMPS_GE_F32 : VOPC_Real_si <0x46>; |
| 680 | defm V_CMPS_O_F32 : VOPC_Real_si <0x47>; |
| 681 | defm V_CMPS_U_F32 : VOPC_Real_si <0x48>; |
| 682 | defm V_CMPS_NGE_F32 : VOPC_Real_si <0x49>; |
| 683 | defm V_CMPS_NLG_F32 : VOPC_Real_si <0x4a>; |
| 684 | defm V_CMPS_NGT_F32 : VOPC_Real_si <0x4b>; |
| 685 | defm V_CMPS_NLE_F32 : VOPC_Real_si <0x4c>; |
| 686 | defm V_CMPS_NEQ_F32 : VOPC_Real_si <0x4d>; |
| 687 | defm V_CMPS_NLT_F32 : VOPC_Real_si <0x4e>; |
| 688 | defm V_CMPS_TRU_F32 : VOPC_Real_si <0x4f>; |
| 689 | |
| 690 | defm V_CMPSX_F_F32 : VOPC_Real_si <0x50>; |
| 691 | defm V_CMPSX_LT_F32 : VOPC_Real_si <0x51>; |
| 692 | defm V_CMPSX_EQ_F32 : VOPC_Real_si <0x52>; |
| 693 | defm V_CMPSX_LE_F32 : VOPC_Real_si <0x53>; |
| 694 | defm V_CMPSX_GT_F32 : VOPC_Real_si <0x54>; |
| 695 | defm V_CMPSX_LG_F32 : VOPC_Real_si <0x55>; |
| 696 | defm V_CMPSX_GE_F32 : VOPC_Real_si <0x56>; |
| 697 | defm V_CMPSX_O_F32 : VOPC_Real_si <0x57>; |
| 698 | defm V_CMPSX_U_F32 : VOPC_Real_si <0x58>; |
| 699 | defm V_CMPSX_NGE_F32 : VOPC_Real_si <0x59>; |
| 700 | defm V_CMPSX_NLG_F32 : VOPC_Real_si <0x5a>; |
| 701 | defm V_CMPSX_NGT_F32 : VOPC_Real_si <0x5b>; |
| 702 | defm V_CMPSX_NLE_F32 : VOPC_Real_si <0x5c>; |
| 703 | defm V_CMPSX_NEQ_F32 : VOPC_Real_si <0x5d>; |
| 704 | defm V_CMPSX_NLT_F32 : VOPC_Real_si <0x5e>; |
| 705 | defm V_CMPSX_TRU_F32 : VOPC_Real_si <0x5f>; |
| 706 | |
| 707 | defm V_CMPS_F_F64 : VOPC_Real_si <0x60>; |
| 708 | defm V_CMPS_LT_F64 : VOPC_Real_si <0x61>; |
| 709 | defm V_CMPS_EQ_F64 : VOPC_Real_si <0x62>; |
| 710 | defm V_CMPS_LE_F64 : VOPC_Real_si <0x63>; |
| 711 | defm V_CMPS_GT_F64 : VOPC_Real_si <0x64>; |
| 712 | defm V_CMPS_LG_F64 : VOPC_Real_si <0x65>; |
| 713 | defm V_CMPS_GE_F64 : VOPC_Real_si <0x66>; |
| 714 | defm V_CMPS_O_F64 : VOPC_Real_si <0x67>; |
| 715 | defm V_CMPS_U_F64 : VOPC_Real_si <0x68>; |
| 716 | defm V_CMPS_NGE_F64 : VOPC_Real_si <0x69>; |
| 717 | defm V_CMPS_NLG_F64 : VOPC_Real_si <0x6a>; |
| 718 | defm V_CMPS_NGT_F64 : VOPC_Real_si <0x6b>; |
| 719 | defm V_CMPS_NLE_F64 : VOPC_Real_si <0x6c>; |
| 720 | defm V_CMPS_NEQ_F64 : VOPC_Real_si <0x6d>; |
| 721 | defm V_CMPS_NLT_F64 : VOPC_Real_si <0x6e>; |
| 722 | defm V_CMPS_TRU_F64 : VOPC_Real_si <0x6f>; |
| 723 | |
| 724 | defm V_CMPSX_F_F64 : VOPC_Real_si <0x70>; |
| 725 | defm V_CMPSX_LT_F64 : VOPC_Real_si <0x71>; |
| 726 | defm V_CMPSX_EQ_F64 : VOPC_Real_si <0x72>; |
| 727 | defm V_CMPSX_LE_F64 : VOPC_Real_si <0x73>; |
| 728 | defm V_CMPSX_GT_F64 : VOPC_Real_si <0x74>; |
| 729 | defm V_CMPSX_LG_F64 : VOPC_Real_si <0x75>; |
| 730 | defm V_CMPSX_GE_F64 : VOPC_Real_si <0x76>; |
| 731 | defm V_CMPSX_O_F64 : VOPC_Real_si <0x77>; |
| 732 | defm V_CMPSX_U_F64 : VOPC_Real_si <0x78>; |
| 733 | defm V_CMPSX_NGE_F64 : VOPC_Real_si <0x79>; |
| 734 | defm V_CMPSX_NLG_F64 : VOPC_Real_si <0x7a>; |
| 735 | defm V_CMPSX_NGT_F64 : VOPC_Real_si <0x7b>; |
| 736 | defm V_CMPSX_NLE_F64 : VOPC_Real_si <0x7c>; |
| 737 | defm V_CMPSX_NEQ_F64 : VOPC_Real_si <0x7d>; |
| 738 | defm V_CMPSX_NLT_F64 : VOPC_Real_si <0x7e>; |
| 739 | defm V_CMPSX_TRU_F64 : VOPC_Real_si <0x7f>; |
| 740 | |
| 741 | defm V_CMP_F_I32 : VOPC_Real_si <0x80>; |
| 742 | defm V_CMP_LT_I32 : VOPC_Real_si <0x81>; |
| 743 | defm V_CMP_EQ_I32 : VOPC_Real_si <0x82>; |
| 744 | defm V_CMP_LE_I32 : VOPC_Real_si <0x83>; |
| 745 | defm V_CMP_GT_I32 : VOPC_Real_si <0x84>; |
| 746 | defm V_CMP_NE_I32 : VOPC_Real_si <0x85>; |
| 747 | defm V_CMP_GE_I32 : VOPC_Real_si <0x86>; |
| 748 | defm V_CMP_T_I32 : VOPC_Real_si <0x87>; |
| 749 | |
| 750 | defm V_CMPX_F_I32 : VOPC_Real_si <0x90>; |
| 751 | defm V_CMPX_LT_I32 : VOPC_Real_si <0x91>; |
| 752 | defm V_CMPX_EQ_I32 : VOPC_Real_si <0x92>; |
| 753 | defm V_CMPX_LE_I32 : VOPC_Real_si <0x93>; |
| 754 | defm V_CMPX_GT_I32 : VOPC_Real_si <0x94>; |
| 755 | defm V_CMPX_NE_I32 : VOPC_Real_si <0x95>; |
| 756 | defm V_CMPX_GE_I32 : VOPC_Real_si <0x96>; |
| 757 | defm V_CMPX_T_I32 : VOPC_Real_si <0x97>; |
| 758 | |
| 759 | defm V_CMP_F_I64 : VOPC_Real_si <0xa0>; |
| 760 | defm V_CMP_LT_I64 : VOPC_Real_si <0xa1>; |
| 761 | defm V_CMP_EQ_I64 : VOPC_Real_si <0xa2>; |
| 762 | defm V_CMP_LE_I64 : VOPC_Real_si <0xa3>; |
| 763 | defm V_CMP_GT_I64 : VOPC_Real_si <0xa4>; |
| 764 | defm V_CMP_NE_I64 : VOPC_Real_si <0xa5>; |
| 765 | defm V_CMP_GE_I64 : VOPC_Real_si <0xa6>; |
| 766 | defm V_CMP_T_I64 : VOPC_Real_si <0xa7>; |
| 767 | |
| 768 | defm V_CMPX_F_I64 : VOPC_Real_si <0xb0>; |
| 769 | defm V_CMPX_LT_I64 : VOPC_Real_si <0xb1>; |
| 770 | defm V_CMPX_EQ_I64 : VOPC_Real_si <0xb2>; |
| 771 | defm V_CMPX_LE_I64 : VOPC_Real_si <0xb3>; |
| 772 | defm V_CMPX_GT_I64 : VOPC_Real_si <0xb4>; |
| 773 | defm V_CMPX_NE_I64 : VOPC_Real_si <0xb5>; |
| 774 | defm V_CMPX_GE_I64 : VOPC_Real_si <0xb6>; |
| 775 | defm V_CMPX_T_I64 : VOPC_Real_si <0xb7>; |
| 776 | |
| 777 | defm V_CMP_F_U32 : VOPC_Real_si <0xc0>; |
| 778 | defm V_CMP_LT_U32 : VOPC_Real_si <0xc1>; |
| 779 | defm V_CMP_EQ_U32 : VOPC_Real_si <0xc2>; |
| 780 | defm V_CMP_LE_U32 : VOPC_Real_si <0xc3>; |
| 781 | defm V_CMP_GT_U32 : VOPC_Real_si <0xc4>; |
| 782 | defm V_CMP_NE_U32 : VOPC_Real_si <0xc5>; |
| 783 | defm V_CMP_GE_U32 : VOPC_Real_si <0xc6>; |
| 784 | defm V_CMP_T_U32 : VOPC_Real_si <0xc7>; |
| 785 | |
| 786 | defm V_CMPX_F_U32 : VOPC_Real_si <0xd0>; |
| 787 | defm V_CMPX_LT_U32 : VOPC_Real_si <0xd1>; |
| 788 | defm V_CMPX_EQ_U32 : VOPC_Real_si <0xd2>; |
| 789 | defm V_CMPX_LE_U32 : VOPC_Real_si <0xd3>; |
| 790 | defm V_CMPX_GT_U32 : VOPC_Real_si <0xd4>; |
| 791 | defm V_CMPX_NE_U32 : VOPC_Real_si <0xd5>; |
| 792 | defm V_CMPX_GE_U32 : VOPC_Real_si <0xd6>; |
| 793 | defm V_CMPX_T_U32 : VOPC_Real_si <0xd7>; |
| 794 | |
| 795 | defm V_CMP_F_U64 : VOPC_Real_si <0xe0>; |
| 796 | defm V_CMP_LT_U64 : VOPC_Real_si <0xe1>; |
| 797 | defm V_CMP_EQ_U64 : VOPC_Real_si <0xe2>; |
| 798 | defm V_CMP_LE_U64 : VOPC_Real_si <0xe3>; |
| 799 | defm V_CMP_GT_U64 : VOPC_Real_si <0xe4>; |
| 800 | defm V_CMP_NE_U64 : VOPC_Real_si <0xe5>; |
| 801 | defm V_CMP_GE_U64 : VOPC_Real_si <0xe6>; |
| 802 | defm V_CMP_T_U64 : VOPC_Real_si <0xe7>; |
| 803 | |
| 804 | defm V_CMPX_F_U64 : VOPC_Real_si <0xf0>; |
| 805 | defm V_CMPX_LT_U64 : VOPC_Real_si <0xf1>; |
| 806 | defm V_CMPX_EQ_U64 : VOPC_Real_si <0xf2>; |
| 807 | defm V_CMPX_LE_U64 : VOPC_Real_si <0xf3>; |
| 808 | defm V_CMPX_GT_U64 : VOPC_Real_si <0xf4>; |
| 809 | defm V_CMPX_NE_U64 : VOPC_Real_si <0xf5>; |
| 810 | defm V_CMPX_GE_U64 : VOPC_Real_si <0xf6>; |
| 811 | defm V_CMPX_T_U64 : VOPC_Real_si <0xf7>; |
| 812 | |
| 813 | defm V_CMP_CLASS_F32 : VOPC_Real_si <0x88>; |
| 814 | defm V_CMPX_CLASS_F32 : VOPC_Real_si <0x98>; |
| 815 | defm V_CMP_CLASS_F64 : VOPC_Real_si <0xa8>; |
| 816 | defm V_CMPX_CLASS_F64 : VOPC_Real_si <0xb8>; |
| 817 | |
| 818 | //===----------------------------------------------------------------------===// |
| 819 | // VI |
| 820 | //===----------------------------------------------------------------------===// |
| 821 | |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 822 | class VOPC_SDWA<bits<8> op, VOPC_Pseudo ps, VOPProfile P = ps.Pfl> : |
| 823 | VOP_SDWA <ps.OpName, P> { |
| 824 | let Defs = ps.Defs; |
| 825 | let hasSideEffects = ps.hasSideEffects; |
| 826 | let AsmMatchConverter = "cvtSdwaVOPC"; |
| 827 | let isCompare = ps.isCompare; |
| 828 | let isCommutable = ps.isCommutable; |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 829 | |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 830 | bits<8> src1; |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 831 | let Inst{8-0} = 0xf9; // sdwa |
| 832 | let Inst{16-9} = !if(P.HasSrc1, src1{7-0}, 0); |
| 833 | let Inst{24-17} = op; |
| 834 | let Inst{31-25} = 0x3e; // encoding |
| 835 | |
| 836 | // VOPC disallows dst_sel and dst_unused as they have no effect on destination |
| 837 | let Inst{42-40} = SDWA_DWORD; |
| 838 | let Inst{44-43} = SDWA_UNUSED_PRESERVE; |
| 839 | } |
| 840 | |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 841 | multiclass VOPC_Real_vi <bits<10> op> { |
| 842 | let AssemblerPredicates = [isVI], DecoderNamespace = "VI" in { |
| 843 | def _e32_vi : |
| 844 | VOPC_Real<!cast<VOPC_Pseudo>(NAME#"_e32"), SIEncodingFamily.VI>, |
| 845 | VOPCe<op{7-0}>; |
| 846 | |
| 847 | def _e64_vi : |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 848 | VOP3_Real<!cast<VOP3_Pseudo>(NAME#"_e64"), SIEncodingFamily.VI>, |
| 849 | VOP3a_vi <op, !cast<VOP3_Pseudo>(NAME#"_e64").Pfl> { |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 850 | // Encoding used for VOPC instructions encoded as VOP3 |
| 851 | // Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst |
| 852 | bits<8> sdst; |
| 853 | let Inst{7-0} = sdst; |
| 854 | } |
| 855 | } |
| 856 | |
| 857 | // for now left sdwa only for asm/dasm |
| 858 | // TODO: add corresponding pseudo |
| 859 | def _sdwa : VOPC_SDWA<op{7-0}, !cast<VOPC_Pseudo>(NAME#"_e32")>; |
| 860 | |
Valery Pykhtin | 355103f | 2016-09-23 09:08:07 +0000 | [diff] [blame] | 861 | def : VOPCInstAlias <!cast<VOP3_Pseudo>(NAME#"_e64"), |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 862 | !cast<Instruction>(NAME#"_e32_vi")> { |
| 863 | let AssemblerPredicate = isVI; |
| 864 | } |
| 865 | } |
| 866 | |
Valery Pykhtin | 2828b9b | 2016-09-19 14:39:49 +0000 | [diff] [blame] | 867 | defm V_CMP_CLASS_F32 : VOPC_Real_vi <0x10>; |
| 868 | defm V_CMPX_CLASS_F32 : VOPC_Real_vi <0x11>; |
| 869 | defm V_CMP_CLASS_F64 : VOPC_Real_vi <0x12>; |
| 870 | defm V_CMPX_CLASS_F64 : VOPC_Real_vi <0x13>; |
Konstantin Zhuravlyov | f86e4b7 | 2016-11-13 07:01:11 +0000 | [diff] [blame] | 871 | defm V_CMP_CLASS_F16 : VOPC_Real_vi <0x14>; |
| 872 | defm V_CMPX_CLASS_F16 : VOPC_Real_vi <0x15>; |
| 873 | |
| 874 | defm V_CMP_F_F16 : VOPC_Real_vi <0x20>; |
| 875 | defm V_CMP_LT_F16 : VOPC_Real_vi <0x21>; |
| 876 | defm V_CMP_EQ_F16 : VOPC_Real_vi <0x22>; |
| 877 | defm V_CMP_LE_F16 : VOPC_Real_vi <0x23>; |
| 878 | defm V_CMP_GT_F16 : VOPC_Real_vi <0x24>; |
| 879 | defm V_CMP_LG_F16 : VOPC_Real_vi <0x25>; |
| 880 | defm V_CMP_GE_F16 : VOPC_Real_vi <0x26>; |
| 881 | defm V_CMP_O_F16 : VOPC_Real_vi <0x27>; |
| 882 | defm V_CMP_U_F16 : VOPC_Real_vi <0x28>; |
| 883 | defm V_CMP_NGE_F16 : VOPC_Real_vi <0x29>; |
| 884 | defm V_CMP_NLG_F16 : VOPC_Real_vi <0x2a>; |
| 885 | defm V_CMP_NGT_F16 : VOPC_Real_vi <0x2b>; |
| 886 | defm V_CMP_NLE_F16 : VOPC_Real_vi <0x2c>; |
| 887 | defm V_CMP_NEQ_F16 : VOPC_Real_vi <0x2d>; |
| 888 | defm V_CMP_NLT_F16 : VOPC_Real_vi <0x2e>; |
| 889 | defm V_CMP_TRU_F16 : VOPC_Real_vi <0x2f>; |
| 890 | |
| 891 | defm V_CMPX_F_F16 : VOPC_Real_vi <0x30>; |
| 892 | defm V_CMPX_LT_F16 : VOPC_Real_vi <0x31>; |
| 893 | defm V_CMPX_EQ_F16 : VOPC_Real_vi <0x32>; |
| 894 | defm V_CMPX_LE_F16 : VOPC_Real_vi <0x33>; |
| 895 | defm V_CMPX_GT_F16 : VOPC_Real_vi <0x34>; |
| 896 | defm V_CMPX_LG_F16 : VOPC_Real_vi <0x35>; |
| 897 | defm V_CMPX_GE_F16 : VOPC_Real_vi <0x36>; |
| 898 | defm V_CMPX_O_F16 : VOPC_Real_vi <0x37>; |
| 899 | defm V_CMPX_U_F16 : VOPC_Real_vi <0x38>; |
| 900 | defm V_CMPX_NGE_F16 : VOPC_Real_vi <0x39>; |
| 901 | defm V_CMPX_NLG_F16 : VOPC_Real_vi <0x3a>; |
| 902 | defm V_CMPX_NGT_F16 : VOPC_Real_vi <0x3b>; |
| 903 | defm V_CMPX_NLE_F16 : VOPC_Real_vi <0x3c>; |
| 904 | defm V_CMPX_NEQ_F16 : VOPC_Real_vi <0x3d>; |
| 905 | defm V_CMPX_NLT_F16 : VOPC_Real_vi <0x3e>; |
| 906 | defm V_CMPX_TRU_F16 : VOPC_Real_vi <0x3f>; |
| 907 | |
| 908 | defm V_CMP_F_F32 : VOPC_Real_vi <0x40>; |
| 909 | defm V_CMP_LT_F32 : VOPC_Real_vi <0x41>; |
| 910 | defm V_CMP_EQ_F32 : VOPC_Real_vi <0x42>; |
| 911 | defm V_CMP_LE_F32 : VOPC_Real_vi <0x43>; |
| 912 | defm V_CMP_GT_F32 : VOPC_Real_vi <0x44>; |
| 913 | defm V_CMP_LG_F32 : VOPC_Real_vi <0x45>; |
| 914 | defm V_CMP_GE_F32 : VOPC_Real_vi <0x46>; |
| 915 | defm V_CMP_O_F32 : VOPC_Real_vi <0x47>; |
| 916 | defm V_CMP_U_F32 : VOPC_Real_vi <0x48>; |
| 917 | defm V_CMP_NGE_F32 : VOPC_Real_vi <0x49>; |
| 918 | defm V_CMP_NLG_F32 : VOPC_Real_vi <0x4a>; |
| 919 | defm V_CMP_NGT_F32 : VOPC_Real_vi <0x4b>; |
| 920 | defm V_CMP_NLE_F32 : VOPC_Real_vi <0x4c>; |
| 921 | defm V_CMP_NEQ_F32 : VOPC_Real_vi <0x4d>; |
| 922 | defm V_CMP_NLT_F32 : VOPC_Real_vi <0x4e>; |
| 923 | defm V_CMP_TRU_F32 : VOPC_Real_vi <0x4f>; |
| 924 | |
| 925 | defm V_CMPX_F_F32 : VOPC_Real_vi <0x50>; |
| 926 | defm V_CMPX_LT_F32 : VOPC_Real_vi <0x51>; |
| 927 | defm V_CMPX_EQ_F32 : VOPC_Real_vi <0x52>; |
| 928 | defm V_CMPX_LE_F32 : VOPC_Real_vi <0x53>; |
| 929 | defm V_CMPX_GT_F32 : VOPC_Real_vi <0x54>; |
| 930 | defm V_CMPX_LG_F32 : VOPC_Real_vi <0x55>; |
| 931 | defm V_CMPX_GE_F32 : VOPC_Real_vi <0x56>; |
| 932 | defm V_CMPX_O_F32 : VOPC_Real_vi <0x57>; |
| 933 | defm V_CMPX_U_F32 : VOPC_Real_vi <0x58>; |
| 934 | defm V_CMPX_NGE_F32 : VOPC_Real_vi <0x59>; |
| 935 | defm V_CMPX_NLG_F32 : VOPC_Real_vi <0x5a>; |
| 936 | defm V_CMPX_NGT_F32 : VOPC_Real_vi <0x5b>; |
| 937 | defm V_CMPX_NLE_F32 : VOPC_Real_vi <0x5c>; |
| 938 | defm V_CMPX_NEQ_F32 : VOPC_Real_vi <0x5d>; |
| 939 | defm V_CMPX_NLT_F32 : VOPC_Real_vi <0x5e>; |
| 940 | defm V_CMPX_TRU_F32 : VOPC_Real_vi <0x5f>; |
| 941 | |
| 942 | defm V_CMP_F_F64 : VOPC_Real_vi <0x60>; |
| 943 | defm V_CMP_LT_F64 : VOPC_Real_vi <0x61>; |
| 944 | defm V_CMP_EQ_F64 : VOPC_Real_vi <0x62>; |
| 945 | defm V_CMP_LE_F64 : VOPC_Real_vi <0x63>; |
| 946 | defm V_CMP_GT_F64 : VOPC_Real_vi <0x64>; |
| 947 | defm V_CMP_LG_F64 : VOPC_Real_vi <0x65>; |
| 948 | defm V_CMP_GE_F64 : VOPC_Real_vi <0x66>; |
| 949 | defm V_CMP_O_F64 : VOPC_Real_vi <0x67>; |
| 950 | defm V_CMP_U_F64 : VOPC_Real_vi <0x68>; |
| 951 | defm V_CMP_NGE_F64 : VOPC_Real_vi <0x69>; |
| 952 | defm V_CMP_NLG_F64 : VOPC_Real_vi <0x6a>; |
| 953 | defm V_CMP_NGT_F64 : VOPC_Real_vi <0x6b>; |
| 954 | defm V_CMP_NLE_F64 : VOPC_Real_vi <0x6c>; |
| 955 | defm V_CMP_NEQ_F64 : VOPC_Real_vi <0x6d>; |
| 956 | defm V_CMP_NLT_F64 : VOPC_Real_vi <0x6e>; |
| 957 | defm V_CMP_TRU_F64 : VOPC_Real_vi <0x6f>; |
| 958 | |
| 959 | defm V_CMPX_F_F64 : VOPC_Real_vi <0x70>; |
| 960 | defm V_CMPX_LT_F64 : VOPC_Real_vi <0x71>; |
| 961 | defm V_CMPX_EQ_F64 : VOPC_Real_vi <0x72>; |
| 962 | defm V_CMPX_LE_F64 : VOPC_Real_vi <0x73>; |
| 963 | defm V_CMPX_GT_F64 : VOPC_Real_vi <0x74>; |
| 964 | defm V_CMPX_LG_F64 : VOPC_Real_vi <0x75>; |
| 965 | defm V_CMPX_GE_F64 : VOPC_Real_vi <0x76>; |
| 966 | defm V_CMPX_O_F64 : VOPC_Real_vi <0x77>; |
| 967 | defm V_CMPX_U_F64 : VOPC_Real_vi <0x78>; |
| 968 | defm V_CMPX_NGE_F64 : VOPC_Real_vi <0x79>; |
| 969 | defm V_CMPX_NLG_F64 : VOPC_Real_vi <0x7a>; |
| 970 | defm V_CMPX_NGT_F64 : VOPC_Real_vi <0x7b>; |
| 971 | defm V_CMPX_NLE_F64 : VOPC_Real_vi <0x7c>; |
| 972 | defm V_CMPX_NEQ_F64 : VOPC_Real_vi <0x7d>; |
| 973 | defm V_CMPX_NLT_F64 : VOPC_Real_vi <0x7e>; |
| 974 | defm V_CMPX_TRU_F64 : VOPC_Real_vi <0x7f>; |
| 975 | |
| 976 | defm V_CMP_F_I32 : VOPC_Real_vi <0xc0>; |
| 977 | defm V_CMP_LT_I32 : VOPC_Real_vi <0xc1>; |
| 978 | defm V_CMP_EQ_I32 : VOPC_Real_vi <0xc2>; |
| 979 | defm V_CMP_LE_I32 : VOPC_Real_vi <0xc3>; |
| 980 | defm V_CMP_GT_I32 : VOPC_Real_vi <0xc4>; |
| 981 | defm V_CMP_NE_I32 : VOPC_Real_vi <0xc5>; |
| 982 | defm V_CMP_GE_I32 : VOPC_Real_vi <0xc6>; |
| 983 | defm V_CMP_T_I32 : VOPC_Real_vi <0xc7>; |
| 984 | |
| 985 | defm V_CMPX_F_I32 : VOPC_Real_vi <0xd0>; |
| 986 | defm V_CMPX_LT_I32 : VOPC_Real_vi <0xd1>; |
| 987 | defm V_CMPX_EQ_I32 : VOPC_Real_vi <0xd2>; |
| 988 | defm V_CMPX_LE_I32 : VOPC_Real_vi <0xd3>; |
| 989 | defm V_CMPX_GT_I32 : VOPC_Real_vi <0xd4>; |
| 990 | defm V_CMPX_NE_I32 : VOPC_Real_vi <0xd5>; |
| 991 | defm V_CMPX_GE_I32 : VOPC_Real_vi <0xd6>; |
| 992 | defm V_CMPX_T_I32 : VOPC_Real_vi <0xd7>; |
| 993 | |
| 994 | defm V_CMP_F_I64 : VOPC_Real_vi <0xe0>; |
| 995 | defm V_CMP_LT_I64 : VOPC_Real_vi <0xe1>; |
| 996 | defm V_CMP_EQ_I64 : VOPC_Real_vi <0xe2>; |
| 997 | defm V_CMP_LE_I64 : VOPC_Real_vi <0xe3>; |
| 998 | defm V_CMP_GT_I64 : VOPC_Real_vi <0xe4>; |
| 999 | defm V_CMP_NE_I64 : VOPC_Real_vi <0xe5>; |
| 1000 | defm V_CMP_GE_I64 : VOPC_Real_vi <0xe6>; |
| 1001 | defm V_CMP_T_I64 : VOPC_Real_vi <0xe7>; |
| 1002 | |
| 1003 | defm V_CMPX_F_I64 : VOPC_Real_vi <0xf0>; |
| 1004 | defm V_CMPX_LT_I64 : VOPC_Real_vi <0xf1>; |
| 1005 | defm V_CMPX_EQ_I64 : VOPC_Real_vi <0xf2>; |
| 1006 | defm V_CMPX_LE_I64 : VOPC_Real_vi <0xf3>; |
| 1007 | defm V_CMPX_GT_I64 : VOPC_Real_vi <0xf4>; |
| 1008 | defm V_CMPX_NE_I64 : VOPC_Real_vi <0xf5>; |
| 1009 | defm V_CMPX_GE_I64 : VOPC_Real_vi <0xf6>; |
| 1010 | defm V_CMPX_T_I64 : VOPC_Real_vi <0xf7>; |
| 1011 | |
| 1012 | defm V_CMP_F_U32 : VOPC_Real_vi <0xc8>; |
| 1013 | defm V_CMP_LT_U32 : VOPC_Real_vi <0xc9>; |
| 1014 | defm V_CMP_EQ_U32 : VOPC_Real_vi <0xca>; |
| 1015 | defm V_CMP_LE_U32 : VOPC_Real_vi <0xcb>; |
| 1016 | defm V_CMP_GT_U32 : VOPC_Real_vi <0xcc>; |
| 1017 | defm V_CMP_NE_U32 : VOPC_Real_vi <0xcd>; |
| 1018 | defm V_CMP_GE_U32 : VOPC_Real_vi <0xce>; |
| 1019 | defm V_CMP_T_U32 : VOPC_Real_vi <0xcf>; |
| 1020 | |
| 1021 | defm V_CMPX_F_U32 : VOPC_Real_vi <0xd8>; |
| 1022 | defm V_CMPX_LT_U32 : VOPC_Real_vi <0xd9>; |
| 1023 | defm V_CMPX_EQ_U32 : VOPC_Real_vi <0xda>; |
| 1024 | defm V_CMPX_LE_U32 : VOPC_Real_vi <0xdb>; |
| 1025 | defm V_CMPX_GT_U32 : VOPC_Real_vi <0xdc>; |
| 1026 | defm V_CMPX_NE_U32 : VOPC_Real_vi <0xdd>; |
| 1027 | defm V_CMPX_GE_U32 : VOPC_Real_vi <0xde>; |
| 1028 | defm V_CMPX_T_U32 : VOPC_Real_vi <0xdf>; |
| 1029 | |
| 1030 | defm V_CMP_F_U64 : VOPC_Real_vi <0xe8>; |
| 1031 | defm V_CMP_LT_U64 : VOPC_Real_vi <0xe9>; |
| 1032 | defm V_CMP_EQ_U64 : VOPC_Real_vi <0xea>; |
| 1033 | defm V_CMP_LE_U64 : VOPC_Real_vi <0xeb>; |
| 1034 | defm V_CMP_GT_U64 : VOPC_Real_vi <0xec>; |
| 1035 | defm V_CMP_NE_U64 : VOPC_Real_vi <0xed>; |
| 1036 | defm V_CMP_GE_U64 : VOPC_Real_vi <0xee>; |
| 1037 | defm V_CMP_T_U64 : VOPC_Real_vi <0xef>; |
| 1038 | |
| 1039 | defm V_CMPX_F_U64 : VOPC_Real_vi <0xf8>; |
| 1040 | defm V_CMPX_LT_U64 : VOPC_Real_vi <0xf9>; |
| 1041 | defm V_CMPX_EQ_U64 : VOPC_Real_vi <0xfa>; |
| 1042 | defm V_CMPX_LE_U64 : VOPC_Real_vi <0xfb>; |
| 1043 | defm V_CMPX_GT_U64 : VOPC_Real_vi <0xfc>; |
| 1044 | defm V_CMPX_NE_U64 : VOPC_Real_vi <0xfd>; |
| 1045 | defm V_CMPX_GE_U64 : VOPC_Real_vi <0xfe>; |
| 1046 | defm V_CMPX_T_U64 : VOPC_Real_vi <0xff>; |