blob: 52bbfa1e75b7116bfc95e83a8332139134d52ef4 [file] [log] [blame]
Alex Bradbury89718422017-10-19 21:37:38 +00001//===-- RISCVISelLowering.h - RISCV DAG Lowering Interface ------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that RISCV uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_LIB_TARGET_RISCV_RISCVISELLOWERING_H
16#define LLVM_LIB_TARGET_RISCV_RISCVISELLOWERING_H
17
18#include "RISCV.h"
19#include "llvm/CodeGen/SelectionDAG.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000020#include "llvm/CodeGen/TargetLowering.h"
Alex Bradbury89718422017-10-19 21:37:38 +000021
22namespace llvm {
23class RISCVSubtarget;
24namespace RISCVISD {
25enum NodeType : unsigned {
26 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Alex Bradburya3376752017-11-08 13:41:21 +000027 RET_FLAG,
Alex Bradbury65385162017-11-21 07:51:32 +000028 CALL,
Alex Bradbury0b4175f2018-04-12 05:34:25 +000029 SELECT_CC,
30 BuildPairF64,
Mandeep Singh Grangddcb9562018-05-23 22:44:08 +000031 SplitF64,
32 TAIL
Alex Bradbury89718422017-10-19 21:37:38 +000033};
34}
35
36class RISCVTargetLowering : public TargetLowering {
37 const RISCVSubtarget &Subtarget;
38
39public:
40 explicit RISCVTargetLowering(const TargetMachine &TM,
41 const RISCVSubtarget &STI);
42
Alex Bradbury09926292018-04-26 12:13:48 +000043 bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty,
44 unsigned AS,
45 Instruction *I = nullptr) const override;
Alex Bradburydcbff632018-04-26 13:15:17 +000046 bool isLegalICmpImmediate(int64_t Imm) const override;
Alex Bradbury5c41ece2018-04-26 13:00:37 +000047 bool isLegalAddImmediate(int64_t Imm) const override;
Alex Bradbury130b8b32018-04-26 13:37:00 +000048 bool isTruncateFree(Type *SrcTy, Type *DstTy) const override;
49 bool isTruncateFree(EVT SrcVT, EVT DstVT) const override;
Alex Bradbury15e894b2018-04-26 14:04:18 +000050 bool isZExtFree(SDValue Val, EVT VT2) const override;
Alex Bradbury09926292018-04-26 12:13:48 +000051
Alex Bradbury89718422017-10-19 21:37:38 +000052 // Provide custom lowering hooks for some operations.
53 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
54
55 // This method returns the name of a target specific DAG node.
56 const char *getTargetNodeName(unsigned Opcode) const override;
57
Alex Bradbury9330e642018-01-10 20:05:09 +000058 std::pair<unsigned, const TargetRegisterClass *>
59 getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
60 StringRef Constraint, MVT VT) const override;
61
Alex Bradbury65385162017-11-21 07:51:32 +000062 MachineBasicBlock *
63 EmitInstrWithCustomInserter(MachineInstr &MI,
64 MachineBasicBlock *BB) const override;
65
Shiva Chenbbf4c5c2018-02-02 02:43:18 +000066 EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Context,
67 EVT VT) const override;
68
Alex Bradbury89718422017-10-19 21:37:38 +000069private:
Alex Bradburydc31c612017-12-11 12:49:02 +000070 void analyzeInputArgs(MachineFunction &MF, CCState &CCInfo,
71 const SmallVectorImpl<ISD::InputArg> &Ins,
72 bool IsRet) const;
73 void analyzeOutputArgs(MachineFunction &MF, CCState &CCInfo,
74 const SmallVectorImpl<ISD::OutputArg> &Outs,
Alex Bradburyc85be0d2018-01-10 19:41:03 +000075 bool IsRet, CallLoweringInfo *CLI) const;
Alex Bradbury89718422017-10-19 21:37:38 +000076 // Lower incoming arguments, copy physregs into vregs
77 SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv,
78 bool IsVarArg,
79 const SmallVectorImpl<ISD::InputArg> &Ins,
80 const SDLoc &DL, SelectionDAG &DAG,
81 SmallVectorImpl<SDValue> &InVals) const override;
Alex Bradburydc31c612017-12-11 12:49:02 +000082 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
83 bool IsVarArg,
84 const SmallVectorImpl<ISD::OutputArg> &Outs,
85 LLVMContext &Context) const override;
Alex Bradbury89718422017-10-19 21:37:38 +000086 SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool IsVarArg,
87 const SmallVectorImpl<ISD::OutputArg> &Outs,
88 const SmallVectorImpl<SDValue> &OutVals, const SDLoc &DL,
89 SelectionDAG &DAG) const override;
Alex Bradburya3376752017-11-08 13:41:21 +000090 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
91 SmallVectorImpl<SDValue> &InVals) const override;
Alex Bradbury89718422017-10-19 21:37:38 +000092 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
93 Type *Ty) const override {
94 return true;
95 }
Alex Bradburyec8aa912017-11-08 13:24:21 +000096 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Alex Bradburyffc435e2017-11-21 08:11:03 +000097 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Alex Bradbury80c8eb72018-03-20 13:26:12 +000098 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
Alex Bradburyffc435e2017-11-21 08:11:03 +000099 SDValue lowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const;
Alex Bradbury65385162017-11-21 07:51:32 +0000100 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
Alex Bradburyc85be0d2018-01-10 19:41:03 +0000101 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Alex Bradbury70f137b2018-01-10 20:12:00 +0000102 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
103 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
Mandeep Singh Grangddcb9562018-05-23 22:44:08 +0000104
105 bool IsEligibleForTailCallOptimization(CCState &CCInfo,
106 CallLoweringInfo &CLI, MachineFunction &MF,
107 const SmallVector<CCValAssign, 16> &ArgLocs) const;
Alex Bradbury89718422017-10-19 21:37:38 +0000108};
109}
110
111#endif