blob: 441baed9b4342e9715ee52b288b65e2795bcc57b [file] [log] [blame]
Tom Stellard347ac792015-06-26 21:15:07 +00001//===-- AMDGPUBaseInfo.cpp - AMDGPU Base encoding information--------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9#include "AMDGPUBaseInfo.h"
Tom Stellarde3b5aea2015-12-02 17:00:42 +000010#include "AMDGPU.h"
11#include "llvm/IR/GlobalValue.h"
Tom Stellarde135ffd2015-09-25 21:41:28 +000012#include "llvm/MC/MCContext.h"
13#include "llvm/MC/MCSectionELF.h"
Tom Stellard347ac792015-06-26 21:15:07 +000014#include "llvm/MC/SubtargetFeature.h"
15
16#define GET_SUBTARGETINFO_ENUM
17#include "AMDGPUGenSubtargetInfo.inc"
18#undef GET_SUBTARGETINFO_ENUM
19
20namespace llvm {
21namespace AMDGPU {
22
23IsaVersion getIsaVersion(const FeatureBitset &Features) {
24
25 if (Features.test(FeatureISAVersion7_0_0))
26 return {7, 0, 0};
27
28 if (Features.test(FeatureISAVersion7_0_1))
29 return {7, 0, 1};
30
31 if (Features.test(FeatureISAVersion8_0_0))
32 return {8, 0, 0};
33
34 if (Features.test(FeatureISAVersion8_0_1))
35 return {8, 0, 1};
36
37 return {0, 0, 0};
38}
39
Tom Stellardff7416b2015-06-26 21:58:31 +000040void initDefaultAMDKernelCodeT(amd_kernel_code_t &Header,
41 const FeatureBitset &Features) {
42
43 IsaVersion ISA = getIsaVersion(Features);
44
45 memset(&Header, 0, sizeof(Header));
46
47 Header.amd_kernel_code_version_major = 1;
48 Header.amd_kernel_code_version_minor = 0;
49 Header.amd_machine_kind = 1; // AMD_MACHINE_KIND_AMDGPU
50 Header.amd_machine_version_major = ISA.Major;
51 Header.amd_machine_version_minor = ISA.Minor;
52 Header.amd_machine_version_stepping = ISA.Stepping;
53 Header.kernel_code_entry_byte_offset = sizeof(Header);
54 // wavefront_size is specified as a power of 2: 2^6 = 64 threads.
55 Header.wavefront_size = 6;
56 // These alignment values are specified in powers of two, so alignment =
57 // 2^n. The minimum alignment is 2^4 = 16.
58 Header.kernarg_segment_alignment = 4;
59 Header.group_segment_alignment = 4;
60 Header.private_segment_alignment = 4;
61}
62
Tom Stellarde135ffd2015-09-25 21:41:28 +000063MCSection *getHSATextSection(MCContext &Ctx) {
64 return Ctx.getELFSection(".hsatext", ELF::SHT_PROGBITS,
65 ELF::SHF_ALLOC | ELF::SHF_WRITE |
66 ELF::SHF_EXECINSTR |
67 ELF::SHF_AMDGPU_HSA_AGENT |
68 ELF::SHF_AMDGPU_HSA_CODE);
69}
70
Tom Stellard00f2f912015-12-02 19:47:57 +000071MCSection *getHSADataGlobalAgentSection(MCContext &Ctx) {
72 return Ctx.getELFSection(".hsadata_global_agent", ELF::SHT_PROGBITS,
73 ELF::SHF_ALLOC | ELF::SHF_WRITE |
74 ELF::SHF_AMDGPU_HSA_GLOBAL |
75 ELF::SHF_AMDGPU_HSA_AGENT);
76}
77
78MCSection *getHSADataGlobalProgramSection(MCContext &Ctx) {
79 return Ctx.getELFSection(".hsadata_global_program", ELF::SHT_PROGBITS,
80 ELF::SHF_ALLOC | ELF::SHF_WRITE |
81 ELF::SHF_AMDGPU_HSA_GLOBAL);
82}
83
Tom Stellard9760f032015-12-03 03:34:32 +000084MCSection *getHSARodataReadonlyAgentSection(MCContext &Ctx) {
85 return Ctx.getELFSection(".hsarodata_readonly_agent", ELF::SHT_PROGBITS,
86 ELF::SHF_ALLOC | ELF::SHF_AMDGPU_HSA_READONLY |
87 ELF::SHF_AMDGPU_HSA_AGENT);
88}
89
Tom Stellarde3b5aea2015-12-02 17:00:42 +000090bool isGroupSegment(const GlobalValue *GV) {
91 return GV->getType()->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
92}
93
Tom Stellard00f2f912015-12-02 19:47:57 +000094bool isGlobalSegment(const GlobalValue *GV) {
95 return GV->getType()->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
96}
97
98bool isReadOnlySegment(const GlobalValue *GV) {
99 return GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
100}
101
Tom Stellard347ac792015-06-26 21:15:07 +0000102} // End namespace AMDGPU
103} // End namespace llvm