blob: 4df489df06f8321e4f727f7a4effedf1ca71c1e8 [file] [log] [blame]
Guillaume Chateletc9f727b2018-06-13 13:24:41 +00001//===-- SnippetGeneratorTest.cpp --------------------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "../Common/AssemblerUtils.h"
11#include "Latency.h"
12#include "LlvmState.h"
13#include "MCInstrDescView.h"
14#include "RegisterAliasing.h"
15#include "Uops.h"
16#include "X86InstrInfo.h"
17
18#include <unordered_set>
19
20namespace exegesis {
Guillaume Chateletfb943542018-08-01 14:41:45 +000021
22void InitializeX86ExegesisTarget();
23
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000024namespace {
25
Guillaume Chatelet1ebb6752018-06-20 11:09:36 +000026using testing::AnyOf;
27using testing::ElementsAre;
Guillaume Chateletef6cef52018-06-20 08:52:30 +000028using testing::HasSubstr;
29using testing::Not;
30using testing::SizeIs;
Clement Courbeta51efc22018-06-25 13:12:02 +000031using testing::UnorderedElementsAre;
Guillaume Chateletef6cef52018-06-20 08:52:30 +000032
33MATCHER(IsInvalid, "") { return !arg.isValid(); }
34MATCHER(IsReg, "") { return arg.isReg(); }
35
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000036class X86SnippetGeneratorTest : public ::testing::Test {
37protected:
38 X86SnippetGeneratorTest()
Guillaume Chateletb391f242018-06-13 14:07:36 +000039 : State("x86_64-unknown-linux", "haswell"),
40 MCInstrInfo(State.getInstrInfo()), MCRegisterInfo(State.getRegInfo()) {}
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000041
42 static void SetUpTestCase() {
43 LLVMInitializeX86TargetInfo();
44 LLVMInitializeX86TargetMC();
45 LLVMInitializeX86Target();
46 LLVMInitializeX86AsmPrinter();
Guillaume Chateletfb943542018-08-01 14:41:45 +000047 InitializeX86ExegesisTarget();
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000048 }
49
50 const LLVMState State;
51 const llvm::MCInstrInfo &MCInstrInfo;
52 const llvm::MCRegisterInfo &MCRegisterInfo;
53};
54
Clement Courbetd939f6d2018-09-13 07:40:53 +000055template <typename SnippetGeneratorT>
Guillaume Chateletef6cef52018-06-20 08:52:30 +000056class SnippetGeneratorTest : public X86SnippetGeneratorTest {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000057protected:
Clement Courbetd939f6d2018-09-13 07:40:53 +000058 SnippetGeneratorTest() : Generator(State) {}
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000059
Guillaume Chatelete60866a2018-08-03 09:29:38 +000060 CodeTemplate checkAndGetCodeTemplate(unsigned Opcode) {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000061 randomGenerator().seed(0); // Initialize seed.
Guillaume Chatelet9b592382018-10-10 14:57:32 +000062 const Instruction Instr(State, Opcode);
63 auto CodeTemplateOrError = Generator.generateCodeTemplate(Instr);
Guillaume Chatelete60866a2018-08-03 09:29:38 +000064 EXPECT_FALSE(CodeTemplateOrError.takeError()); // Valid configuration.
65 return std::move(CodeTemplateOrError.get());
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000066 }
67
Clement Courbetd939f6d2018-09-13 07:40:53 +000068 SnippetGeneratorT Generator;
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000069};
70
Clement Courbetd939f6d2018-09-13 07:40:53 +000071using LatencySnippetGeneratorTest =
72 SnippetGeneratorTest<LatencySnippetGenerator>;
Guillaume Chateletef6cef52018-06-20 08:52:30 +000073
Clement Courbetd939f6d2018-09-13 07:40:53 +000074using UopsSnippetGeneratorTest = SnippetGeneratorTest<UopsSnippetGenerator>;
Guillaume Chateletef6cef52018-06-20 08:52:30 +000075
Clement Courbetd939f6d2018-09-13 07:40:53 +000076TEST_F(LatencySnippetGeneratorTest, ImplicitSelfDependency) {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000077 // ADC16i16 self alias because of implicit use and def.
78
79 // explicit use 0 : imm
80 // implicit def : AX
81 // implicit def : EFLAGS
82 // implicit use : AX
83 // implicit use : EFLAGS
84 const unsigned Opcode = llvm::X86::ADC16i16;
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000085 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitDefs()[0], llvm::X86::AX);
86 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitDefs()[1], llvm::X86::EFLAGS);
87 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitUses()[0], llvm::X86::AX);
88 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitUses()[1], llvm::X86::EFLAGS);
Guillaume Chatelete60866a2018-08-03 09:29:38 +000089 const CodeTemplate CT = checkAndGetCodeTemplate(Opcode);
90 EXPECT_THAT(CT.Info, HasSubstr("implicit"));
91 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +000092 const InstructionTemplate &IT = CT.Instructions[0];
93 EXPECT_THAT(IT.getOpcode(), Opcode);
94 ASSERT_THAT(IT.VariableValues, SizeIs(1)); // Imm.
95 EXPECT_THAT(IT.VariableValues[0], IsInvalid()) << "Immediate is not set";
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000096}
97
Clement Courbetd939f6d2018-09-13 07:40:53 +000098TEST_F(LatencySnippetGeneratorTest, ExplicitSelfDependency) {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +000099 // ADD16ri self alias because Op0 and Op1 are tied together.
100
101 // explicit def 0 : reg RegClass=GR16
102 // explicit use 1 : reg RegClass=GR16 | TIED_TO:0
103 // explicit use 2 : imm
104 // implicit def : EFLAGS
105 const unsigned Opcode = llvm::X86::ADD16ri;
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000106 EXPECT_THAT(MCInstrInfo.get(Opcode).getImplicitDefs()[0], llvm::X86::EFLAGS);
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000107 const CodeTemplate CT = checkAndGetCodeTemplate(Opcode);
108 EXPECT_THAT(CT.Info, HasSubstr("explicit"));
109 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000110 const InstructionTemplate &IT = CT.Instructions[0];
111 EXPECT_THAT(IT.getOpcode(), Opcode);
112 ASSERT_THAT(IT.VariableValues, SizeIs(2));
113 EXPECT_THAT(IT.VariableValues[0], IsReg()) << "Operand 0 and 1";
114 EXPECT_THAT(IT.VariableValues[1], IsInvalid()) << "Operand 2 is not set";
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000115}
116
Clement Courbetd939f6d2018-09-13 07:40:53 +0000117TEST_F(LatencySnippetGeneratorTest, DependencyThroughOtherOpcode) {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000118 // CMP64rr
119 // explicit use 0 : reg RegClass=GR64
120 // explicit use 1 : reg RegClass=GR64
121 // implicit def : EFLAGS
122
123 const unsigned Opcode = llvm::X86::CMP64rr;
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000124 const CodeTemplate CT = checkAndGetCodeTemplate(Opcode);
125 EXPECT_THAT(CT.Info, HasSubstr("cycle through"));
126 ASSERT_THAT(CT.Instructions, SizeIs(2));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000127 const InstructionTemplate &IT = CT.Instructions[0];
128 EXPECT_THAT(IT.getOpcode(), Opcode);
129 ASSERT_THAT(IT.VariableValues, SizeIs(2));
130 EXPECT_THAT(IT.VariableValues, AnyOf(ElementsAre(IsReg(), IsInvalid()),
Guillaume Chatelet1ebb6752018-06-20 11:09:36 +0000131 ElementsAre(IsInvalid(), IsReg())));
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000132 EXPECT_THAT(CT.Instructions[1].getOpcode(), Not(Opcode));
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000133 // TODO: check that the two instructions alias each other.
134}
135
Clement Courbetd939f6d2018-09-13 07:40:53 +0000136TEST_F(LatencySnippetGeneratorTest, LAHF) {
Guillaume Chatelet60e3d582018-06-13 13:53:56 +0000137 const unsigned Opcode = llvm::X86::LAHF;
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000138 const CodeTemplate CT = checkAndGetCodeTemplate(Opcode);
139 EXPECT_THAT(CT.Info, HasSubstr("cycle through"));
140 ASSERT_THAT(CT.Instructions, SizeIs(2));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000141 const InstructionTemplate &IT = CT.Instructions[0];
142 EXPECT_THAT(IT.getOpcode(), Opcode);
143 ASSERT_THAT(IT.VariableValues, SizeIs(0));
Guillaume Chatelet60e3d582018-06-13 13:53:56 +0000144}
145
Clement Courbetd939f6d2018-09-13 07:40:53 +0000146TEST_F(UopsSnippetGeneratorTest, ParallelInstruction) {
Guillaume Chateletef6cef52018-06-20 08:52:30 +0000147 // BNDCL32rr is parallel no matter what.
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000148
149 // explicit use 0 : reg RegClass=BNDR
150 // explicit use 1 : reg RegClass=GR32
151
152 const unsigned Opcode = llvm::X86::BNDCL32rr;
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000153 const CodeTemplate CT = checkAndGetCodeTemplate(Opcode);
154 EXPECT_THAT(CT.Info, HasSubstr("parallel"));
155 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000156 const InstructionTemplate &IT = CT.Instructions[0];
157 EXPECT_THAT(IT.getOpcode(), Opcode);
158 ASSERT_THAT(IT.VariableValues, SizeIs(2));
159 EXPECT_THAT(IT.VariableValues[0], IsInvalid());
160 EXPECT_THAT(IT.VariableValues[1], IsInvalid());
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000161}
162
Clement Courbetd939f6d2018-09-13 07:40:53 +0000163TEST_F(UopsSnippetGeneratorTest, SerialInstruction) {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000164 // CDQ is serial no matter what.
165
166 // implicit def : EAX
167 // implicit def : EDX
168 // implicit use : EAX
169 const unsigned Opcode = llvm::X86::CDQ;
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000170 const CodeTemplate CT = checkAndGetCodeTemplate(Opcode);
171 EXPECT_THAT(CT.Info, HasSubstr("serial"));
172 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000173 const InstructionTemplate &IT = CT.Instructions[0];
174 EXPECT_THAT(IT.getOpcode(), Opcode);
175 ASSERT_THAT(IT.VariableValues, SizeIs(0));
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000176}
177
Clement Courbetd939f6d2018-09-13 07:40:53 +0000178TEST_F(UopsSnippetGeneratorTest, StaticRenaming) {
Guillaume Chatelet5dab6ad2018-10-10 12:58:40 +0000179 // CMOVA32rr has tied variables, we enumerate the possible values to execute
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000180 // as many in parallel as possible.
181
182 // explicit def 0 : reg RegClass=GR32
183 // explicit use 1 : reg RegClass=GR32 | TIED_TO:0
184 // explicit use 2 : reg RegClass=GR32
185 // implicit use : EFLAGS
186 const unsigned Opcode = llvm::X86::CMOVA32rr;
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000187 const CodeTemplate CT = checkAndGetCodeTemplate(Opcode);
188 EXPECT_THAT(CT.Info, HasSubstr("static renaming"));
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000189 constexpr const unsigned kInstructionCount = 15;
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000190 ASSERT_THAT(CT.Instructions, SizeIs(kInstructionCount));
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000191 std::unordered_set<unsigned> AllDefRegisters;
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000192 for (const auto &IT : CT.Instructions) {
193 ASSERT_THAT(IT.VariableValues, SizeIs(2));
194 AllDefRegisters.insert(IT.VariableValues[0].getReg());
Guillaume Chateletef6cef52018-06-20 08:52:30 +0000195 }
196 EXPECT_THAT(AllDefRegisters, SizeIs(kInstructionCount))
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000197 << "Each instruction writes to a different register";
198}
199
Clement Courbetd939f6d2018-09-13 07:40:53 +0000200TEST_F(UopsSnippetGeneratorTest, NoTiedVariables) {
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000201 // CMOV_GR32 has no tied variables, we make sure def and use are different
202 // from each other.
203
204 // explicit def 0 : reg RegClass=GR32
205 // explicit use 1 : reg RegClass=GR32
206 // explicit use 2 : reg RegClass=GR32
207 // explicit use 3 : imm
208 // implicit use : EFLAGS
209 const unsigned Opcode = llvm::X86::CMOV_GR32;
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000210 const CodeTemplate CT = checkAndGetCodeTemplate(Opcode);
211 EXPECT_THAT(CT.Info, HasSubstr("no tied variables"));
212 ASSERT_THAT(CT.Instructions, SizeIs(1));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000213 const InstructionTemplate &IT = CT.Instructions[0];
214 EXPECT_THAT(IT.getOpcode(), Opcode);
215 ASSERT_THAT(IT.VariableValues, SizeIs(4));
216 EXPECT_THAT(IT.VariableValues[0].getReg(), Not(IT.VariableValues[1].getReg()))
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000217 << "Def is different from first Use";
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000218 EXPECT_THAT(IT.VariableValues[0].getReg(), Not(IT.VariableValues[2].getReg()))
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000219 << "Def is different from second Use";
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000220 EXPECT_THAT(IT.VariableValues[3], IsInvalid());
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000221}
222
Clement Courbetd939f6d2018-09-13 07:40:53 +0000223TEST_F(UopsSnippetGeneratorTest, MemoryUse) {
Guillaume Chateletfb943542018-08-01 14:41:45 +0000224 // Mov32rm reads from memory.
225 const unsigned Opcode = llvm::X86::MOV32rm;
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000226 const CodeTemplate CT = checkAndGetCodeTemplate(Opcode);
227 EXPECT_THAT(CT.Info, HasSubstr("no tied variables"));
228 ASSERT_THAT(CT.Instructions,
Clement Courbetd939f6d2018-09-13 07:40:53 +0000229 SizeIs(UopsSnippetGenerator::kMinNumDifferentAddresses));
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000230 const InstructionTemplate &IT = CT.Instructions[0];
231 EXPECT_THAT(IT.getOpcode(), Opcode);
232 ASSERT_THAT(IT.VariableValues, SizeIs(6));
233 EXPECT_EQ(IT.VariableValues[2].getImm(), 1);
234 EXPECT_EQ(IT.VariableValues[3].getReg(), 0u);
235 EXPECT_EQ(IT.VariableValues[4].getImm(), 0);
236 EXPECT_EQ(IT.VariableValues[5].getReg(), 0u);
Guillaume Chateletfb943542018-08-01 14:41:45 +0000237}
238
Clement Courbetd939f6d2018-09-13 07:40:53 +0000239TEST_F(UopsSnippetGeneratorTest, MemoryUse_Movsb) {
Guillaume Chateletfb943542018-08-01 14:41:45 +0000240 // MOVSB writes to scratch memory register.
241 const unsigned Opcode = llvm::X86::MOVSB;
Guillaume Chatelet9b592382018-10-10 14:57:32 +0000242 const Instruction Instr(State, Opcode);
243 auto Error = Generator.generateCodeTemplate(Instr).takeError();
Guillaume Chateletfb943542018-08-01 14:41:45 +0000244 EXPECT_TRUE((bool)Error);
245 llvm::consumeError(std::move(Error));
246}
247
Clement Courbetd939f6d2018-09-13 07:40:53 +0000248class FakeSnippetGenerator : public SnippetGenerator {
Clement Courbeta51efc22018-06-25 13:12:02 +0000249public:
Clement Courbetd939f6d2018-09-13 07:40:53 +0000250 FakeSnippetGenerator(const LLVMState &State) : SnippetGenerator(State) {}
Clement Courbeta51efc22018-06-25 13:12:02 +0000251
252 Instruction createInstruction(unsigned Opcode) {
Guillaume Chateletee9c2a172018-10-10 14:22:48 +0000253 return Instruction(State, Opcode);
Clement Courbeta51efc22018-06-25 13:12:02 +0000254 }
255
256private:
Guillaume Chatelete60866a2018-08-03 09:29:38 +0000257 llvm::Expected<CodeTemplate>
Guillaume Chatelet9b592382018-10-10 14:57:32 +0000258 generateCodeTemplate(const Instruction &Instr) const override {
Clement Courbeta51efc22018-06-25 13:12:02 +0000259 return llvm::make_error<llvm::StringError>("not implemented",
260 llvm::inconvertibleErrorCode());
261 }
Clement Courbeta51efc22018-06-25 13:12:02 +0000262};
263
Clement Courbetd939f6d2018-09-13 07:40:53 +0000264using FakeSnippetGeneratorTest = SnippetGeneratorTest<FakeSnippetGenerator>;
Clement Courbeta51efc22018-06-25 13:12:02 +0000265
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000266testing::Matcher<const RegisterValue &> IsRegisterValue(unsigned Reg,
267 llvm::APInt Value) {
268 return testing::AllOf(testing::Field(&RegisterValue::Register, Reg),
269 testing::Field(&RegisterValue::Value, Value));
270}
271
272TEST_F(FakeSnippetGeneratorTest, ComputeRegisterInitialValuesAdd16ri) {
Clement Courbeta51efc22018-06-25 13:12:02 +0000273 // ADD16ri:
274 // explicit def 0 : reg RegClass=GR16
275 // explicit use 1 : reg RegClass=GR16 | TIED_TO:0
276 // explicit use 2 : imm
277 // implicit def : EFLAGS
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000278 InstructionTemplate IT(Generator.createInstruction(llvm::X86::ADD16ri));
279 IT.getValueFor(IT.Instr.Variables[0]) =
Clement Courbeta51efc22018-06-25 13:12:02 +0000280 llvm::MCOperand::createReg(llvm::X86::AX);
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000281 std::vector<InstructionTemplate> Snippet;
282 Snippet.push_back(std::move(IT));
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000283 const auto RIV = Generator.computeRegisterInitialValues(Snippet);
284 EXPECT_THAT(RIV, ElementsAre(IsRegisterValue(llvm::X86::AX, llvm::APInt())));
Clement Courbeta51efc22018-06-25 13:12:02 +0000285}
286
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000287TEST_F(FakeSnippetGeneratorTest, ComputeRegisterInitialValuesAdd64rr) {
Clement Courbeta51efc22018-06-25 13:12:02 +0000288 // ADD64rr:
289 // mov64ri rax, 42
290 // add64rr rax, rax, rbx
291 // -> only rbx needs defining.
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000292 std::vector<InstructionTemplate> Snippet;
Clement Courbeta51efc22018-06-25 13:12:02 +0000293 {
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000294 InstructionTemplate Mov(Generator.createInstruction(llvm::X86::MOV64ri));
Clement Courbeta51efc22018-06-25 13:12:02 +0000295 Mov.getValueFor(Mov.Instr.Variables[0]) =
296 llvm::MCOperand::createReg(llvm::X86::RAX);
297 Mov.getValueFor(Mov.Instr.Variables[1]) = llvm::MCOperand::createImm(42);
298 Snippet.push_back(std::move(Mov));
299 }
300 {
Guillaume Chatelet70ac0192018-09-27 09:23:04 +0000301 InstructionTemplate Add(Generator.createInstruction(llvm::X86::ADD64rr));
Clement Courbeta51efc22018-06-25 13:12:02 +0000302 Add.getValueFor(Add.Instr.Variables[0]) =
303 llvm::MCOperand::createReg(llvm::X86::RAX);
304 Add.getValueFor(Add.Instr.Variables[1]) =
305 llvm::MCOperand::createReg(llvm::X86::RBX);
306 Snippet.push_back(std::move(Add));
307 }
308
Guillaume Chateletc96a97b2018-09-20 12:22:18 +0000309 const auto RIV = Generator.computeRegisterInitialValues(Snippet);
310 EXPECT_THAT(RIV, ElementsAre(IsRegisterValue(llvm::X86::RBX, llvm::APInt())));
Clement Courbeta51efc22018-06-25 13:12:02 +0000311}
312
Guillaume Chateletc9f727b2018-06-13 13:24:41 +0000313} // namespace
314} // namespace exegesis