blob: 32d05a9da369d71b502bc2da9945897bfcc9de03 [file] [log] [blame]
Daniel Sanders308181e2014-06-12 10:44:10 +00001; RUN: llc -march=mips64el -mcpu=mips4 < %s | FileCheck %s -check-prefix=ALL -check-prefix=ACC
2; RUN: llc -march=mips64el -mcpu=mips64 < %s | FileCheck %s -check-prefix=ALL -check-prefix=ACC
3; RUN: llc -march=mips64el -mcpu=mips64r2 < %s | FileCheck %s -check-prefix=ALL -check-prefix=ACC
4; RUN: llc -march=mips64el -mcpu=mips64r6 < %s | FileCheck %s -check-prefix=ALL -check-prefix=GPR
5
6; FileCheck prefixes:
7; ALL - All targets
8; ACC - Targets with accumulator based mul/div (i.e. pre-MIPS32r6)
9; GPR - Targets with register based mul/div (i.e. MIPS32r6)
Akira Hatanaka430f9172011-12-02 22:31:36 +000010
11define i64 @m0(i64 %a0, i64 %a1) nounwind readnone {
12entry:
Daniel Sanders8bb4c852014-06-11 15:48:00 +000013; ALL-LABEL: m0:
Daniel Sanders308181e2014-06-12 10:44:10 +000014; ACC: dmult ${{[45]}}, ${{[45]}}
15; ACC: mflo $2
16; GPR: dmul $2, ${{[45]}}, ${{[45]}}
Akira Hatanaka430f9172011-12-02 22:31:36 +000017 %mul = mul i64 %a1, %a0
18 ret i64 %mul
19}
20
Akira Hatanakacb2a85b2011-12-20 23:10:57 +000021define i64 @m1(i64 %a) nounwind readnone {
22entry:
Daniel Sanders8bb4c852014-06-11 15:48:00 +000023; ALL-LABEL: m1:
24; ALL: lui $[[T0:[0-9]+]], 21845
25; ALL: addiu $[[T0]], $[[T0]], 21845
26; ALL: dsll $[[T0]], $[[T0]], 16
27; ALL: addiu $[[T0]], $[[T0]], 21845
28; ALL: dsll $[[T0]], $[[T0]], 16
29; ALL: addiu $[[T0]], $[[T0]], 21846
Daniel Sanders308181e2014-06-12 10:44:10 +000030
31; ACC: dmult $4, $[[T0]]
32; ACC: mfhi $[[T1:[0-9]+]]
33; GPR: dmuh $[[T1:[0-9]+]], $4, $[[T0]]
34
Daniel Sanders8bb4c852014-06-11 15:48:00 +000035; ALL: dsrl $2, $[[T1]], 63
36; ALL: daddu $2, $[[T1]], $2
Akira Hatanakacb2a85b2011-12-20 23:10:57 +000037 %div = sdiv i64 %a, 3
38 ret i64 %div
39}
40
Akira Hatanaka430f9172011-12-02 22:31:36 +000041define i64 @d0(i64 %a0, i64 %a1) nounwind readnone {
42entry:
Daniel Sanders8bb4c852014-06-11 15:48:00 +000043; ALL-LABEL: d0:
Daniel Sanders308181e2014-06-12 10:44:10 +000044; ACC: ddivu $zero, $4, $5
45; ACC: mflo $2
46; GPR: ddivu $2, $4, $5
Akira Hatanaka430f9172011-12-02 22:31:36 +000047 %div = udiv i64 %a0, %a1
48 ret i64 %div
49}
50
51define i64 @d1(i64 %a0, i64 %a1) nounwind readnone {
52entry:
Daniel Sanders8bb4c852014-06-11 15:48:00 +000053; ALL-LABEL: d1:
Daniel Sanders308181e2014-06-12 10:44:10 +000054; ACC: ddiv $zero, $4, $5
55; ACC: mflo $2
56; GPR: ddiv $2, $4, $5
Akira Hatanaka430f9172011-12-02 22:31:36 +000057 %div = sdiv i64 %a0, %a1
58 ret i64 %div
59}
60
61define i64 @d2(i64 %a0, i64 %a1) nounwind readnone {
62entry:
Daniel Sanders8bb4c852014-06-11 15:48:00 +000063; ALL-LABEL: d2:
Daniel Sanders308181e2014-06-12 10:44:10 +000064; ACC: ddivu $zero, $4, $5
65; ACC: mfhi $2
66; GPR: dmodu $2, $4, $5
Akira Hatanaka430f9172011-12-02 22:31:36 +000067 %rem = urem i64 %a0, %a1
68 ret i64 %rem
69}
70
71define i64 @d3(i64 %a0, i64 %a1) nounwind readnone {
72entry:
Daniel Sanders8bb4c852014-06-11 15:48:00 +000073; ALL-LABEL: d3:
Daniel Sanders308181e2014-06-12 10:44:10 +000074; ACC: ddiv $zero, $4, $5
75; ACC: mfhi $2
76; GPR: dmod $2, $4, $5
Akira Hatanaka430f9172011-12-02 22:31:36 +000077 %rem = srem i64 %a0, %a1
78 ret i64 %rem
79}