Ulrich Weigand | 9e3577f | 2013-05-06 16:17:29 +0000 | [diff] [blame^] | 1 | ; Test 32-bit floating-point comparison. |
| 2 | ; |
| 3 | ; RUN: llc < %s -mtriple=s390x-linux-gnu | FileCheck %s |
| 4 | |
| 5 | ; Check comparison with registers. |
| 6 | define i64 @f1(i64 %a, i64 %b, float %f1, float %f2) { |
| 7 | ; CHECK: f1: |
| 8 | ; CHECK: cebr %f0, %f2 |
| 9 | ; CHECK-NEXT: j{{g?}}e |
| 10 | ; CHECK: lgr %r2, %r3 |
| 11 | ; CHECK: br %r14 |
| 12 | %cond = fcmp oeq float %f1, %f2 |
| 13 | %res = select i1 %cond, i64 %a, i64 %b |
| 14 | ret i64 %res |
| 15 | } |
| 16 | |
| 17 | ; Check the low end of the CEB range. |
| 18 | define i64 @f2(i64 %a, i64 %b, float %f1, float *%ptr) { |
| 19 | ; CHECK: f2: |
| 20 | ; CHECK: ceb %f0, 0(%r4) |
| 21 | ; CHECK-NEXT: j{{g?}}e |
| 22 | ; CHECK: lgr %r2, %r3 |
| 23 | ; CHECK: br %r14 |
| 24 | %f2 = load float *%ptr |
| 25 | %cond = fcmp oeq float %f1, %f2 |
| 26 | %res = select i1 %cond, i64 %a, i64 %b |
| 27 | ret i64 %res |
| 28 | } |
| 29 | |
| 30 | ; Check the high end of the aligned CEB range. |
| 31 | define i64 @f3(i64 %a, i64 %b, float %f1, float *%base) { |
| 32 | ; CHECK: f3: |
| 33 | ; CHECK: ceb %f0, 4092(%r4) |
| 34 | ; CHECK-NEXT: j{{g?}}e |
| 35 | ; CHECK: lgr %r2, %r3 |
| 36 | ; CHECK: br %r14 |
| 37 | %ptr = getelementptr float *%base, i64 1023 |
| 38 | %f2 = load float *%ptr |
| 39 | %cond = fcmp oeq float %f1, %f2 |
| 40 | %res = select i1 %cond, i64 %a, i64 %b |
| 41 | ret i64 %res |
| 42 | } |
| 43 | |
| 44 | ; Check the next word up, which needs separate address logic. |
| 45 | ; Other sequences besides this one would be OK. |
| 46 | define i64 @f4(i64 %a, i64 %b, float %f1, float *%base) { |
| 47 | ; CHECK: f4: |
| 48 | ; CHECK: aghi %r4, 4096 |
| 49 | ; CHECK: ceb %f0, 0(%r4) |
| 50 | ; CHECK-NEXT: j{{g?}}e |
| 51 | ; CHECK: lgr %r2, %r3 |
| 52 | ; CHECK: br %r14 |
| 53 | %ptr = getelementptr float *%base, i64 1024 |
| 54 | %f2 = load float *%ptr |
| 55 | %cond = fcmp oeq float %f1, %f2 |
| 56 | %res = select i1 %cond, i64 %a, i64 %b |
| 57 | ret i64 %res |
| 58 | } |
| 59 | |
| 60 | ; Check negative displacements, which also need separate address logic. |
| 61 | define i64 @f5(i64 %a, i64 %b, float %f1, float *%base) { |
| 62 | ; CHECK: f5: |
| 63 | ; CHECK: aghi %r4, -4 |
| 64 | ; CHECK: ceb %f0, 0(%r4) |
| 65 | ; CHECK-NEXT: j{{g?}}e |
| 66 | ; CHECK: lgr %r2, %r3 |
| 67 | ; CHECK: br %r14 |
| 68 | %ptr = getelementptr float *%base, i64 -1 |
| 69 | %f2 = load float *%ptr |
| 70 | %cond = fcmp oeq float %f1, %f2 |
| 71 | %res = select i1 %cond, i64 %a, i64 %b |
| 72 | ret i64 %res |
| 73 | } |
| 74 | |
| 75 | ; Check that CEB allows indices. |
| 76 | define i64 @f6(i64 %a, i64 %b, float %f1, float *%base, i64 %index) { |
| 77 | ; CHECK: f6: |
| 78 | ; CHECK: sllg %r1, %r5, 2 |
| 79 | ; CHECK: ceb %f0, 400(%r1,%r4) |
| 80 | ; CHECK-NEXT: j{{g?}}e |
| 81 | ; CHECK: lgr %r2, %r3 |
| 82 | ; CHECK: br %r14 |
| 83 | %ptr1 = getelementptr float *%base, i64 %index |
| 84 | %ptr2 = getelementptr float *%ptr1, i64 100 |
| 85 | %f2 = load float *%ptr2 |
| 86 | %cond = fcmp oeq float %f1, %f2 |
| 87 | %res = select i1 %cond, i64 %a, i64 %b |
| 88 | ret i64 %res |
| 89 | } |