blob: 4e5e3e43a468798df05cc75bbc2d9eb948093ca7 [file] [log] [blame]
Tim Northover3b0846e2014-05-24 12:50:23 +00001//===-- AArch6464FastISel.cpp - AArch64 FastISel implementation -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the AArch64-specific support for the FastISel class. Some
11// of the target-specific code is generated by tablegen in the file
12// AArch64GenFastISel.inc, which is #included here.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AArch64.h"
Tim Northover3c55cca2014-11-27 21:02:42 +000017#include "AArch64CallingConvention.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000018#include "AArch64RegisterInfo.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000019#include "AArch64Subtarget.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000020#include "MCTargetDesc/AArch64AddressingModes.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000021#include "Utils/AArch64BaseInfo.h"
22#include "llvm/ADT/APFloat.h"
23#include "llvm/ADT/APInt.h"
24#include "llvm/ADT/DenseMap.h"
25#include "llvm/ADT/SmallVector.h"
Juergen Ributzka50a40052014-08-01 18:39:24 +000026#include "llvm/Analysis/BranchProbabilityInfo.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000027#include "llvm/CodeGen/CallingConvLower.h"
28#include "llvm/CodeGen/FastISel.h"
29#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000030#include "llvm/CodeGen/ISDOpcodes.h"
31#include "llvm/CodeGen/MachineBasicBlock.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000032#include "llvm/CodeGen/MachineConstantPool.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000034#include "llvm/CodeGen/MachineInstr.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000035#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000036#include "llvm/CodeGen/MachineMemOperand.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000038#include "llvm/CodeGen/MachineValueType.h"
39#include "llvm/CodeGen/RuntimeLibcalls.h"
40#include "llvm/CodeGen/ValueTypes.h"
41#include "llvm/IR/Argument.h"
42#include "llvm/IR/Attributes.h"
43#include "llvm/IR/BasicBlock.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000044#include "llvm/IR/CallingConv.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000045#include "llvm/IR/Constant.h"
46#include "llvm/IR/Constants.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000047#include "llvm/IR/DataLayout.h"
48#include "llvm/IR/DerivedTypes.h"
49#include "llvm/IR/Function.h"
50#include "llvm/IR/GetElementPtrTypeIterator.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000051#include "llvm/IR/GlobalValue.h"
52#include "llvm/IR/InstrTypes.h"
53#include "llvm/IR/Instruction.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000054#include "llvm/IR/Instructions.h"
55#include "llvm/IR/IntrinsicInst.h"
56#include "llvm/IR/Operator.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000057#include "llvm/IR/Type.h"
58#include "llvm/IR/User.h"
59#include "llvm/IR/Value.h"
60#include "llvm/MC/MCInstrDesc.h"
61#include "llvm/MC/MCRegisterInfo.h"
Rafael Espindolace4c2bc2015-06-23 12:21:54 +000062#include "llvm/MC/MCSymbol.h"
Eugene Zelenko11f69072017-01-25 00:29:26 +000063#include "llvm/Support/AtomicOrdering.h"
64#include "llvm/Support/Casting.h"
65#include "llvm/Support/CodeGen.h"
66#include "llvm/Support/ErrorHandling.h"
67#include "llvm/Support/MathExtras.h"
68#include <algorithm>
69#include <cassert>
70#include <cstdint>
71#include <iterator>
72#include <utility>
73
Tim Northover3b0846e2014-05-24 12:50:23 +000074using namespace llvm;
75
76namespace {
77
Juergen Ributzkacbe802e2014-09-15 22:33:11 +000078class AArch64FastISel final : public FastISel {
Tim Northover3b0846e2014-05-24 12:50:23 +000079 class Address {
80 public:
81 typedef enum {
82 RegBase,
83 FrameIndexBase
84 } BaseKind;
85
86 private:
Eugene Zelenko11f69072017-01-25 00:29:26 +000087 BaseKind Kind = RegBase;
88 AArch64_AM::ShiftExtendType ExtType = AArch64_AM::InvalidShiftExtend;
Tim Northover3b0846e2014-05-24 12:50:23 +000089 union {
90 unsigned Reg;
91 int FI;
92 } Base;
Eugene Zelenko11f69072017-01-25 00:29:26 +000093 unsigned OffsetReg = 0;
94 unsigned Shift = 0;
95 int64_t Offset = 0;
96 const GlobalValue *GV = nullptr;
Tim Northover3b0846e2014-05-24 12:50:23 +000097
98 public:
Eugene Zelenko11f69072017-01-25 00:29:26 +000099 Address() { Base.Reg = 0; }
100
Tim Northover3b0846e2014-05-24 12:50:23 +0000101 void setKind(BaseKind K) { Kind = K; }
102 BaseKind getKind() const { return Kind; }
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000103 void setExtendType(AArch64_AM::ShiftExtendType E) { ExtType = E; }
104 AArch64_AM::ShiftExtendType getExtendType() const { return ExtType; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000105 bool isRegBase() const { return Kind == RegBase; }
106 bool isFIBase() const { return Kind == FrameIndexBase; }
Eugene Zelenko11f69072017-01-25 00:29:26 +0000107
Tim Northover3b0846e2014-05-24 12:50:23 +0000108 void setReg(unsigned Reg) {
109 assert(isRegBase() && "Invalid base register access!");
110 Base.Reg = Reg;
111 }
Eugene Zelenko11f69072017-01-25 00:29:26 +0000112
Tim Northover3b0846e2014-05-24 12:50:23 +0000113 unsigned getReg() const {
114 assert(isRegBase() && "Invalid base register access!");
115 return Base.Reg;
116 }
Eugene Zelenko11f69072017-01-25 00:29:26 +0000117
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000118 void setOffsetReg(unsigned Reg) {
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000119 OffsetReg = Reg;
120 }
Eugene Zelenko11f69072017-01-25 00:29:26 +0000121
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000122 unsigned getOffsetReg() const {
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000123 return OffsetReg;
124 }
Eugene Zelenko11f69072017-01-25 00:29:26 +0000125
Tim Northover3b0846e2014-05-24 12:50:23 +0000126 void setFI(unsigned FI) {
127 assert(isFIBase() && "Invalid base frame index access!");
128 Base.FI = FI;
129 }
Eugene Zelenko11f69072017-01-25 00:29:26 +0000130
Tim Northover3b0846e2014-05-24 12:50:23 +0000131 unsigned getFI() const {
132 assert(isFIBase() && "Invalid base frame index access!");
133 return Base.FI;
134 }
Eugene Zelenko11f69072017-01-25 00:29:26 +0000135
Tim Northover3b0846e2014-05-24 12:50:23 +0000136 void setOffset(int64_t O) { Offset = O; }
137 int64_t getOffset() { return Offset; }
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000138 void setShift(unsigned S) { Shift = S; }
139 unsigned getShift() { return Shift; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000140
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000141 void setGlobalValue(const GlobalValue *G) { GV = G; }
142 const GlobalValue *getGlobalValue() { return GV; }
Tim Northover3b0846e2014-05-24 12:50:23 +0000143 };
144
145 /// Subtarget - Keep a pointer to the AArch64Subtarget around so that we can
146 /// make the right decision when generating code for different targets.
147 const AArch64Subtarget *Subtarget;
148 LLVMContext *Context;
149
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000150 bool fastLowerArguments() override;
151 bool fastLowerCall(CallLoweringInfo &CLI) override;
152 bool fastLowerIntrinsicCall(const IntrinsicInst *II) override;
Juergen Ributzka2581fa52014-07-22 23:14:58 +0000153
Tim Northover3b0846e2014-05-24 12:50:23 +0000154private:
155 // Selection routines.
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000156 bool selectAddSub(const Instruction *I);
Juergen Ributzkae1779e22014-09-15 21:27:56 +0000157 bool selectLogicalOp(const Instruction *I);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000158 bool selectLoad(const Instruction *I);
159 bool selectStore(const Instruction *I);
160 bool selectBranch(const Instruction *I);
161 bool selectIndirectBr(const Instruction *I);
162 bool selectCmp(const Instruction *I);
163 bool selectSelect(const Instruction *I);
164 bool selectFPExt(const Instruction *I);
165 bool selectFPTrunc(const Instruction *I);
166 bool selectFPToInt(const Instruction *I, bool Signed);
167 bool selectIntToFP(const Instruction *I, bool Signed);
168 bool selectRem(const Instruction *I, unsigned ISDOpcode);
169 bool selectRet(const Instruction *I);
170 bool selectTrunc(const Instruction *I);
171 bool selectIntExt(const Instruction *I);
172 bool selectMul(const Instruction *I);
173 bool selectShift(const Instruction *I);
174 bool selectBitCast(const Instruction *I);
Juergen Ributzkaafa034f2014-09-15 22:07:49 +0000175 bool selectFRem(const Instruction *I);
Juergen Ributzkaf6430312014-09-17 21:55:55 +0000176 bool selectSDiv(const Instruction *I);
Juergen Ributzkaf82c9872014-10-15 18:58:07 +0000177 bool selectGetElementPtr(const Instruction *I);
Ahmed Bougachaa0cdd792016-07-20 21:12:32 +0000178 bool selectAtomicCmpXchg(const AtomicCmpXchgInst *I);
Tim Northover3b0846e2014-05-24 12:50:23 +0000179
180 // Utility helper routines.
181 bool isTypeLegal(Type *Ty, MVT &VT);
Juergen Ributzka6127b192014-09-15 21:27:54 +0000182 bool isTypeSupported(Type *Ty, MVT &VT, bool IsVectorAllowed = false);
Juergen Ributzka77bc09f2014-08-29 00:19:21 +0000183 bool isValueAvailable(const Value *V) const;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000184 bool computeAddress(const Value *Obj, Address &Addr, Type *Ty = nullptr);
185 bool computeCallAddress(const Value *V, Address &Addr);
186 bool simplifyAddress(Address &Addr, MVT VT);
187 void addLoadStoreOperands(Address &Addr, const MachineInstrBuilder &MIB,
Justin Lebar0af80cd2016-07-15 18:26:59 +0000188 MachineMemOperand::Flags Flags,
189 unsigned ScaleFactor, MachineMemOperand *MMO);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000190 bool isMemCpySmall(uint64_t Len, unsigned Alignment);
191 bool tryEmitSmallMemCpy(Address Dest, Address Src, uint64_t Len,
Tim Northover3b0846e2014-05-24 12:50:23 +0000192 unsigned Alignment);
Juergen Ributzkaad2109a2014-07-30 22:04:34 +0000193 bool foldXALUIntrinsic(AArch64CC::CondCode &CC, const Instruction *I,
194 const Value *Cond);
Juergen Ributzkacd11a282014-10-14 20:36:02 +0000195 bool optimizeIntExtLoad(const Instruction *I, MVT RetVT, MVT SrcVT);
Juergen Ributzka957a1452014-11-13 00:36:46 +0000196 bool optimizeSelect(const SelectInst *SI);
Juergen Ributzka0af310d2014-11-13 20:50:44 +0000197 std::pair<unsigned, bool> getRegForGEPIndex(const Value *Idx);
Juergen Ributzkaad2109a2014-07-30 22:04:34 +0000198
Juergen Ributzkac0886dd2014-08-19 22:29:55 +0000199 // Emit helper routines.
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000200 unsigned emitAddSub(bool UseAdd, MVT RetVT, const Value *LHS,
201 const Value *RHS, bool SetFlags = false,
202 bool WantResult = true, bool IsZExt = false);
203 unsigned emitAddSub_rr(bool UseAdd, MVT RetVT, unsigned LHSReg,
204 bool LHSIsKill, unsigned RHSReg, bool RHSIsKill,
205 bool SetFlags = false, bool WantResult = true);
206 unsigned emitAddSub_ri(bool UseAdd, MVT RetVT, unsigned LHSReg,
207 bool LHSIsKill, uint64_t Imm, bool SetFlags = false,
208 bool WantResult = true);
Juergen Ributzkafb506a42014-08-27 00:58:30 +0000209 unsigned emitAddSub_rs(bool UseAdd, MVT RetVT, unsigned LHSReg,
210 bool LHSIsKill, unsigned RHSReg, bool RHSIsKill,
211 AArch64_AM::ShiftExtendType ShiftType,
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000212 uint64_t ShiftImm, bool SetFlags = false,
213 bool WantResult = true);
Juergen Ributzkafb506a42014-08-27 00:58:30 +0000214 unsigned emitAddSub_rx(bool UseAdd, MVT RetVT, unsigned LHSReg,
215 bool LHSIsKill, unsigned RHSReg, bool RHSIsKill,
216 AArch64_AM::ShiftExtendType ExtType,
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000217 uint64_t ShiftImm, bool SetFlags = false,
218 bool WantResult = true);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +0000219
Tim Northover3b0846e2014-05-24 12:50:23 +0000220 // Emit functions.
Juergen Ributzkac110c0b2014-09-30 19:59:35 +0000221 bool emitCompareAndBranch(const BranchInst *BI);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +0000222 bool emitCmp(const Value *LHS, const Value *RHS, bool IsZExt);
223 bool emitICmp(MVT RetVT, const Value *LHS, const Value *RHS, bool IsZExt);
224 bool emitICmp_ri(MVT RetVT, unsigned LHSReg, bool LHSIsKill, uint64_t Imm);
225 bool emitFCmp(MVT RetVT, const Value *LHS, const Value *RHS);
Juergen Ributzkacd11a282014-10-14 20:36:02 +0000226 unsigned emitLoad(MVT VT, MVT ResultVT, Address Addr, bool WantZExt = true,
227 MachineMemOperand *MMO = nullptr);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000228 bool emitStore(MVT VT, unsigned SrcReg, Address Addr,
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000229 MachineMemOperand *MMO = nullptr);
Ahmed Bougachab0674d12016-07-20 21:12:27 +0000230 bool emitStoreRelease(MVT VT, unsigned SrcReg, unsigned AddrReg,
231 MachineMemOperand *MMO = nullptr);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000232 unsigned emitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
233 unsigned emiti1Ext(unsigned SrcReg, MVT DestVT, bool isZExt);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000234 unsigned emitAdd(MVT RetVT, const Value *LHS, const Value *RHS,
235 bool SetFlags = false, bool WantResult = true,
236 bool IsZExt = false);
Juergen Ributzka6780f0f2014-10-15 18:58:02 +0000237 unsigned emitAdd_ri_(MVT VT, unsigned Op0, bool Op0IsKill, int64_t Imm);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +0000238 unsigned emitSub(MVT RetVT, const Value *LHS, const Value *RHS,
239 bool SetFlags = false, bool WantResult = true,
240 bool IsZExt = false);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +0000241 unsigned emitSubs_rr(MVT RetVT, unsigned LHSReg, bool LHSIsKill,
242 unsigned RHSReg, bool RHSIsKill, bool WantResult = true);
243 unsigned emitSubs_rs(MVT RetVT, unsigned LHSReg, bool LHSIsKill,
244 unsigned RHSReg, bool RHSIsKill,
245 AArch64_AM::ShiftExtendType ShiftType, uint64_t ShiftImm,
246 bool WantResult = true);
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +0000247 unsigned emitLogicalOp(unsigned ISDOpc, MVT RetVT, const Value *LHS,
248 const Value *RHS);
249 unsigned emitLogicalOp_ri(unsigned ISDOpc, MVT RetVT, unsigned LHSReg,
250 bool LHSIsKill, uint64_t Imm);
251 unsigned emitLogicalOp_rs(unsigned ISDOpc, MVT RetVT, unsigned LHSReg,
252 bool LHSIsKill, unsigned RHSReg, bool RHSIsKill,
253 uint64_t ShiftImm);
254 unsigned emitAnd_ri(MVT RetVT, unsigned LHSReg, bool LHSIsKill, uint64_t Imm);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000255 unsigned emitMul_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
256 unsigned Op1, bool Op1IsKill);
257 unsigned emitSMULL_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
258 unsigned Op1, bool Op1IsKill);
259 unsigned emitUMULL_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
260 unsigned Op1, bool Op1IsKill);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +0000261 unsigned emitLSL_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
262 unsigned Op1Reg, bool Op1IsKill);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +0000263 unsigned emitLSL_ri(MVT RetVT, MVT SrcVT, unsigned Op0Reg, bool Op0IsKill,
264 uint64_t Imm, bool IsZExt = true);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +0000265 unsigned emitLSR_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
266 unsigned Op1Reg, bool Op1IsKill);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +0000267 unsigned emitLSR_ri(MVT RetVT, MVT SrcVT, unsigned Op0Reg, bool Op0IsKill,
268 uint64_t Imm, bool IsZExt = true);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +0000269 unsigned emitASR_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
270 unsigned Op1Reg, bool Op1IsKill);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +0000271 unsigned emitASR_ri(MVT RetVT, MVT SrcVT, unsigned Op0Reg, bool Op0IsKill,
272 uint64_t Imm, bool IsZExt = false);
Tim Northover3b0846e2014-05-24 12:50:23 +0000273
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000274 unsigned materializeInt(const ConstantInt *CI, MVT VT);
275 unsigned materializeFP(const ConstantFP *CFP, MVT VT);
276 unsigned materializeGV(const GlobalValue *GV);
Tim Northover3b0846e2014-05-24 12:50:23 +0000277
278 // Call handling routines.
279private:
280 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC) const;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000281 bool processCallArgs(CallLoweringInfo &CLI, SmallVectorImpl<MVT> &ArgVTs,
Tim Northover3b0846e2014-05-24 12:50:23 +0000282 unsigned &NumBytes);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000283 bool finishCall(CallLoweringInfo &CLI, MVT RetVT, unsigned NumBytes);
Tim Northover3b0846e2014-05-24 12:50:23 +0000284
285public:
286 // Backend specific FastISel code.
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000287 unsigned fastMaterializeAlloca(const AllocaInst *AI) override;
288 unsigned fastMaterializeConstant(const Constant *C) override;
289 unsigned fastMaterializeFloatZero(const ConstantFP* CF) override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000290
Juergen Ributzkadbe9e172014-09-02 21:32:54 +0000291 explicit AArch64FastISel(FunctionLoweringInfo &FuncInfo,
Eric Christopher125898a2015-01-30 01:10:24 +0000292 const TargetLibraryInfo *LibInfo)
Juergen Ributzkadbe9e172014-09-02 21:32:54 +0000293 : FastISel(FuncInfo, LibInfo, /*SkipTargetIndependentISel=*/true) {
Eric Christopher125898a2015-01-30 01:10:24 +0000294 Subtarget =
295 &static_cast<const AArch64Subtarget &>(FuncInfo.MF->getSubtarget());
Juergen Ributzkadbe9e172014-09-02 21:32:54 +0000296 Context = &FuncInfo.Fn->getContext();
Tim Northover3b0846e2014-05-24 12:50:23 +0000297 }
298
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000299 bool fastSelectInstruction(const Instruction *I) override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000300
301#include "AArch64GenFastISel.inc"
302};
303
304} // end anonymous namespace
305
306#include "AArch64GenCallingConv.inc"
307
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000308/// \brief Check if the sign-/zero-extend will be a noop.
309static bool isIntExtFree(const Instruction *I) {
310 assert((isa<ZExtInst>(I) || isa<SExtInst>(I)) &&
311 "Unexpected integer extend instruction.");
Juergen Ributzka42bf6652014-10-07 03:39:59 +0000312 assert(!I->getType()->isVectorTy() && I->getType()->isIntegerTy() &&
313 "Unexpected value type.");
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000314 bool IsZExt = isa<ZExtInst>(I);
315
316 if (const auto *LI = dyn_cast<LoadInst>(I->getOperand(0)))
317 if (LI->hasOneUse())
318 return true;
319
320 if (const auto *Arg = dyn_cast<Argument>(I->getOperand(0)))
321 if ((IsZExt && Arg->hasZExtAttr()) || (!IsZExt && Arg->hasSExtAttr()))
322 return true;
323
324 return false;
325}
326
Juergen Ributzka0616d9d2014-09-30 00:49:54 +0000327/// \brief Determine the implicit scale factor that is applied by a memory
328/// operation for a given value type.
329static unsigned getImplicitScaleFactor(MVT VT) {
330 switch (VT.SimpleTy) {
331 default:
332 return 0; // invalid
333 case MVT::i1: // fall-through
334 case MVT::i8:
335 return 1;
336 case MVT::i16:
337 return 2;
338 case MVT::i32: // fall-through
339 case MVT::f32:
340 return 4;
341 case MVT::i64: // fall-through
342 case MVT::f64:
343 return 8;
344 }
345}
346
Tim Northover3b0846e2014-05-24 12:50:23 +0000347CCAssignFn *AArch64FastISel::CCAssignFnForCall(CallingConv::ID CC) const {
348 if (CC == CallingConv::WebKit_JS)
349 return CC_AArch64_WebKit_JS;
Greg Fitzgeraldfa78d082015-01-19 17:40:05 +0000350 if (CC == CallingConv::GHC)
351 return CC_AArch64_GHC;
Tim Northover3b0846e2014-05-24 12:50:23 +0000352 return Subtarget->isTargetDarwin() ? CC_AArch64_DarwinPCS : CC_AArch64_AAPCS;
353}
354
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000355unsigned AArch64FastISel::fastMaterializeAlloca(const AllocaInst *AI) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000356 assert(TLI.getValueType(DL, AI->getType(), true) == MVT::i64 &&
Tim Northover3b0846e2014-05-24 12:50:23 +0000357 "Alloca should always return a pointer.");
358
359 // Don't handle dynamic allocas.
360 if (!FuncInfo.StaticAllocaMap.count(AI))
361 return 0;
362
363 DenseMap<const AllocaInst *, int>::iterator SI =
364 FuncInfo.StaticAllocaMap.find(AI);
365
366 if (SI != FuncInfo.StaticAllocaMap.end()) {
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +0000367 unsigned ResultReg = createResultReg(&AArch64::GPR64spRegClass);
Tim Northover3b0846e2014-05-24 12:50:23 +0000368 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADDXri),
369 ResultReg)
370 .addFrameIndex(SI->second)
371 .addImm(0)
372 .addImm(0);
373 return ResultReg;
374 }
375
376 return 0;
377}
378
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000379unsigned AArch64FastISel::materializeInt(const ConstantInt *CI, MVT VT) {
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000380 if (VT > MVT::i64)
381 return 0;
Juergen Ributzka7e23f772014-08-19 19:44:02 +0000382
383 if (!CI->isZero())
Juergen Ributzka88e32512014-09-03 20:56:59 +0000384 return fastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Juergen Ributzka7e23f772014-08-19 19:44:02 +0000385
386 // Create a copy from the zero register to materialize a "0" value.
387 const TargetRegisterClass *RC = (VT == MVT::i64) ? &AArch64::GPR64RegClass
388 : &AArch64::GPR32RegClass;
389 unsigned ZeroReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR;
390 unsigned ResultReg = createResultReg(RC);
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +0000391 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(TargetOpcode::COPY),
392 ResultReg).addReg(ZeroReg, getKillRegState(true));
Juergen Ributzka7e23f772014-08-19 19:44:02 +0000393 return ResultReg;
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000394}
395
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000396unsigned AArch64FastISel::materializeFP(const ConstantFP *CFP, MVT VT) {
Juergen Ributzka1912e242014-08-25 19:58:05 +0000397 // Positive zero (+0.0) has to be materialized with a fmov from the zero
398 // register, because the immediate version of fmov cannot encode zero.
399 if (CFP->isNullValue())
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000400 return fastMaterializeFloatZero(CFP);
Juergen Ributzka1912e242014-08-25 19:58:05 +0000401
Tim Northover3b0846e2014-05-24 12:50:23 +0000402 if (VT != MVT::f32 && VT != MVT::f64)
403 return 0;
404
405 const APFloat Val = CFP->getValueAPF();
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000406 bool Is64Bit = (VT == MVT::f64);
Tim Northover3b0846e2014-05-24 12:50:23 +0000407 // This checks to see if we can use FMOV instructions to materialize
408 // a constant, otherwise we have to materialize via the constant pool.
409 if (TLI.isFPImmLegal(Val, VT)) {
Juergen Ributzka1912e242014-08-25 19:58:05 +0000410 int Imm =
411 Is64Bit ? AArch64_AM::getFP64Imm(Val) : AArch64_AM::getFP32Imm(Val);
412 assert((Imm != -1) && "Cannot encode floating-point constant.");
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000413 unsigned Opc = Is64Bit ? AArch64::FMOVDi : AArch64::FMOVSi;
Juergen Ributzka88e32512014-09-03 20:56:59 +0000414 return fastEmitInst_i(Opc, TLI.getRegClassFor(VT), Imm);
Tim Northover3b0846e2014-05-24 12:50:23 +0000415 }
416
Juergen Ributzka23266502014-12-10 19:43:32 +0000417 // For the MachO large code model materialize the FP constant in code.
418 if (Subtarget->isTargetMachO() && TM.getCodeModel() == CodeModel::Large) {
419 unsigned Opc1 = Is64Bit ? AArch64::MOVi64imm : AArch64::MOVi32imm;
420 const TargetRegisterClass *RC = Is64Bit ?
421 &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
422
423 unsigned TmpReg = createResultReg(RC);
424 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc1), TmpReg)
425 .addImm(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
426
427 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
428 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
429 TII.get(TargetOpcode::COPY), ResultReg)
430 .addReg(TmpReg, getKillRegState(true));
431
432 return ResultReg;
433 }
434
Tim Northover3b0846e2014-05-24 12:50:23 +0000435 // Materialize via constant pool. MachineConstantPool wants an explicit
436 // alignment.
437 unsigned Align = DL.getPrefTypeAlignment(CFP->getType());
438 if (Align == 0)
439 Align = DL.getTypeAllocSize(CFP->getType());
440
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000441 unsigned CPI = MCP.getConstantPoolIndex(cast<Constant>(CFP), Align);
Tim Northover3b0846e2014-05-24 12:50:23 +0000442 unsigned ADRPReg = createResultReg(&AArch64::GPR64commonRegClass);
443 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADRP),
Juergen Ributzka1912e242014-08-25 19:58:05 +0000444 ADRPReg).addConstantPoolIndex(CPI, 0, AArch64II::MO_PAGE);
Tim Northover3b0846e2014-05-24 12:50:23 +0000445
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000446 unsigned Opc = Is64Bit ? AArch64::LDRDui : AArch64::LDRSui;
Tim Northover3b0846e2014-05-24 12:50:23 +0000447 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
448 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), ResultReg)
Juergen Ributzka1912e242014-08-25 19:58:05 +0000449 .addReg(ADRPReg)
450 .addConstantPoolIndex(CPI, 0, AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
Tim Northover3b0846e2014-05-24 12:50:23 +0000451 return ResultReg;
452}
453
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000454unsigned AArch64FastISel::materializeGV(const GlobalValue *GV) {
Rafael Espindola59f7eba2014-05-28 18:15:43 +0000455 // We can't handle thread-local variables quickly yet.
456 if (GV->isThreadLocal())
457 return 0;
Tim Northover3b0846e2014-05-24 12:50:23 +0000458
Tim Northover391f93a2014-05-24 19:45:41 +0000459 // MachO still uses GOT for large code-model accesses, but ELF requires
460 // movz/movk sequences, which FastISel doesn't handle yet.
Petr Hosek9eb0a1e2017-04-04 19:51:53 +0000461 if (!Subtarget->useSmallAddressing() && !Subtarget->isTargetMachO())
Tim Northover391f93a2014-05-24 19:45:41 +0000462 return 0;
463
Tim Northover3b0846e2014-05-24 12:50:23 +0000464 unsigned char OpFlags = Subtarget->ClassifyGlobalReference(GV, TM);
465
Mehdi Amini44ede332015-07-09 02:09:04 +0000466 EVT DestEVT = TLI.getValueType(DL, GV->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +0000467 if (!DestEVT.isSimple())
468 return 0;
469
470 unsigned ADRPReg = createResultReg(&AArch64::GPR64commonRegClass);
471 unsigned ResultReg;
472
473 if (OpFlags & AArch64II::MO_GOT) {
474 // ADRP + LDRX
475 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADRP),
476 ADRPReg)
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000477 .addGlobalAddress(GV, 0, AArch64II::MO_GOT | AArch64II::MO_PAGE);
Tim Northover3b0846e2014-05-24 12:50:23 +0000478
479 ResultReg = createResultReg(&AArch64::GPR64RegClass);
480 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::LDRXui),
481 ResultReg)
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000482 .addReg(ADRPReg)
483 .addGlobalAddress(GV, 0, AArch64II::MO_GOT | AArch64II::MO_PAGEOFF |
484 AArch64II::MO_NC);
Tim Northover3b0846e2014-05-24 12:50:23 +0000485 } else {
486 // ADRP + ADDX
487 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADRP),
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000488 ADRPReg)
489 .addGlobalAddress(GV, 0, AArch64II::MO_PAGE);
Tim Northover3b0846e2014-05-24 12:50:23 +0000490
491 ResultReg = createResultReg(&AArch64::GPR64spRegClass);
492 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADDXri),
493 ResultReg)
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000494 .addReg(ADRPReg)
495 .addGlobalAddress(GV, 0, AArch64II::MO_PAGEOFF | AArch64II::MO_NC)
496 .addImm(0);
Tim Northover3b0846e2014-05-24 12:50:23 +0000497 }
498 return ResultReg;
499}
500
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000501unsigned AArch64FastISel::fastMaterializeConstant(const Constant *C) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000502 EVT CEVT = TLI.getValueType(DL, C->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +0000503
504 // Only handle simple types.
505 if (!CEVT.isSimple())
506 return 0;
507 MVT VT = CEVT.getSimpleVT();
508
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000509 if (const auto *CI = dyn_cast<ConstantInt>(C))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000510 return materializeInt(CI, VT);
Juergen Ributzka6bca9862014-08-15 18:55:52 +0000511 else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000512 return materializeFP(CFP, VT);
Tim Northover3b0846e2014-05-24 12:50:23 +0000513 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000514 return materializeGV(GV);
Tim Northover3b0846e2014-05-24 12:50:23 +0000515
516 return 0;
517}
518
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000519unsigned AArch64FastISel::fastMaterializeFloatZero(const ConstantFP* CFP) {
Juergen Ributzka1912e242014-08-25 19:58:05 +0000520 assert(CFP->isNullValue() &&
521 "Floating-point constant is not a positive zero.");
522 MVT VT;
523 if (!isTypeLegal(CFP->getType(), VT))
524 return 0;
525
526 if (VT != MVT::f32 && VT != MVT::f64)
527 return 0;
528
529 bool Is64Bit = (VT == MVT::f64);
530 unsigned ZReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
531 unsigned Opc = Is64Bit ? AArch64::FMOVXDr : AArch64::FMOVWSr;
Juergen Ributzka88e32512014-09-03 20:56:59 +0000532 return fastEmitInst_r(Opc, TLI.getRegClassFor(VT), ZReg, /*IsKill=*/true);
Juergen Ributzka1912e242014-08-25 19:58:05 +0000533}
534
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000535/// \brief Check if the multiply is by a power-of-2 constant.
536static bool isMulPowOf2(const Value *I) {
537 if (const auto *MI = dyn_cast<MulOperator>(I)) {
538 if (const auto *C = dyn_cast<ConstantInt>(MI->getOperand(0)))
539 if (C->getValue().isPowerOf2())
540 return true;
541 if (const auto *C = dyn_cast<ConstantInt>(MI->getOperand(1)))
542 if (C->getValue().isPowerOf2())
543 return true;
544 }
545 return false;
546}
547
Tim Northover3b0846e2014-05-24 12:50:23 +0000548// Computes the address to get to an object.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000549bool AArch64FastISel::computeAddress(const Value *Obj, Address &Addr, Type *Ty)
Juergen Ributzka843f14f2014-08-27 23:09:40 +0000550{
Tim Northover3b0846e2014-05-24 12:50:23 +0000551 const User *U = nullptr;
552 unsigned Opcode = Instruction::UserOp1;
553 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
554 // Don't walk into other basic blocks unless the object is an alloca from
555 // another block, otherwise it may not have a virtual register assigned.
556 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
557 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
558 Opcode = I->getOpcode();
559 U = I;
560 }
561 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
562 Opcode = C->getOpcode();
563 U = C;
564 }
565
Craig Toppere3dcce92015-08-01 22:20:21 +0000566 if (auto *Ty = dyn_cast<PointerType>(Obj->getType()))
Tim Northover3b0846e2014-05-24 12:50:23 +0000567 if (Ty->getAddressSpace() > 255)
568 // Fast instruction selection doesn't support the special
569 // address spaces.
570 return false;
571
572 switch (Opcode) {
573 default:
574 break;
Eugene Zelenko11f69072017-01-25 00:29:26 +0000575 case Instruction::BitCast:
Tim Northover3b0846e2014-05-24 12:50:23 +0000576 // Look through bitcasts.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000577 return computeAddress(U->getOperand(0), Addr, Ty);
Eugene Zelenko11f69072017-01-25 00:29:26 +0000578
579 case Instruction::IntToPtr:
Tim Northover3b0846e2014-05-24 12:50:23 +0000580 // Look past no-op inttoptrs.
Mehdi Amini44ede332015-07-09 02:09:04 +0000581 if (TLI.getValueType(DL, U->getOperand(0)->getType()) ==
582 TLI.getPointerTy(DL))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000583 return computeAddress(U->getOperand(0), Addr, Ty);
Tim Northover3b0846e2014-05-24 12:50:23 +0000584 break;
Eugene Zelenko11f69072017-01-25 00:29:26 +0000585
586 case Instruction::PtrToInt:
Juergen Ributzka843f14f2014-08-27 23:09:40 +0000587 // Look past no-op ptrtoints.
Mehdi Amini44ede332015-07-09 02:09:04 +0000588 if (TLI.getValueType(DL, U->getType()) == TLI.getPointerTy(DL))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000589 return computeAddress(U->getOperand(0), Addr, Ty);
Tim Northover3b0846e2014-05-24 12:50:23 +0000590 break;
Eugene Zelenko11f69072017-01-25 00:29:26 +0000591
Tim Northover3b0846e2014-05-24 12:50:23 +0000592 case Instruction::GetElementPtr: {
593 Address SavedAddr = Addr;
594 uint64_t TmpOffset = Addr.getOffset();
595
596 // Iterate through the GEP folding the constants into offsets where
597 // we can.
Eduard Burtescu23c4d832016-01-20 00:26:52 +0000598 for (gep_type_iterator GTI = gep_type_begin(U), E = gep_type_end(U);
599 GTI != E; ++GTI) {
600 const Value *Op = GTI.getOperand();
Peter Collingbourneab85225b2016-12-02 02:24:42 +0000601 if (StructType *STy = GTI.getStructTypeOrNull()) {
Tim Northover3b0846e2014-05-24 12:50:23 +0000602 const StructLayout *SL = DL.getStructLayout(STy);
603 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
604 TmpOffset += SL->getElementOffset(Idx);
605 } else {
606 uint64_t S = DL.getTypeAllocSize(GTI.getIndexedType());
Eugene Zelenko11f69072017-01-25 00:29:26 +0000607 while (true) {
Tim Northover3b0846e2014-05-24 12:50:23 +0000608 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
609 // Constant-offset addressing.
610 TmpOffset += CI->getSExtValue() * S;
611 break;
612 }
613 if (canFoldAddIntoGEP(U, Op)) {
614 // A compatible add with a constant operand. Fold the constant.
615 ConstantInt *CI =
616 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
617 TmpOffset += CI->getSExtValue() * S;
618 // Iterate on the other operand.
619 Op = cast<AddOperator>(Op)->getOperand(0);
620 continue;
621 }
622 // Unsupported
623 goto unsupported_gep;
624 }
625 }
626 }
627
628 // Try to grab the base operand now.
629 Addr.setOffset(TmpOffset);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000630 if (computeAddress(U->getOperand(0), Addr, Ty))
Tim Northover3b0846e2014-05-24 12:50:23 +0000631 return true;
632
633 // We failed, restore everything and try the other options.
634 Addr = SavedAddr;
635
636 unsupported_gep:
637 break;
638 }
639 case Instruction::Alloca: {
640 const AllocaInst *AI = cast<AllocaInst>(Obj);
641 DenseMap<const AllocaInst *, int>::iterator SI =
642 FuncInfo.StaticAllocaMap.find(AI);
643 if (SI != FuncInfo.StaticAllocaMap.end()) {
644 Addr.setKind(Address::FrameIndexBase);
645 Addr.setFI(SI->second);
646 return true;
647 }
648 break;
649 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000650 case Instruction::Add: {
Juergen Ributzka5dcb33b2014-08-01 19:40:16 +0000651 // Adds of constants are common and easy enough.
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000652 const Value *LHS = U->getOperand(0);
653 const Value *RHS = U->getOperand(1);
654
655 if (isa<ConstantInt>(LHS))
656 std::swap(LHS, RHS);
657
658 if (const ConstantInt *CI = dyn_cast<ConstantInt>(RHS)) {
Juergen Ributzka75b2f342014-10-07 03:40:03 +0000659 Addr.setOffset(Addr.getOffset() + CI->getSExtValue());
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000660 return computeAddress(LHS, Addr, Ty);
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000661 }
662
663 Address Backup = Addr;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000664 if (computeAddress(LHS, Addr, Ty) && computeAddress(RHS, Addr, Ty))
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000665 return true;
666 Addr = Backup;
667
668 break;
669 }
Juergen Ributzka75b2f342014-10-07 03:40:03 +0000670 case Instruction::Sub: {
671 // Subs of constants are common and easy enough.
672 const Value *LHS = U->getOperand(0);
673 const Value *RHS = U->getOperand(1);
674
675 if (const ConstantInt *CI = dyn_cast<ConstantInt>(RHS)) {
676 Addr.setOffset(Addr.getOffset() - CI->getSExtValue());
677 return computeAddress(LHS, Addr, Ty);
678 }
679 break;
680 }
Juergen Ributzka92e89782014-09-19 22:23:46 +0000681 case Instruction::Shl: {
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000682 if (Addr.getOffsetReg())
683 break;
684
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000685 const auto *CI = dyn_cast<ConstantInt>(U->getOperand(1));
686 if (!CI)
687 break;
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000688
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000689 unsigned Val = CI->getZExtValue();
690 if (Val < 1 || Val > 3)
691 break;
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000692
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000693 uint64_t NumBytes = 0;
694 if (Ty && Ty->isSized()) {
695 uint64_t NumBits = DL.getTypeSizeInBits(Ty);
696 NumBytes = NumBits / 8;
697 if (!isPowerOf2_64(NumBits))
698 NumBytes = 0;
699 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000700
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000701 if (NumBytes != (1ULL << Val))
702 break;
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000703
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000704 Addr.setShift(Val);
705 Addr.setExtendType(AArch64_AM::LSL);
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000706
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000707 const Value *Src = U->getOperand(0);
Pete Cooperf52123b2015-05-07 19:21:36 +0000708 if (const auto *I = dyn_cast<Instruction>(Src)) {
709 if (FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
710 // Fold the zext or sext when it won't become a noop.
711 if (const auto *ZE = dyn_cast<ZExtInst>(I)) {
712 if (!isIntExtFree(ZE) &&
713 ZE->getOperand(0)->getType()->isIntegerTy(32)) {
714 Addr.setExtendType(AArch64_AM::UXTW);
715 Src = ZE->getOperand(0);
716 }
717 } else if (const auto *SE = dyn_cast<SExtInst>(I)) {
718 if (!isIntExtFree(SE) &&
719 SE->getOperand(0)->getType()->isIntegerTy(32)) {
720 Addr.setExtendType(AArch64_AM::SXTW);
721 Src = SE->getOperand(0);
722 }
723 }
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000724 }
725 }
726
727 if (const auto *AI = dyn_cast<BinaryOperator>(Src))
728 if (AI->getOpcode() == Instruction::And) {
729 const Value *LHS = AI->getOperand(0);
730 const Value *RHS = AI->getOperand(1);
731
732 if (const auto *C = dyn_cast<ConstantInt>(LHS))
733 if (C->getValue() == 0xffffffff)
734 std::swap(LHS, RHS);
735
736 if (const auto *C = dyn_cast<ConstantInt>(RHS))
737 if (C->getValue() == 0xffffffff) {
738 Addr.setExtendType(AArch64_AM::UXTW);
739 unsigned Reg = getRegForValue(LHS);
740 if (!Reg)
741 return false;
742 bool RegIsKill = hasTrivialKill(LHS);
743 Reg = fastEmitInst_extractsubreg(MVT::i32, Reg, RegIsKill,
744 AArch64::sub_32);
745 Addr.setOffsetReg(Reg);
746 return true;
747 }
Juergen Ributzka92e89782014-09-19 22:23:46 +0000748 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000749
Juergen Ributzka6ac12432014-09-30 00:49:58 +0000750 unsigned Reg = getRegForValue(Src);
751 if (!Reg)
752 return false;
753 Addr.setOffsetReg(Reg);
754 return true;
Juergen Ributzka92e89782014-09-19 22:23:46 +0000755 }
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000756 case Instruction::Mul: {
757 if (Addr.getOffsetReg())
758 break;
759
760 if (!isMulPowOf2(U))
761 break;
762
763 const Value *LHS = U->getOperand(0);
764 const Value *RHS = U->getOperand(1);
765
766 // Canonicalize power-of-2 value to the RHS.
767 if (const auto *C = dyn_cast<ConstantInt>(LHS))
768 if (C->getValue().isPowerOf2())
769 std::swap(LHS, RHS);
770
771 assert(isa<ConstantInt>(RHS) && "Expected an ConstantInt.");
772 const auto *C = cast<ConstantInt>(RHS);
773 unsigned Val = C->getValue().logBase2();
774 if (Val < 1 || Val > 3)
775 break;
776
777 uint64_t NumBytes = 0;
778 if (Ty && Ty->isSized()) {
779 uint64_t NumBits = DL.getTypeSizeInBits(Ty);
780 NumBytes = NumBits / 8;
781 if (!isPowerOf2_64(NumBits))
782 NumBytes = 0;
783 }
784
785 if (NumBytes != (1ULL << Val))
786 break;
787
788 Addr.setShift(Val);
789 Addr.setExtendType(AArch64_AM::LSL);
790
Juergen Ributzka92e89782014-09-19 22:23:46 +0000791 const Value *Src = LHS;
Pete Cooperf52123b2015-05-07 19:21:36 +0000792 if (const auto *I = dyn_cast<Instruction>(Src)) {
793 if (FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
794 // Fold the zext or sext when it won't become a noop.
795 if (const auto *ZE = dyn_cast<ZExtInst>(I)) {
796 if (!isIntExtFree(ZE) &&
797 ZE->getOperand(0)->getType()->isIntegerTy(32)) {
798 Addr.setExtendType(AArch64_AM::UXTW);
799 Src = ZE->getOperand(0);
800 }
801 } else if (const auto *SE = dyn_cast<SExtInst>(I)) {
802 if (!isIntExtFree(SE) &&
803 SE->getOperand(0)->getType()->isIntegerTy(32)) {
804 Addr.setExtendType(AArch64_AM::SXTW);
805 Src = SE->getOperand(0);
806 }
807 }
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000808 }
Juergen Ributzka92e89782014-09-19 22:23:46 +0000809 }
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000810
Juergen Ributzka92e89782014-09-19 22:23:46 +0000811 unsigned Reg = getRegForValue(Src);
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000812 if (!Reg)
813 return false;
814 Addr.setOffsetReg(Reg);
815 return true;
Tim Northover3b0846e2014-05-24 12:50:23 +0000816 }
Juergen Ributzka99b77582014-09-18 05:40:41 +0000817 case Instruction::And: {
818 if (Addr.getOffsetReg())
819 break;
820
Juergen Ributzkac6f314b2014-12-09 19:44:38 +0000821 if (!Ty || DL.getTypeSizeInBits(Ty) != 8)
Juergen Ributzka99b77582014-09-18 05:40:41 +0000822 break;
823
824 const Value *LHS = U->getOperand(0);
825 const Value *RHS = U->getOperand(1);
826
827 if (const auto *C = dyn_cast<ConstantInt>(LHS))
828 if (C->getValue() == 0xffffffff)
829 std::swap(LHS, RHS);
830
Juergen Ributzka92e89782014-09-19 22:23:46 +0000831 if (const auto *C = dyn_cast<ConstantInt>(RHS))
Juergen Ributzka99b77582014-09-18 05:40:41 +0000832 if (C->getValue() == 0xffffffff) {
833 Addr.setShift(0);
834 Addr.setExtendType(AArch64_AM::LSL);
835 Addr.setExtendType(AArch64_AM::UXTW);
836
837 unsigned Reg = getRegForValue(LHS);
838 if (!Reg)
839 return false;
840 bool RegIsKill = hasTrivialKill(LHS);
841 Reg = fastEmitInst_extractsubreg(MVT::i32, Reg, RegIsKill,
842 AArch64::sub_32);
843 Addr.setOffsetReg(Reg);
844 return true;
845 }
846 break;
847 }
Juergen Ributzkaef3722d2014-10-07 03:40:06 +0000848 case Instruction::SExt:
849 case Instruction::ZExt: {
850 if (!Addr.getReg() || Addr.getOffsetReg())
851 break;
852
853 const Value *Src = nullptr;
854 // Fold the zext or sext when it won't become a noop.
855 if (const auto *ZE = dyn_cast<ZExtInst>(U)) {
856 if (!isIntExtFree(ZE) && ZE->getOperand(0)->getType()->isIntegerTy(32)) {
857 Addr.setExtendType(AArch64_AM::UXTW);
858 Src = ZE->getOperand(0);
859 }
860 } else if (const auto *SE = dyn_cast<SExtInst>(U)) {
861 if (!isIntExtFree(SE) && SE->getOperand(0)->getType()->isIntegerTy(32)) {
862 Addr.setExtendType(AArch64_AM::SXTW);
863 Src = SE->getOperand(0);
864 }
865 }
866
867 if (!Src)
868 break;
869
870 Addr.setShift(0);
871 unsigned Reg = getRegForValue(Src);
872 if (!Reg)
873 return false;
874 Addr.setOffsetReg(Reg);
875 return true;
876 }
Juergen Ributzka22d4cd02014-09-17 19:19:31 +0000877 } // end switch
Tim Northover3b0846e2014-05-24 12:50:23 +0000878
Juergen Ributzka6de054a2014-10-27 18:21:58 +0000879 if (Addr.isRegBase() && !Addr.getReg()) {
880 unsigned Reg = getRegForValue(Obj);
881 if (!Reg)
882 return false;
883 Addr.setReg(Reg);
884 return true;
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000885 }
886
Juergen Ributzka6de054a2014-10-27 18:21:58 +0000887 if (!Addr.getOffsetReg()) {
888 unsigned Reg = getRegForValue(Obj);
889 if (!Reg)
890 return false;
891 Addr.setOffsetReg(Reg);
892 return true;
893 }
894
895 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +0000896}
897
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000898bool AArch64FastISel::computeCallAddress(const Value *V, Address &Addr) {
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000899 const User *U = nullptr;
900 unsigned Opcode = Instruction::UserOp1;
901 bool InMBB = true;
902
903 if (const auto *I = dyn_cast<Instruction>(V)) {
904 Opcode = I->getOpcode();
905 U = I;
906 InMBB = I->getParent() == FuncInfo.MBB->getBasicBlock();
907 } else if (const auto *C = dyn_cast<ConstantExpr>(V)) {
908 Opcode = C->getOpcode();
909 U = C;
910 }
911
912 switch (Opcode) {
913 default: break;
914 case Instruction::BitCast:
915 // Look past bitcasts if its operand is in the same BB.
916 if (InMBB)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000917 return computeCallAddress(U->getOperand(0), Addr);
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000918 break;
919 case Instruction::IntToPtr:
920 // Look past no-op inttoptrs if its operand is in the same BB.
921 if (InMBB &&
Mehdi Amini44ede332015-07-09 02:09:04 +0000922 TLI.getValueType(DL, U->getOperand(0)->getType()) ==
923 TLI.getPointerTy(DL))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000924 return computeCallAddress(U->getOperand(0), Addr);
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000925 break;
926 case Instruction::PtrToInt:
927 // Look past no-op ptrtoints if its operand is in the same BB.
Mehdi Amini44ede332015-07-09 02:09:04 +0000928 if (InMBB && TLI.getValueType(DL, U->getType()) == TLI.getPointerTy(DL))
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000929 return computeCallAddress(U->getOperand(0), Addr);
Juergen Ributzka052e6c22014-07-31 04:10:40 +0000930 break;
931 }
932
933 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
934 Addr.setGlobalValue(GV);
935 return true;
936 }
937
938 // If all else fails, try to materialize the value in a register.
939 if (!Addr.getGlobalValue()) {
940 Addr.setReg(getRegForValue(V));
941 return Addr.getReg() != 0;
942 }
943
944 return false;
945}
946
947
Tim Northover3b0846e2014-05-24 12:50:23 +0000948bool AArch64FastISel::isTypeLegal(Type *Ty, MVT &VT) {
Mehdi Amini44ede332015-07-09 02:09:04 +0000949 EVT evt = TLI.getValueType(DL, Ty, true);
Tim Northover3b0846e2014-05-24 12:50:23 +0000950
951 // Only handle simple types.
952 if (evt == MVT::Other || !evt.isSimple())
953 return false;
954 VT = evt.getSimpleVT();
955
956 // This is a legal type, but it's not something we handle in fast-isel.
957 if (VT == MVT::f128)
958 return false;
959
960 // Handle all other legal types, i.e. a register that will directly hold this
961 // value.
962 return TLI.isTypeLegal(VT);
963}
964
Juergen Ributzka8a4b8be2014-09-02 22:33:53 +0000965/// \brief Determine if the value type is supported by FastISel.
966///
967/// FastISel for AArch64 can handle more value types than are legal. This adds
968/// simple value type such as i1, i8, and i16.
Juergen Ributzka6127b192014-09-15 21:27:54 +0000969bool AArch64FastISel::isTypeSupported(Type *Ty, MVT &VT, bool IsVectorAllowed) {
970 if (Ty->isVectorTy() && !IsVectorAllowed)
Juergen Ributzka8a4b8be2014-09-02 22:33:53 +0000971 return false;
972
973 if (isTypeLegal(Ty, VT))
974 return true;
975
976 // If this is a type than can be sign or zero-extended to a basic operation
977 // go ahead and accept it now.
978 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
979 return true;
980
981 return false;
982}
983
Juergen Ributzka77bc09f2014-08-29 00:19:21 +0000984bool AArch64FastISel::isValueAvailable(const Value *V) const {
985 if (!isa<Instruction>(V))
986 return true;
987
988 const auto *I = cast<Instruction>(V);
Eric Christopher114fa1c2016-02-29 22:50:49 +0000989 return FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB;
Juergen Ributzka77bc09f2014-08-29 00:19:21 +0000990}
991
Juergen Ributzkab9e49c72014-09-15 23:20:17 +0000992bool AArch64FastISel::simplifyAddress(Address &Addr, MVT VT) {
Juergen Ributzka0616d9d2014-09-30 00:49:54 +0000993 unsigned ScaleFactor = getImplicitScaleFactor(VT);
994 if (!ScaleFactor)
995 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +0000996
Juergen Ributzkab46ea082014-08-19 19:44:17 +0000997 bool ImmediateOffsetNeedsLowering = false;
998 bool RegisterOffsetNeedsLowering = false;
999 int64_t Offset = Addr.getOffset();
1000 if (((Offset < 0) || (Offset & (ScaleFactor - 1))) && !isInt<9>(Offset))
1001 ImmediateOffsetNeedsLowering = true;
1002 else if (Offset > 0 && !(Offset & (ScaleFactor - 1)) &&
1003 !isUInt<12>(Offset / ScaleFactor))
1004 ImmediateOffsetNeedsLowering = true;
1005
1006 // Cannot encode an offset register and an immediate offset in the same
1007 // instruction. Fold the immediate offset into the load/store instruction and
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00001008 // emit an additional add to take care of the offset register.
Juergen Ributzka6de054a2014-10-27 18:21:58 +00001009 if (!ImmediateOffsetNeedsLowering && Addr.getOffset() && Addr.getOffsetReg())
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001010 RegisterOffsetNeedsLowering = true;
1011
Juergen Ributzka3c1b2862014-08-27 21:38:33 +00001012 // Cannot encode zero register as base.
1013 if (Addr.isRegBase() && Addr.getOffsetReg() && !Addr.getReg())
1014 RegisterOffsetNeedsLowering = true;
1015
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001016 // If this is a stack pointer and the offset needs to be simplified then put
Tim Northoverc141ad42014-06-10 09:52:44 +00001017 // the alloca address into a register, set the base type back to register and
1018 // continue. This should almost never happen.
Juergen Ributzka6de054a2014-10-27 18:21:58 +00001019 if ((ImmediateOffsetNeedsLowering || Addr.getOffsetReg()) && Addr.isFIBase())
1020 {
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001021 unsigned ResultReg = createResultReg(&AArch64::GPR64spRegClass);
Tim Northoverc141ad42014-06-10 09:52:44 +00001022 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADDXri),
1023 ResultReg)
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001024 .addFrameIndex(Addr.getFI())
1025 .addImm(0)
1026 .addImm(0);
Tim Northoverc141ad42014-06-10 09:52:44 +00001027 Addr.setKind(Address::RegBase);
1028 Addr.setReg(ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00001029 }
1030
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001031 if (RegisterOffsetNeedsLowering) {
1032 unsigned ResultReg = 0;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001033 if (Addr.getReg()) {
1034 if (Addr.getExtendType() == AArch64_AM::SXTW ||
1035 Addr.getExtendType() == AArch64_AM::UXTW )
1036 ResultReg = emitAddSub_rx(/*UseAdd=*/true, MVT::i64, Addr.getReg(),
1037 /*TODO:IsKill=*/false, Addr.getOffsetReg(),
1038 /*TODO:IsKill=*/false, Addr.getExtendType(),
1039 Addr.getShift());
1040 else
1041 ResultReg = emitAddSub_rs(/*UseAdd=*/true, MVT::i64, Addr.getReg(),
1042 /*TODO:IsKill=*/false, Addr.getOffsetReg(),
1043 /*TODO:IsKill=*/false, AArch64_AM::LSL,
1044 Addr.getShift());
1045 } else {
1046 if (Addr.getExtendType() == AArch64_AM::UXTW)
1047 ResultReg = emitLSL_ri(MVT::i64, MVT::i32, Addr.getOffsetReg(),
1048 /*Op0IsKill=*/false, Addr.getShift(),
1049 /*IsZExt=*/true);
1050 else if (Addr.getExtendType() == AArch64_AM::SXTW)
1051 ResultReg = emitLSL_ri(MVT::i64, MVT::i32, Addr.getOffsetReg(),
1052 /*Op0IsKill=*/false, Addr.getShift(),
1053 /*IsZExt=*/false);
1054 else
1055 ResultReg = emitLSL_ri(MVT::i64, MVT::i64, Addr.getOffsetReg(),
1056 /*Op0IsKill=*/false, Addr.getShift());
1057 }
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001058 if (!ResultReg)
1059 return false;
1060
1061 Addr.setReg(ResultReg);
1062 Addr.setOffsetReg(0);
1063 Addr.setShift(0);
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001064 Addr.setExtendType(AArch64_AM::InvalidShiftExtend);
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001065 }
1066
Tim Northover3b0846e2014-05-24 12:50:23 +00001067 // Since the offset is too large for the load/store instruction get the
1068 // reg+offset into a register.
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001069 if (ImmediateOffsetNeedsLowering) {
Juergen Ributzka2fc85102014-09-18 07:04:49 +00001070 unsigned ResultReg;
Juergen Ributzka6780f0f2014-10-15 18:58:02 +00001071 if (Addr.getReg())
Juergen Ributzkaa33070c2014-09-18 05:40:47 +00001072 // Try to fold the immediate into the add instruction.
Juergen Ributzka6780f0f2014-10-15 18:58:02 +00001073 ResultReg = emitAdd_ri_(MVT::i64, Addr.getReg(), /*IsKill=*/false, Offset);
1074 else
Juergen Ributzka88e32512014-09-03 20:56:59 +00001075 ResultReg = fastEmit_i(MVT::i64, MVT::i64, ISD::Constant, Offset);
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001076
1077 if (!ResultReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00001078 return false;
1079 Addr.setReg(ResultReg);
1080 Addr.setOffset(0);
1081 }
1082 return true;
1083}
1084
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001085void AArch64FastISel::addLoadStoreOperands(Address &Addr,
Tim Northover3b0846e2014-05-24 12:50:23 +00001086 const MachineInstrBuilder &MIB,
Justin Lebar0af80cd2016-07-15 18:26:59 +00001087 MachineMemOperand::Flags Flags,
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001088 unsigned ScaleFactor,
1089 MachineMemOperand *MMO) {
1090 int64_t Offset = Addr.getOffset() / ScaleFactor;
Tim Northover3b0846e2014-05-24 12:50:23 +00001091 // Frame base works a bit differently. Handle it separately.
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001092 if (Addr.isFIBase()) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001093 int FI = Addr.getFI();
1094 // FIXME: We shouldn't be using getObjectSize/getObjectAlignment. The size
1095 // and alignment should be based on the VT.
Juergen Ributzka241fd482014-08-08 17:24:10 +00001096 MMO = FuncInfo.MF->getMachineMemOperand(
Alex Lorenze40c8a22015-08-11 23:09:45 +00001097 MachinePointerInfo::getFixedStack(*FuncInfo.MF, FI, Offset), Flags,
1098 MFI.getObjectSize(FI), MFI.getObjectAlignment(FI));
Tim Northover3b0846e2014-05-24 12:50:23 +00001099 // Now add the rest of the operands.
Juergen Ributzka241fd482014-08-08 17:24:10 +00001100 MIB.addFrameIndex(FI).addImm(Offset);
Tim Northover3b0846e2014-05-24 12:50:23 +00001101 } else {
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001102 assert(Addr.isRegBase() && "Unexpected address kind.");
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001103 const MCInstrDesc &II = MIB->getDesc();
1104 unsigned Idx = (Flags & MachineMemOperand::MOStore) ? 1 : 0;
1105 Addr.setReg(
1106 constrainOperandRegClass(II, Addr.getReg(), II.getNumDefs()+Idx));
1107 Addr.setOffsetReg(
1108 constrainOperandRegClass(II, Addr.getOffsetReg(), II.getNumDefs()+Idx+1));
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001109 if (Addr.getOffsetReg()) {
1110 assert(Addr.getOffset() == 0 && "Unexpected offset");
1111 bool IsSigned = Addr.getExtendType() == AArch64_AM::SXTW ||
1112 Addr.getExtendType() == AArch64_AM::SXTX;
1113 MIB.addReg(Addr.getReg());
1114 MIB.addReg(Addr.getOffsetReg());
1115 MIB.addImm(IsSigned);
1116 MIB.addImm(Addr.getShift() != 0);
Juergen Ributzka6de054a2014-10-27 18:21:58 +00001117 } else
1118 MIB.addReg(Addr.getReg()).addImm(Offset);
Tim Northover3b0846e2014-05-24 12:50:23 +00001119 }
Juergen Ributzka241fd482014-08-08 17:24:10 +00001120
1121 if (MMO)
1122 MIB.addMemOperand(MMO);
Tim Northover3b0846e2014-05-24 12:50:23 +00001123}
1124
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001125unsigned AArch64FastISel::emitAddSub(bool UseAdd, MVT RetVT, const Value *LHS,
1126 const Value *RHS, bool SetFlags,
1127 bool WantResult, bool IsZExt) {
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001128 AArch64_AM::ShiftExtendType ExtendType = AArch64_AM::InvalidShiftExtend;
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001129 bool NeedExtend = false;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001130 switch (RetVT.SimpleTy) {
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001131 default:
1132 return 0;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001133 case MVT::i1:
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001134 NeedExtend = true;
1135 break;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001136 case MVT::i8:
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001137 NeedExtend = true;
1138 ExtendType = IsZExt ? AArch64_AM::UXTB : AArch64_AM::SXTB;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001139 break;
1140 case MVT::i16:
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001141 NeedExtend = true;
1142 ExtendType = IsZExt ? AArch64_AM::UXTH : AArch64_AM::SXTH;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001143 break;
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001144 case MVT::i32: // fall-through
1145 case MVT::i64:
1146 break;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001147 }
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001148 MVT SrcVT = RetVT;
1149 RetVT.SimpleTy = std::max(RetVT.SimpleTy, MVT::i32);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001150
1151 // Canonicalize immediates to the RHS first.
Juergen Ributzka7ccebec2014-10-27 19:58:36 +00001152 if (UseAdd && isa<Constant>(LHS) && !isa<Constant>(RHS))
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001153 std::swap(LHS, RHS);
1154
Juergen Ributzka3871c692014-09-17 19:51:38 +00001155 // Canonicalize mul by power of 2 to the RHS.
1156 if (UseAdd && LHS->hasOneUse() && isValueAvailable(LHS))
1157 if (isMulPowOf2(LHS))
1158 std::swap(LHS, RHS);
1159
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001160 // Canonicalize shift immediate to the RHS.
Juergen Ributzka3871c692014-09-17 19:51:38 +00001161 if (UseAdd && LHS->hasOneUse() && isValueAvailable(LHS))
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001162 if (const auto *SI = dyn_cast<BinaryOperator>(LHS))
1163 if (isa<ConstantInt>(SI->getOperand(1)))
1164 if (SI->getOpcode() == Instruction::Shl ||
1165 SI->getOpcode() == Instruction::LShr ||
1166 SI->getOpcode() == Instruction::AShr )
1167 std::swap(LHS, RHS);
1168
1169 unsigned LHSReg = getRegForValue(LHS);
1170 if (!LHSReg)
1171 return 0;
1172 bool LHSIsKill = hasTrivialKill(LHS);
1173
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001174 if (NeedExtend)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001175 LHSReg = emitIntExt(SrcVT, LHSReg, RetVT, IsZExt);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001176
1177 unsigned ResultReg = 0;
1178 if (const auto *C = dyn_cast<ConstantInt>(RHS)) {
1179 uint64_t Imm = IsZExt ? C->getZExtValue() : C->getSExtValue();
1180 if (C->isNegative())
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001181 ResultReg = emitAddSub_ri(!UseAdd, RetVT, LHSReg, LHSIsKill, -Imm,
1182 SetFlags, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001183 else
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001184 ResultReg = emitAddSub_ri(UseAdd, RetVT, LHSReg, LHSIsKill, Imm, SetFlags,
1185 WantResult);
Juergen Ributzka7ccebec2014-10-27 19:58:36 +00001186 } else if (const auto *C = dyn_cast<Constant>(RHS))
1187 if (C->isNullValue())
1188 ResultReg = emitAddSub_ri(UseAdd, RetVT, LHSReg, LHSIsKill, 0, SetFlags,
1189 WantResult);
1190
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001191 if (ResultReg)
1192 return ResultReg;
1193
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001194 // Only extend the RHS within the instruction if there is a valid extend type.
Juergen Ributzka3871c692014-09-17 19:51:38 +00001195 if (ExtendType != AArch64_AM::InvalidShiftExtend && RHS->hasOneUse() &&
1196 isValueAvailable(RHS)) {
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001197 if (const auto *SI = dyn_cast<BinaryOperator>(RHS))
1198 if (const auto *C = dyn_cast<ConstantInt>(SI->getOperand(1)))
1199 if ((SI->getOpcode() == Instruction::Shl) && (C->getZExtValue() < 4)) {
1200 unsigned RHSReg = getRegForValue(SI->getOperand(0));
1201 if (!RHSReg)
1202 return 0;
1203 bool RHSIsKill = hasTrivialKill(SI->getOperand(0));
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001204 return emitAddSub_rx(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg,
1205 RHSIsKill, ExtendType, C->getZExtValue(),
1206 SetFlags, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001207 }
1208 unsigned RHSReg = getRegForValue(RHS);
1209 if (!RHSReg)
1210 return 0;
1211 bool RHSIsKill = hasTrivialKill(RHS);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001212 return emitAddSub_rx(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg, RHSIsKill,
1213 ExtendType, 0, SetFlags, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001214 }
1215
Juergen Ributzka3871c692014-09-17 19:51:38 +00001216 // Check if the mul can be folded into the instruction.
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001217 if (RHS->hasOneUse() && isValueAvailable(RHS)) {
Juergen Ributzka3871c692014-09-17 19:51:38 +00001218 if (isMulPowOf2(RHS)) {
1219 const Value *MulLHS = cast<MulOperator>(RHS)->getOperand(0);
1220 const Value *MulRHS = cast<MulOperator>(RHS)->getOperand(1);
1221
1222 if (const auto *C = dyn_cast<ConstantInt>(MulLHS))
1223 if (C->getValue().isPowerOf2())
1224 std::swap(MulLHS, MulRHS);
1225
1226 assert(isa<ConstantInt>(MulRHS) && "Expected a ConstantInt.");
1227 uint64_t ShiftVal = cast<ConstantInt>(MulRHS)->getValue().logBase2();
1228 unsigned RHSReg = getRegForValue(MulLHS);
1229 if (!RHSReg)
1230 return 0;
1231 bool RHSIsKill = hasTrivialKill(MulLHS);
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001232 ResultReg = emitAddSub_rs(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg,
1233 RHSIsKill, AArch64_AM::LSL, ShiftVal, SetFlags,
1234 WantResult);
1235 if (ResultReg)
1236 return ResultReg;
Juergen Ributzka3871c692014-09-17 19:51:38 +00001237 }
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001238 }
Juergen Ributzka3871c692014-09-17 19:51:38 +00001239
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001240 // Check if the shift can be folded into the instruction.
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001241 if (RHS->hasOneUse() && isValueAvailable(RHS)) {
Juergen Ributzka77bc09f2014-08-29 00:19:21 +00001242 if (const auto *SI = dyn_cast<BinaryOperator>(RHS)) {
1243 if (const auto *C = dyn_cast<ConstantInt>(SI->getOperand(1))) {
1244 AArch64_AM::ShiftExtendType ShiftType = AArch64_AM::InvalidShiftExtend;
1245 switch (SI->getOpcode()) {
1246 default: break;
1247 case Instruction::Shl: ShiftType = AArch64_AM::LSL; break;
1248 case Instruction::LShr: ShiftType = AArch64_AM::LSR; break;
1249 case Instruction::AShr: ShiftType = AArch64_AM::ASR; break;
1250 }
1251 uint64_t ShiftVal = C->getZExtValue();
1252 if (ShiftType != AArch64_AM::InvalidShiftExtend) {
1253 unsigned RHSReg = getRegForValue(SI->getOperand(0));
1254 if (!RHSReg)
1255 return 0;
1256 bool RHSIsKill = hasTrivialKill(SI->getOperand(0));
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001257 ResultReg = emitAddSub_rs(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg,
1258 RHSIsKill, ShiftType, ShiftVal, SetFlags,
1259 WantResult);
1260 if (ResultReg)
1261 return ResultReg;
Juergen Ributzka77bc09f2014-08-29 00:19:21 +00001262 }
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001263 }
1264 }
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001265 }
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001266
1267 unsigned RHSReg = getRegForValue(RHS);
1268 if (!RHSReg)
1269 return 0;
1270 bool RHSIsKill = hasTrivialKill(RHS);
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001271
1272 if (NeedExtend)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001273 RHSReg = emitIntExt(SrcVT, RHSReg, RetVT, IsZExt);
Juergen Ributzkae1bb0552014-08-20 16:34:15 +00001274
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001275 return emitAddSub_rr(UseAdd, RetVT, LHSReg, LHSIsKill, RHSReg, RHSIsKill,
1276 SetFlags, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001277}
1278
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001279unsigned AArch64FastISel::emitAddSub_rr(bool UseAdd, MVT RetVT, unsigned LHSReg,
1280 bool LHSIsKill, unsigned RHSReg,
1281 bool RHSIsKill, bool SetFlags,
1282 bool WantResult) {
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001283 assert(LHSReg && RHSReg && "Invalid register number.");
1284
1285 if (RetVT != MVT::i32 && RetVT != MVT::i64)
1286 return 0;
1287
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001288 static const unsigned OpcTable[2][2][2] = {
1289 { { AArch64::SUBWrr, AArch64::SUBXrr },
1290 { AArch64::ADDWrr, AArch64::ADDXrr } },
1291 { { AArch64::SUBSWrr, AArch64::SUBSXrr },
1292 { AArch64::ADDSWrr, AArch64::ADDSXrr } }
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001293 };
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001294 bool Is64Bit = RetVT == MVT::i64;
1295 unsigned Opc = OpcTable[SetFlags][UseAdd][Is64Bit];
1296 const TargetRegisterClass *RC =
1297 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001298 unsigned ResultReg;
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001299 if (WantResult)
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001300 ResultReg = createResultReg(RC);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001301 else
1302 ResultReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001303
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001304 const MCInstrDesc &II = TII.get(Opc);
1305 LHSReg = constrainOperandRegClass(II, LHSReg, II.getNumDefs());
1306 RHSReg = constrainOperandRegClass(II, RHSReg, II.getNumDefs() + 1);
1307 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001308 .addReg(LHSReg, getKillRegState(LHSIsKill))
1309 .addReg(RHSReg, getKillRegState(RHSIsKill));
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001310 return ResultReg;
1311}
1312
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001313unsigned AArch64FastISel::emitAddSub_ri(bool UseAdd, MVT RetVT, unsigned LHSReg,
1314 bool LHSIsKill, uint64_t Imm,
1315 bool SetFlags, bool WantResult) {
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001316 assert(LHSReg && "Invalid register number.");
1317
1318 if (RetVT != MVT::i32 && RetVT != MVT::i64)
1319 return 0;
1320
1321 unsigned ShiftImm;
1322 if (isUInt<12>(Imm))
1323 ShiftImm = 0;
1324 else if ((Imm & 0xfff000) == Imm) {
1325 ShiftImm = 12;
1326 Imm >>= 12;
1327 } else
1328 return 0;
1329
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001330 static const unsigned OpcTable[2][2][2] = {
1331 { { AArch64::SUBWri, AArch64::SUBXri },
1332 { AArch64::ADDWri, AArch64::ADDXri } },
1333 { { AArch64::SUBSWri, AArch64::SUBSXri },
1334 { AArch64::ADDSWri, AArch64::ADDSXri } }
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001335 };
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001336 bool Is64Bit = RetVT == MVT::i64;
1337 unsigned Opc = OpcTable[SetFlags][UseAdd][Is64Bit];
1338 const TargetRegisterClass *RC;
1339 if (SetFlags)
1340 RC = Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
1341 else
1342 RC = Is64Bit ? &AArch64::GPR64spRegClass : &AArch64::GPR32spRegClass;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001343 unsigned ResultReg;
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001344 if (WantResult)
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001345 ResultReg = createResultReg(RC);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001346 else
1347 ResultReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001348
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00001349 const MCInstrDesc &II = TII.get(Opc);
1350 LHSReg = constrainOperandRegClass(II, LHSReg, II.getNumDefs());
1351 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001352 .addReg(LHSReg, getKillRegState(LHSIsKill))
1353 .addImm(Imm)
1354 .addImm(getShifterImm(AArch64_AM::LSL, ShiftImm));
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001355 return ResultReg;
1356}
1357
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001358unsigned AArch64FastISel::emitAddSub_rs(bool UseAdd, MVT RetVT, unsigned LHSReg,
1359 bool LHSIsKill, unsigned RHSReg,
1360 bool RHSIsKill,
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001361 AArch64_AM::ShiftExtendType ShiftType,
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001362 uint64_t ShiftImm, bool SetFlags,
1363 bool WantResult) {
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001364 assert(LHSReg && RHSReg && "Invalid register number.");
1365
1366 if (RetVT != MVT::i32 && RetVT != MVT::i64)
1367 return 0;
1368
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001369 // Don't deal with undefined shifts.
1370 if (ShiftImm >= RetVT.getSizeInBits())
1371 return 0;
1372
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001373 static const unsigned OpcTable[2][2][2] = {
1374 { { AArch64::SUBWrs, AArch64::SUBXrs },
1375 { AArch64::ADDWrs, AArch64::ADDXrs } },
1376 { { AArch64::SUBSWrs, AArch64::SUBSXrs },
1377 { AArch64::ADDSWrs, AArch64::ADDSXrs } }
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001378 };
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001379 bool Is64Bit = RetVT == MVT::i64;
1380 unsigned Opc = OpcTable[SetFlags][UseAdd][Is64Bit];
1381 const TargetRegisterClass *RC =
1382 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001383 unsigned ResultReg;
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001384 if (WantResult)
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001385 ResultReg = createResultReg(RC);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001386 else
1387 ResultReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001388
1389 const MCInstrDesc &II = TII.get(Opc);
1390 LHSReg = constrainOperandRegClass(II, LHSReg, II.getNumDefs());
1391 RHSReg = constrainOperandRegClass(II, RHSReg, II.getNumDefs() + 1);
1392 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
1393 .addReg(LHSReg, getKillRegState(LHSIsKill))
1394 .addReg(RHSReg, getKillRegState(RHSIsKill))
1395 .addImm(getShifterImm(ShiftType, ShiftImm));
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001396 return ResultReg;
1397}
1398
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001399unsigned AArch64FastISel::emitAddSub_rx(bool UseAdd, MVT RetVT, unsigned LHSReg,
1400 bool LHSIsKill, unsigned RHSReg,
1401 bool RHSIsKill,
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001402 AArch64_AM::ShiftExtendType ExtType,
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001403 uint64_t ShiftImm, bool SetFlags,
1404 bool WantResult) {
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001405 assert(LHSReg && RHSReg && "Invalid register number.");
1406
1407 if (RetVT != MVT::i32 && RetVT != MVT::i64)
1408 return 0;
1409
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001410 if (ShiftImm >= 4)
1411 return 0;
1412
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001413 static const unsigned OpcTable[2][2][2] = {
1414 { { AArch64::SUBWrx, AArch64::SUBXrx },
1415 { AArch64::ADDWrx, AArch64::ADDXrx } },
1416 { { AArch64::SUBSWrx, AArch64::SUBSXrx },
1417 { AArch64::ADDSWrx, AArch64::ADDSXrx } }
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001418 };
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001419 bool Is64Bit = RetVT == MVT::i64;
1420 unsigned Opc = OpcTable[SetFlags][UseAdd][Is64Bit];
1421 const TargetRegisterClass *RC = nullptr;
1422 if (SetFlags)
1423 RC = Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
1424 else
1425 RC = Is64Bit ? &AArch64::GPR64spRegClass : &AArch64::GPR32spRegClass;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001426 unsigned ResultReg;
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001427 if (WantResult)
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001428 ResultReg = createResultReg(RC);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001429 else
1430 ResultReg = Is64Bit ? AArch64::XZR : AArch64::WZR;
Juergen Ributzkafb506a42014-08-27 00:58:30 +00001431
1432 const MCInstrDesc &II = TII.get(Opc);
1433 LHSReg = constrainOperandRegClass(II, LHSReg, II.getNumDefs());
1434 RHSReg = constrainOperandRegClass(II, RHSReg, II.getNumDefs() + 1);
1435 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
1436 .addReg(LHSReg, getKillRegState(LHSIsKill))
1437 .addReg(RHSReg, getKillRegState(RHSIsKill))
1438 .addImm(getArithExtendImm(ExtType, ShiftImm));
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001439 return ResultReg;
1440}
1441
1442bool AArch64FastISel::emitCmp(const Value *LHS, const Value *RHS, bool IsZExt) {
1443 Type *Ty = LHS->getType();
Mehdi Amini44ede332015-07-09 02:09:04 +00001444 EVT EVT = TLI.getValueType(DL, Ty, true);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001445 if (!EVT.isSimple())
1446 return false;
1447 MVT VT = EVT.getSimpleVT();
1448
1449 switch (VT.SimpleTy) {
1450 default:
1451 return false;
1452 case MVT::i1:
1453 case MVT::i8:
1454 case MVT::i16:
1455 case MVT::i32:
1456 case MVT::i64:
1457 return emitICmp(VT, LHS, RHS, IsZExt);
1458 case MVT::f32:
1459 case MVT::f64:
1460 return emitFCmp(VT, LHS, RHS);
1461 }
1462}
1463
1464bool AArch64FastISel::emitICmp(MVT RetVT, const Value *LHS, const Value *RHS,
1465 bool IsZExt) {
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001466 return emitSub(RetVT, LHS, RHS, /*SetFlags=*/true, /*WantResult=*/false,
1467 IsZExt) != 0;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001468}
1469
1470bool AArch64FastISel::emitICmp_ri(MVT RetVT, unsigned LHSReg, bool LHSIsKill,
1471 uint64_t Imm) {
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001472 return emitAddSub_ri(/*UseAdd=*/false, RetVT, LHSReg, LHSIsKill, Imm,
1473 /*SetFlags=*/true, /*WantResult=*/false) != 0;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001474}
1475
1476bool AArch64FastISel::emitFCmp(MVT RetVT, const Value *LHS, const Value *RHS) {
1477 if (RetVT != MVT::f32 && RetVT != MVT::f64)
1478 return false;
1479
1480 // Check to see if the 2nd operand is a constant that we can encode directly
1481 // in the compare.
1482 bool UseImm = false;
1483 if (const auto *CFP = dyn_cast<ConstantFP>(RHS))
1484 if (CFP->isZero() && !CFP->isNegative())
1485 UseImm = true;
1486
1487 unsigned LHSReg = getRegForValue(LHS);
1488 if (!LHSReg)
1489 return false;
1490 bool LHSIsKill = hasTrivialKill(LHS);
1491
1492 if (UseImm) {
1493 unsigned Opc = (RetVT == MVT::f64) ? AArch64::FCMPDri : AArch64::FCMPSri;
1494 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc))
1495 .addReg(LHSReg, getKillRegState(LHSIsKill));
1496 return true;
1497 }
1498
1499 unsigned RHSReg = getRegForValue(RHS);
1500 if (!RHSReg)
1501 return false;
1502 bool RHSIsKill = hasTrivialKill(RHS);
1503
1504 unsigned Opc = (RetVT == MVT::f64) ? AArch64::FCMPDrr : AArch64::FCMPSrr;
1505 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc))
1506 .addReg(LHSReg, getKillRegState(LHSIsKill))
1507 .addReg(RHSReg, getKillRegState(RHSIsKill));
1508 return true;
1509}
1510
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001511unsigned AArch64FastISel::emitAdd(MVT RetVT, const Value *LHS, const Value *RHS,
1512 bool SetFlags, bool WantResult, bool IsZExt) {
1513 return emitAddSub(/*UseAdd=*/true, RetVT, LHS, RHS, SetFlags, WantResult,
1514 IsZExt);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001515}
1516
Juergen Ributzka6780f0f2014-10-15 18:58:02 +00001517/// \brief This method is a wrapper to simplify add emission.
1518///
1519/// First try to emit an add with an immediate operand using emitAddSub_ri. If
1520/// that fails, then try to materialize the immediate into a register and use
1521/// emitAddSub_rr instead.
1522unsigned AArch64FastISel::emitAdd_ri_(MVT VT, unsigned Op0, bool Op0IsKill,
1523 int64_t Imm) {
1524 unsigned ResultReg;
1525 if (Imm < 0)
1526 ResultReg = emitAddSub_ri(false, VT, Op0, Op0IsKill, -Imm);
1527 else
1528 ResultReg = emitAddSub_ri(true, VT, Op0, Op0IsKill, Imm);
1529
1530 if (ResultReg)
1531 return ResultReg;
1532
1533 unsigned CReg = fastEmit_i(VT, VT, ISD::Constant, Imm);
1534 if (!CReg)
1535 return 0;
1536
1537 ResultReg = emitAddSub_rr(true, VT, Op0, Op0IsKill, CReg, true);
1538 return ResultReg;
1539}
1540
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001541unsigned AArch64FastISel::emitSub(MVT RetVT, const Value *LHS, const Value *RHS,
1542 bool SetFlags, bool WantResult, bool IsZExt) {
1543 return emitAddSub(/*UseAdd=*/false, RetVT, LHS, RHS, SetFlags, WantResult,
1544 IsZExt);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001545}
1546
1547unsigned AArch64FastISel::emitSubs_rr(MVT RetVT, unsigned LHSReg,
1548 bool LHSIsKill, unsigned RHSReg,
1549 bool RHSIsKill, bool WantResult) {
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001550 return emitAddSub_rr(/*UseAdd=*/false, RetVT, LHSReg, LHSIsKill, RHSReg,
1551 RHSIsKill, /*SetFlags=*/true, WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001552}
1553
1554unsigned AArch64FastISel::emitSubs_rs(MVT RetVT, unsigned LHSReg,
1555 bool LHSIsKill, unsigned RHSReg,
1556 bool RHSIsKill,
1557 AArch64_AM::ShiftExtendType ShiftType,
1558 uint64_t ShiftImm, bool WantResult) {
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001559 return emitAddSub_rs(/*UseAdd=*/false, RetVT, LHSReg, LHSIsKill, RHSReg,
1560 RHSIsKill, ShiftType, ShiftImm, /*SetFlags=*/true,
1561 WantResult);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00001562}
1563
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001564unsigned AArch64FastISel::emitLogicalOp(unsigned ISDOpc, MVT RetVT,
1565 const Value *LHS, const Value *RHS) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001566 // Canonicalize immediates to the RHS first.
1567 if (isa<ConstantInt>(LHS) && !isa<ConstantInt>(RHS))
1568 std::swap(LHS, RHS);
1569
Juergen Ributzka3871c692014-09-17 19:51:38 +00001570 // Canonicalize mul by power-of-2 to the RHS.
1571 if (LHS->hasOneUse() && isValueAvailable(LHS))
1572 if (isMulPowOf2(LHS))
1573 std::swap(LHS, RHS);
1574
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001575 // Canonicalize shift immediate to the RHS.
Juergen Ributzka3871c692014-09-17 19:51:38 +00001576 if (LHS->hasOneUse() && isValueAvailable(LHS))
1577 if (const auto *SI = dyn_cast<ShlOperator>(LHS))
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001578 if (isa<ConstantInt>(SI->getOperand(1)))
Juergen Ributzka3871c692014-09-17 19:51:38 +00001579 std::swap(LHS, RHS);
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001580
1581 unsigned LHSReg = getRegForValue(LHS);
1582 if (!LHSReg)
1583 return 0;
1584 bool LHSIsKill = hasTrivialKill(LHS);
1585
1586 unsigned ResultReg = 0;
1587 if (const auto *C = dyn_cast<ConstantInt>(RHS)) {
1588 uint64_t Imm = C->getZExtValue();
1589 ResultReg = emitLogicalOp_ri(ISDOpc, RetVT, LHSReg, LHSIsKill, Imm);
1590 }
1591 if (ResultReg)
1592 return ResultReg;
1593
Juergen Ributzka3871c692014-09-17 19:51:38 +00001594 // Check if the mul can be folded into the instruction.
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001595 if (RHS->hasOneUse() && isValueAvailable(RHS)) {
Juergen Ributzka3871c692014-09-17 19:51:38 +00001596 if (isMulPowOf2(RHS)) {
1597 const Value *MulLHS = cast<MulOperator>(RHS)->getOperand(0);
1598 const Value *MulRHS = cast<MulOperator>(RHS)->getOperand(1);
1599
1600 if (const auto *C = dyn_cast<ConstantInt>(MulLHS))
1601 if (C->getValue().isPowerOf2())
1602 std::swap(MulLHS, MulRHS);
1603
1604 assert(isa<ConstantInt>(MulRHS) && "Expected a ConstantInt.");
1605 uint64_t ShiftVal = cast<ConstantInt>(MulRHS)->getValue().logBase2();
1606
1607 unsigned RHSReg = getRegForValue(MulLHS);
1608 if (!RHSReg)
1609 return 0;
1610 bool RHSIsKill = hasTrivialKill(MulLHS);
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001611 ResultReg = emitLogicalOp_rs(ISDOpc, RetVT, LHSReg, LHSIsKill, RHSReg,
1612 RHSIsKill, ShiftVal);
1613 if (ResultReg)
1614 return ResultReg;
Juergen Ributzka3871c692014-09-17 19:51:38 +00001615 }
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001616 }
Juergen Ributzka3871c692014-09-17 19:51:38 +00001617
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001618 // Check if the shift can be folded into the instruction.
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001619 if (RHS->hasOneUse() && isValueAvailable(RHS)) {
Juergen Ributzka3871c692014-09-17 19:51:38 +00001620 if (const auto *SI = dyn_cast<ShlOperator>(RHS))
1621 if (const auto *C = dyn_cast<ConstantInt>(SI->getOperand(1))) {
1622 uint64_t ShiftVal = C->getZExtValue();
1623 unsigned RHSReg = getRegForValue(SI->getOperand(0));
1624 if (!RHSReg)
1625 return 0;
1626 bool RHSIsKill = hasTrivialKill(SI->getOperand(0));
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001627 ResultReg = emitLogicalOp_rs(ISDOpc, RetVT, LHSReg, LHSIsKill, RHSReg,
1628 RHSIsKill, ShiftVal);
1629 if (ResultReg)
1630 return ResultReg;
Juergen Ributzka3871c692014-09-17 19:51:38 +00001631 }
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001632 }
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001633
1634 unsigned RHSReg = getRegForValue(RHS);
1635 if (!RHSReg)
1636 return 0;
1637 bool RHSIsKill = hasTrivialKill(RHS);
1638
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001639 MVT VT = std::max(MVT::i32, RetVT.SimpleTy);
1640 ResultReg = fastEmit_rr(VT, VT, ISDOpc, LHSReg, LHSIsKill, RHSReg, RHSIsKill);
1641 if (RetVT >= MVT::i8 && RetVT <= MVT::i16) {
1642 uint64_t Mask = (RetVT == MVT::i8) ? 0xff : 0xffff;
1643 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
1644 }
1645 return ResultReg;
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001646}
1647
1648unsigned AArch64FastISel::emitLogicalOp_ri(unsigned ISDOpc, MVT RetVT,
1649 unsigned LHSReg, bool LHSIsKill,
1650 uint64_t Imm) {
Benjamin Kramer3e9a5d32016-05-27 11:36:04 +00001651 static_assert((ISD::AND + 1 == ISD::OR) && (ISD::AND + 2 == ISD::XOR),
1652 "ISD nodes are not consecutive!");
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001653 static const unsigned OpcTable[3][2] = {
1654 { AArch64::ANDWri, AArch64::ANDXri },
1655 { AArch64::ORRWri, AArch64::ORRXri },
1656 { AArch64::EORWri, AArch64::EORXri }
1657 };
1658 const TargetRegisterClass *RC;
1659 unsigned Opc;
1660 unsigned RegSize;
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001661 switch (RetVT.SimpleTy) {
1662 default:
1663 return 0;
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001664 case MVT::i1:
1665 case MVT::i8:
1666 case MVT::i16:
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001667 case MVT::i32: {
1668 unsigned Idx = ISDOpc - ISD::AND;
1669 Opc = OpcTable[Idx][0];
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001670 RC = &AArch64::GPR32spRegClass;
1671 RegSize = 32;
1672 break;
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001673 }
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001674 case MVT::i64:
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001675 Opc = OpcTable[ISDOpc - ISD::AND][1];
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001676 RC = &AArch64::GPR64spRegClass;
1677 RegSize = 64;
1678 break;
1679 }
1680
1681 if (!AArch64_AM::isLogicalImmediate(Imm, RegSize))
1682 return 0;
1683
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001684 unsigned ResultReg =
1685 fastEmitInst_ri(Opc, RC, LHSReg, LHSIsKill,
1686 AArch64_AM::encodeLogicalImmediate(Imm, RegSize));
1687 if (RetVT >= MVT::i8 && RetVT <= MVT::i16 && ISDOpc != ISD::AND) {
1688 uint64_t Mask = (RetVT == MVT::i8) ? 0xff : 0xffff;
1689 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
1690 }
1691 return ResultReg;
Juergen Ributzkac83265a2014-08-21 18:02:25 +00001692}
1693
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001694unsigned AArch64FastISel::emitLogicalOp_rs(unsigned ISDOpc, MVT RetVT,
1695 unsigned LHSReg, bool LHSIsKill,
1696 unsigned RHSReg, bool RHSIsKill,
1697 uint64_t ShiftImm) {
Benjamin Kramer3e9a5d32016-05-27 11:36:04 +00001698 static_assert((ISD::AND + 1 == ISD::OR) && (ISD::AND + 2 == ISD::XOR),
1699 "ISD nodes are not consecutive!");
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001700 static const unsigned OpcTable[3][2] = {
1701 { AArch64::ANDWrs, AArch64::ANDXrs },
1702 { AArch64::ORRWrs, AArch64::ORRXrs },
1703 { AArch64::EORWrs, AArch64::EORXrs }
1704 };
Juergen Ributzkab12248e2015-08-19 20:52:55 +00001705
1706 // Don't deal with undefined shifts.
1707 if (ShiftImm >= RetVT.getSizeInBits())
1708 return 0;
1709
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001710 const TargetRegisterClass *RC;
1711 unsigned Opc;
1712 switch (RetVT.SimpleTy) {
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001713 default:
1714 return 0;
1715 case MVT::i1:
1716 case MVT::i8:
1717 case MVT::i16:
1718 case MVT::i32:
1719 Opc = OpcTable[ISDOpc - ISD::AND][0];
1720 RC = &AArch64::GPR32RegClass;
1721 break;
1722 case MVT::i64:
1723 Opc = OpcTable[ISDOpc - ISD::AND][1];
1724 RC = &AArch64::GPR64RegClass;
1725 break;
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001726 }
Juergen Ributzka85c1f842014-09-13 23:46:28 +00001727 unsigned ResultReg =
1728 fastEmitInst_rri(Opc, RC, LHSReg, LHSIsKill, RHSReg, RHSIsKill,
1729 AArch64_AM::getShifterImm(AArch64_AM::LSL, ShiftImm));
1730 if (RetVT >= MVT::i8 && RetVT <= MVT::i16) {
1731 uint64_t Mask = (RetVT == MVT::i8) ? 0xff : 0xffff;
1732 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
1733 }
1734 return ResultReg;
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001735}
1736
1737unsigned AArch64FastISel::emitAnd_ri(MVT RetVT, unsigned LHSReg, bool LHSIsKill,
1738 uint64_t Imm) {
1739 return emitLogicalOp_ri(ISD::AND, RetVT, LHSReg, LHSIsKill, Imm);
1740}
1741
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001742unsigned AArch64FastISel::emitLoad(MVT VT, MVT RetVT, Address Addr,
1743 bool WantZExt, MachineMemOperand *MMO) {
Sanjay Patel910d5da2015-07-01 17:58:53 +00001744 if (!TLI.allowsMisalignedMemoryAccesses(VT))
Evgeny Astigeevichff1f4be2015-06-15 15:48:44 +00001745 return 0;
1746
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001747 // Simplify this down to something we can handle.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001748 if (!simplifyAddress(Addr, VT))
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001749 return 0;
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001750
Juergen Ributzka0616d9d2014-09-30 00:49:54 +00001751 unsigned ScaleFactor = getImplicitScaleFactor(VT);
1752 if (!ScaleFactor)
1753 llvm_unreachable("Unexpected value type.");
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001754
Tim Northover3b0846e2014-05-24 12:50:23 +00001755 // Negative offsets require unscaled, 9-bit, signed immediate offsets.
1756 // Otherwise, we try using scaled, 12-bit, unsigned immediate offsets.
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001757 bool UseScaled = true;
1758 if ((Addr.getOffset() < 0) || (Addr.getOffset() & (ScaleFactor - 1))) {
1759 UseScaled = false;
1760 ScaleFactor = 1;
1761 }
1762
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001763 static const unsigned GPOpcTable[2][8][4] = {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001764 // Sign-extend.
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001765 { { AArch64::LDURSBWi, AArch64::LDURSHWi, AArch64::LDURWi,
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001766 AArch64::LDURXi },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001767 { AArch64::LDURSBXi, AArch64::LDURSHXi, AArch64::LDURSWi,
1768 AArch64::LDURXi },
1769 { AArch64::LDRSBWui, AArch64::LDRSHWui, AArch64::LDRWui,
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001770 AArch64::LDRXui },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001771 { AArch64::LDRSBXui, AArch64::LDRSHXui, AArch64::LDRSWui,
1772 AArch64::LDRXui },
1773 { AArch64::LDRSBWroX, AArch64::LDRSHWroX, AArch64::LDRWroX,
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001774 AArch64::LDRXroX },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001775 { AArch64::LDRSBXroX, AArch64::LDRSHXroX, AArch64::LDRSWroX,
1776 AArch64::LDRXroX },
1777 { AArch64::LDRSBWroW, AArch64::LDRSHWroW, AArch64::LDRWroW,
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001778 AArch64::LDRXroW },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001779 { AArch64::LDRSBXroW, AArch64::LDRSHXroW, AArch64::LDRSWroW,
1780 AArch64::LDRXroW }
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001781 },
1782 // Zero-extend.
1783 { { AArch64::LDURBBi, AArch64::LDURHHi, AArch64::LDURWi,
1784 AArch64::LDURXi },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001785 { AArch64::LDURBBi, AArch64::LDURHHi, AArch64::LDURWi,
1786 AArch64::LDURXi },
1787 { AArch64::LDRBBui, AArch64::LDRHHui, AArch64::LDRWui,
1788 AArch64::LDRXui },
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001789 { AArch64::LDRBBui, AArch64::LDRHHui, AArch64::LDRWui,
1790 AArch64::LDRXui },
1791 { AArch64::LDRBBroX, AArch64::LDRHHroX, AArch64::LDRWroX,
1792 AArch64::LDRXroX },
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001793 { AArch64::LDRBBroX, AArch64::LDRHHroX, AArch64::LDRWroX,
1794 AArch64::LDRXroX },
1795 { AArch64::LDRBBroW, AArch64::LDRHHroW, AArch64::LDRWroW,
1796 AArch64::LDRXroW },
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001797 { AArch64::LDRBBroW, AArch64::LDRHHroW, AArch64::LDRWroW,
1798 AArch64::LDRXroW }
1799 }
1800 };
1801
1802 static const unsigned FPOpcTable[4][2] = {
1803 { AArch64::LDURSi, AArch64::LDURDi },
1804 { AArch64::LDRSui, AArch64::LDRDui },
1805 { AArch64::LDRSroX, AArch64::LDRDroX },
1806 { AArch64::LDRSroW, AArch64::LDRDroW }
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001807 };
Tim Northover3b0846e2014-05-24 12:50:23 +00001808
1809 unsigned Opc;
1810 const TargetRegisterClass *RC;
Juergen Ributzkab46ea082014-08-19 19:44:17 +00001811 bool UseRegOffset = Addr.isRegBase() && !Addr.getOffset() && Addr.getReg() &&
1812 Addr.getOffsetReg();
1813 unsigned Idx = UseRegOffset ? 2 : UseScaled ? 1 : 0;
1814 if (Addr.getExtendType() == AArch64_AM::UXTW ||
1815 Addr.getExtendType() == AArch64_AM::SXTW)
1816 Idx++;
1817
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001818 bool IsRet64Bit = RetVT == MVT::i64;
Tim Northover3b0846e2014-05-24 12:50:23 +00001819 switch (VT.SimpleTy) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001820 default:
1821 llvm_unreachable("Unexpected value type.");
1822 case MVT::i1: // Intentional fall-through.
1823 case MVT::i8:
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001824 Opc = GPOpcTable[WantZExt][2 * Idx + IsRet64Bit][0];
1825 RC = (IsRet64Bit && !WantZExt) ?
1826 &AArch64::GPR64RegClass: &AArch64::GPR32RegClass;
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001827 break;
1828 case MVT::i16:
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001829 Opc = GPOpcTable[WantZExt][2 * Idx + IsRet64Bit][1];
1830 RC = (IsRet64Bit && !WantZExt) ?
1831 &AArch64::GPR64RegClass: &AArch64::GPR32RegClass;
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001832 break;
1833 case MVT::i32:
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001834 Opc = GPOpcTable[WantZExt][2 * Idx + IsRet64Bit][2];
1835 RC = (IsRet64Bit && !WantZExt) ?
1836 &AArch64::GPR64RegClass: &AArch64::GPR32RegClass;
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001837 break;
1838 case MVT::i64:
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001839 Opc = GPOpcTable[WantZExt][2 * Idx + IsRet64Bit][3];
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001840 RC = &AArch64::GPR64RegClass;
1841 break;
1842 case MVT::f32:
1843 Opc = FPOpcTable[Idx][0];
1844 RC = &AArch64::FPR32RegClass;
1845 break;
1846 case MVT::f64:
1847 Opc = FPOpcTable[Idx][1];
1848 RC = &AArch64::FPR64RegClass;
1849 break;
Tim Northover3b0846e2014-05-24 12:50:23 +00001850 }
Tim Northover3b0846e2014-05-24 12:50:23 +00001851
1852 // Create the base instruction, then add the operands.
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001853 unsigned ResultReg = createResultReg(RC);
Tim Northover3b0846e2014-05-24 12:50:23 +00001854 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1855 TII.get(Opc), ResultReg);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001856 addLoadStoreOperands(Addr, MIB, MachineMemOperand::MOLoad, ScaleFactor, MMO);
Tim Northover3b0846e2014-05-24 12:50:23 +00001857
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001858 // Loading an i1 requires special handling.
1859 if (VT == MVT::i1) {
1860 unsigned ANDReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, 1);
1861 assert(ANDReg && "Unexpected AND instruction emission failure.");
1862 ResultReg = ANDReg;
1863 }
1864
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001865 // For zero-extending loads to 64bit we emit a 32bit load and then convert
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001866 // the 32bit reg to a 64bit reg.
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001867 if (WantZExt && RetVT == MVT::i64 && VT <= MVT::i32) {
1868 unsigned Reg64 = createResultReg(&AArch64::GPR64RegClass);
1869 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1870 TII.get(AArch64::SUBREG_TO_REG), Reg64)
1871 .addImm(0)
1872 .addReg(ResultReg, getKillRegState(true))
1873 .addImm(AArch64::sub_32);
1874 ResultReg = Reg64;
1875 }
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001876 return ResultReg;
Tim Northover3b0846e2014-05-24 12:50:23 +00001877}
1878
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001879bool AArch64FastISel::selectAddSub(const Instruction *I) {
1880 MVT VT;
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001881 if (!isTypeSupported(I->getType(), VT, /*IsVectorAllowed=*/true))
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001882 return false;
1883
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001884 if (VT.isVector())
1885 return selectOperator(I, I->getOpcode());
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001886
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001887 unsigned ResultReg;
1888 switch (I->getOpcode()) {
1889 default:
1890 llvm_unreachable("Unexpected instruction.");
1891 case Instruction::Add:
1892 ResultReg = emitAdd(VT, I->getOperand(0), I->getOperand(1));
1893 break;
1894 case Instruction::Sub:
1895 ResultReg = emitSub(VT, I->getOperand(0), I->getOperand(1));
1896 break;
1897 }
1898 if (!ResultReg)
1899 return false;
1900
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001901 updateValueMap(I, ResultReg);
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00001902 return true;
1903}
1904
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001905bool AArch64FastISel::selectLogicalOp(const Instruction *I) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001906 MVT VT;
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001907 if (!isTypeSupported(I->getType(), VT, /*IsVectorAllowed=*/true))
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001908 return false;
1909
Juergen Ributzkae1779e22014-09-15 21:27:56 +00001910 if (VT.isVector())
1911 return selectOperator(I, I->getOpcode());
1912
1913 unsigned ResultReg;
1914 switch (I->getOpcode()) {
1915 default:
1916 llvm_unreachable("Unexpected instruction.");
1917 case Instruction::And:
1918 ResultReg = emitLogicalOp(ISD::AND, VT, I->getOperand(0), I->getOperand(1));
1919 break;
1920 case Instruction::Or:
1921 ResultReg = emitLogicalOp(ISD::OR, VT, I->getOperand(0), I->getOperand(1));
1922 break;
1923 case Instruction::Xor:
1924 ResultReg = emitLogicalOp(ISD::XOR, VT, I->getOperand(0), I->getOperand(1));
1925 break;
1926 }
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00001927 if (!ResultReg)
1928 return false;
1929
1930 updateValueMap(I, ResultReg);
1931 return true;
1932}
1933
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001934bool AArch64FastISel::selectLoad(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00001935 MVT VT;
1936 // Verify we have a legal type before going any further. Currently, we handle
1937 // simple types that will directly fit in a register (i32/f32/i64/f64) or
1938 // those that can be sign or zero-extended to a basic operation (i1/i8/i16).
Juergen Ributzka6127b192014-09-15 21:27:54 +00001939 if (!isTypeSupported(I->getType(), VT, /*IsVectorAllowed=*/true) ||
1940 cast<LoadInst>(I)->isAtomic())
Tim Northover3b0846e2014-05-24 12:50:23 +00001941 return false;
1942
Manman Ren57518142016-04-11 21:08:06 +00001943 const Value *SV = I->getOperand(0);
1944 if (TLI.supportSwiftError()) {
1945 // Swifterror values can come from either a function parameter with
1946 // swifterror attribute or an alloca with swifterror attribute.
1947 if (const Argument *Arg = dyn_cast<Argument>(SV)) {
1948 if (Arg->hasSwiftErrorAttr())
1949 return false;
1950 }
1951
1952 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(SV)) {
1953 if (Alloca->isSwiftError())
1954 return false;
1955 }
1956 }
1957
Tim Northover3b0846e2014-05-24 12:50:23 +00001958 // See if we can handle this address.
1959 Address Addr;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00001960 if (!computeAddress(I->getOperand(0), Addr, I->getType()))
Tim Northover3b0846e2014-05-24 12:50:23 +00001961 return false;
1962
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001963 // Fold the following sign-/zero-extend into the load instruction.
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001964 bool WantZExt = true;
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001965 MVT RetVT = VT;
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001966 const Value *IntExtVal = nullptr;
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001967 if (I->hasOneUse()) {
1968 if (const auto *ZE = dyn_cast<ZExtInst>(I->use_begin()->getUser())) {
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001969 if (isTypeSupported(ZE->getType(), RetVT))
1970 IntExtVal = ZE;
1971 else
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001972 RetVT = VT;
1973 } else if (const auto *SE = dyn_cast<SExtInst>(I->use_begin()->getUser())) {
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001974 if (isTypeSupported(SE->getType(), RetVT))
1975 IntExtVal = SE;
1976 else
Juergen Ributzka42bf6652014-10-07 03:39:59 +00001977 RetVT = VT;
1978 WantZExt = false;
1979 }
1980 }
Juergen Ributzka6ac12432014-09-30 00:49:58 +00001981
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001982 unsigned ResultReg =
1983 emitLoad(VT, RetVT, Addr, WantZExt, createMachineMemOperandFor(I));
1984 if (!ResultReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00001985 return false;
1986
Juergen Ributzkacd11a282014-10-14 20:36:02 +00001987 // There are a few different cases we have to handle, because the load or the
1988 // sign-/zero-extend might not be selected by FastISel if we fall-back to
1989 // SelectionDAG. There is also an ordering issue when both instructions are in
1990 // different basic blocks.
1991 // 1.) The load instruction is selected by FastISel, but the integer extend
1992 // not. This usually happens when the integer extend is in a different
1993 // basic block and SelectionDAG took over for that basic block.
1994 // 2.) The load instruction is selected before the integer extend. This only
1995 // happens when the integer extend is in a different basic block.
1996 // 3.) The load instruction is selected by SelectionDAG and the integer extend
1997 // by FastISel. This happens if there are instructions between the load
1998 // and the integer extend that couldn't be selected by FastISel.
1999 if (IntExtVal) {
2000 // The integer extend hasn't been emitted yet. FastISel or SelectionDAG
2001 // could select it. Emit a copy to subreg if necessary. FastISel will remove
2002 // it when it selects the integer extend.
2003 unsigned Reg = lookUpRegForValue(IntExtVal);
Juergen Ributzkabd0c7eb2015-04-09 20:00:46 +00002004 auto *MI = MRI.getUniqueVRegDef(Reg);
2005 if (!MI) {
Juergen Ributzkacd11a282014-10-14 20:36:02 +00002006 if (RetVT == MVT::i64 && VT <= MVT::i32) {
2007 if (WantZExt) {
2008 // Delete the last emitted instruction from emitLoad (SUBREG_TO_REG).
2009 std::prev(FuncInfo.InsertPt)->eraseFromParent();
2010 ResultReg = std::prev(FuncInfo.InsertPt)->getOperand(0).getReg();
2011 } else
2012 ResultReg = fastEmitInst_extractsubreg(MVT::i32, ResultReg,
2013 /*IsKill=*/true,
2014 AArch64::sub_32);
2015 }
2016 updateValueMap(I, ResultReg);
2017 return true;
2018 }
2019
2020 // The integer extend has already been emitted - delete all the instructions
2021 // that have been emitted by the integer extend lowering code and use the
2022 // result from the load instruction directly.
Juergen Ributzkabd0c7eb2015-04-09 20:00:46 +00002023 while (MI) {
Juergen Ributzkacd11a282014-10-14 20:36:02 +00002024 Reg = 0;
2025 for (auto &Opnd : MI->uses()) {
2026 if (Opnd.isReg()) {
2027 Reg = Opnd.getReg();
2028 break;
2029 }
2030 }
2031 MI->eraseFromParent();
Juergen Ributzkabd0c7eb2015-04-09 20:00:46 +00002032 MI = nullptr;
2033 if (Reg)
2034 MI = MRI.getUniqueVRegDef(Reg);
Juergen Ributzkacd11a282014-10-14 20:36:02 +00002035 }
2036 updateValueMap(IntExtVal, ResultReg);
2037 return true;
2038 }
2039
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002040 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002041 return true;
2042}
2043
Ahmed Bougachab0674d12016-07-20 21:12:27 +00002044bool AArch64FastISel::emitStoreRelease(MVT VT, unsigned SrcReg,
2045 unsigned AddrReg,
2046 MachineMemOperand *MMO) {
2047 unsigned Opc;
2048 switch (VT.SimpleTy) {
2049 default: return false;
2050 case MVT::i8: Opc = AArch64::STLRB; break;
2051 case MVT::i16: Opc = AArch64::STLRH; break;
2052 case MVT::i32: Opc = AArch64::STLRW; break;
2053 case MVT::i64: Opc = AArch64::STLRX; break;
2054 }
2055
2056 const MCInstrDesc &II = TII.get(Opc);
2057 SrcReg = constrainOperandRegClass(II, SrcReg, 0);
2058 AddrReg = constrainOperandRegClass(II, AddrReg, 1);
2059 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
2060 .addReg(SrcReg)
2061 .addReg(AddrReg)
2062 .addMemOperand(MMO);
2063 return true;
2064}
2065
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002066bool AArch64FastISel::emitStore(MVT VT, unsigned SrcReg, Address Addr,
Juergen Ributzkab46ea082014-08-19 19:44:17 +00002067 MachineMemOperand *MMO) {
Sanjay Patel910d5da2015-07-01 17:58:53 +00002068 if (!TLI.allowsMisalignedMemoryAccesses(VT))
Evgeny Astigeevichff1f4be2015-06-15 15:48:44 +00002069 return false;
2070
Juergen Ributzkab46ea082014-08-19 19:44:17 +00002071 // Simplify this down to something we can handle.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002072 if (!simplifyAddress(Addr, VT))
Juergen Ributzkab46ea082014-08-19 19:44:17 +00002073 return false;
2074
Juergen Ributzka0616d9d2014-09-30 00:49:54 +00002075 unsigned ScaleFactor = getImplicitScaleFactor(VT);
2076 if (!ScaleFactor)
2077 llvm_unreachable("Unexpected value type.");
Juergen Ributzkab46ea082014-08-19 19:44:17 +00002078
Tim Northover3b0846e2014-05-24 12:50:23 +00002079 // Negative offsets require unscaled, 9-bit, signed immediate offsets.
2080 // Otherwise, we try using scaled, 12-bit, unsigned immediate offsets.
Juergen Ributzkab46ea082014-08-19 19:44:17 +00002081 bool UseScaled = true;
2082 if ((Addr.getOffset() < 0) || (Addr.getOffset() & (ScaleFactor - 1))) {
2083 UseScaled = false;
Juergen Ributzka34ed4222014-08-14 17:10:54 +00002084 ScaleFactor = 1;
Juergen Ributzka34ed4222014-08-14 17:10:54 +00002085 }
2086
Juergen Ributzkab46ea082014-08-19 19:44:17 +00002087 static const unsigned OpcTable[4][6] = {
2088 { AArch64::STURBBi, AArch64::STURHHi, AArch64::STURWi, AArch64::STURXi,
2089 AArch64::STURSi, AArch64::STURDi },
2090 { AArch64::STRBBui, AArch64::STRHHui, AArch64::STRWui, AArch64::STRXui,
2091 AArch64::STRSui, AArch64::STRDui },
2092 { AArch64::STRBBroX, AArch64::STRHHroX, AArch64::STRWroX, AArch64::STRXroX,
2093 AArch64::STRSroX, AArch64::STRDroX },
2094 { AArch64::STRBBroW, AArch64::STRHHroW, AArch64::STRWroW, AArch64::STRXroW,
2095 AArch64::STRSroW, AArch64::STRDroW }
Juergen Ributzkab46ea082014-08-19 19:44:17 +00002096 };
2097
2098 unsigned Opc;
2099 bool VTIsi1 = false;
2100 bool UseRegOffset = Addr.isRegBase() && !Addr.getOffset() && Addr.getReg() &&
2101 Addr.getOffsetReg();
2102 unsigned Idx = UseRegOffset ? 2 : UseScaled ? 1 : 0;
2103 if (Addr.getExtendType() == AArch64_AM::UXTW ||
2104 Addr.getExtendType() == AArch64_AM::SXTW)
2105 Idx++;
2106
2107 switch (VT.SimpleTy) {
2108 default: llvm_unreachable("Unexpected value type.");
2109 case MVT::i1: VTIsi1 = true;
2110 case MVT::i8: Opc = OpcTable[Idx][0]; break;
2111 case MVT::i16: Opc = OpcTable[Idx][1]; break;
2112 case MVT::i32: Opc = OpcTable[Idx][2]; break;
2113 case MVT::i64: Opc = OpcTable[Idx][3]; break;
2114 case MVT::f32: Opc = OpcTable[Idx][4]; break;
2115 case MVT::f64: Opc = OpcTable[Idx][5]; break;
2116 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002117
2118 // Storing an i1 requires special handling.
Juergen Ributzka100a9b72014-08-27 21:04:52 +00002119 if (VTIsi1 && SrcReg != AArch64::WZR) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00002120 unsigned ANDReg = emitAnd_ri(MVT::i32, SrcReg, /*TODO:IsKill=*/false, 1);
Juergen Ributzkac83265a2014-08-21 18:02:25 +00002121 assert(ANDReg && "Unexpected AND instruction emission failure.");
Tim Northover3b0846e2014-05-24 12:50:23 +00002122 SrcReg = ANDReg;
2123 }
2124 // Create the base instruction, then add the operands.
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002125 const MCInstrDesc &II = TII.get(Opc);
2126 SrcReg = constrainOperandRegClass(II, SrcReg, II.getNumDefs());
2127 MachineInstrBuilder MIB =
2128 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addReg(SrcReg);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002129 addLoadStoreOperands(Addr, MIB, MachineMemOperand::MOStore, ScaleFactor, MMO);
Juergen Ributzka241fd482014-08-08 17:24:10 +00002130
Tim Northover3b0846e2014-05-24 12:50:23 +00002131 return true;
2132}
2133
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002134bool AArch64FastISel::selectStore(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002135 MVT VT;
Juergen Ributzka100a9b72014-08-27 21:04:52 +00002136 const Value *Op0 = I->getOperand(0);
Tim Northover3b0846e2014-05-24 12:50:23 +00002137 // Verify we have a legal type before going any further. Currently, we handle
2138 // simple types that will directly fit in a register (i32/f32/i64/f64) or
2139 // those that can be sign or zero-extended to a basic operation (i1/i8/i16).
Ahmed Bougachab0674d12016-07-20 21:12:27 +00002140 if (!isTypeSupported(Op0->getType(), VT, /*IsVectorAllowed=*/true))
Tim Northover3b0846e2014-05-24 12:50:23 +00002141 return false;
2142
Manman Ren57518142016-04-11 21:08:06 +00002143 const Value *PtrV = I->getOperand(1);
2144 if (TLI.supportSwiftError()) {
2145 // Swifterror values can come from either a function parameter with
2146 // swifterror attribute or an alloca with swifterror attribute.
2147 if (const Argument *Arg = dyn_cast<Argument>(PtrV)) {
2148 if (Arg->hasSwiftErrorAttr())
2149 return false;
2150 }
2151
2152 if (const AllocaInst *Alloca = dyn_cast<AllocaInst>(PtrV)) {
2153 if (Alloca->isSwiftError())
2154 return false;
2155 }
2156 }
2157
Juergen Ributzka100a9b72014-08-27 21:04:52 +00002158 // Get the value to be stored into a register. Use the zero register directly
Juergen Ributzka56b4b332014-08-27 21:40:50 +00002159 // when possible to avoid an unnecessary copy and a wasted register.
Juergen Ributzka100a9b72014-08-27 21:04:52 +00002160 unsigned SrcReg = 0;
2161 if (const auto *CI = dyn_cast<ConstantInt>(Op0)) {
2162 if (CI->isZero())
2163 SrcReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR;
2164 } else if (const auto *CF = dyn_cast<ConstantFP>(Op0)) {
2165 if (CF->isZero() && !CF->isNegative()) {
2166 VT = MVT::getIntegerVT(VT.getSizeInBits());
2167 SrcReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR;
2168 }
2169 }
2170
2171 if (!SrcReg)
2172 SrcReg = getRegForValue(Op0);
2173
2174 if (!SrcReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002175 return false;
2176
Ahmed Bougachab0674d12016-07-20 21:12:27 +00002177 auto *SI = cast<StoreInst>(I);
2178
2179 // Try to emit a STLR for seq_cst/release.
2180 if (SI->isAtomic()) {
2181 AtomicOrdering Ord = SI->getOrdering();
2182 // The non-atomic instructions are sufficient for relaxed stores.
2183 if (isReleaseOrStronger(Ord)) {
2184 // The STLR addressing mode only supports a base reg; pass that directly.
2185 unsigned AddrReg = getRegForValue(PtrV);
2186 return emitStoreRelease(VT, SrcReg, AddrReg,
2187 createMachineMemOperandFor(I));
2188 }
2189 }
2190
Tim Northover3b0846e2014-05-24 12:50:23 +00002191 // See if we can handle this address.
2192 Address Addr;
Ahmed Bougachab0674d12016-07-20 21:12:27 +00002193 if (!computeAddress(PtrV, Addr, Op0->getType()))
Tim Northover3b0846e2014-05-24 12:50:23 +00002194 return false;
2195
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002196 if (!emitStore(VT, SrcReg, Addr, createMachineMemOperandFor(I)))
Tim Northover3b0846e2014-05-24 12:50:23 +00002197 return false;
2198 return true;
2199}
2200
2201static AArch64CC::CondCode getCompareCC(CmpInst::Predicate Pred) {
2202 switch (Pred) {
2203 case CmpInst::FCMP_ONE:
2204 case CmpInst::FCMP_UEQ:
2205 default:
2206 // AL is our "false" for now. The other two need more compares.
2207 return AArch64CC::AL;
2208 case CmpInst::ICMP_EQ:
2209 case CmpInst::FCMP_OEQ:
2210 return AArch64CC::EQ;
2211 case CmpInst::ICMP_SGT:
2212 case CmpInst::FCMP_OGT:
2213 return AArch64CC::GT;
2214 case CmpInst::ICMP_SGE:
2215 case CmpInst::FCMP_OGE:
2216 return AArch64CC::GE;
2217 case CmpInst::ICMP_UGT:
2218 case CmpInst::FCMP_UGT:
2219 return AArch64CC::HI;
2220 case CmpInst::FCMP_OLT:
2221 return AArch64CC::MI;
2222 case CmpInst::ICMP_ULE:
2223 case CmpInst::FCMP_OLE:
2224 return AArch64CC::LS;
2225 case CmpInst::FCMP_ORD:
2226 return AArch64CC::VC;
2227 case CmpInst::FCMP_UNO:
2228 return AArch64CC::VS;
2229 case CmpInst::FCMP_UGE:
2230 return AArch64CC::PL;
2231 case CmpInst::ICMP_SLT:
2232 case CmpInst::FCMP_ULT:
2233 return AArch64CC::LT;
2234 case CmpInst::ICMP_SLE:
2235 case CmpInst::FCMP_ULE:
2236 return AArch64CC::LE;
2237 case CmpInst::FCMP_UNE:
2238 case CmpInst::ICMP_NE:
2239 return AArch64CC::NE;
2240 case CmpInst::ICMP_UGE:
2241 return AArch64CC::HS;
2242 case CmpInst::ICMP_ULT:
2243 return AArch64CC::LO;
2244 }
2245}
2246
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002247/// \brief Try to emit a combined compare-and-branch instruction.
2248bool AArch64FastISel::emitCompareAndBranch(const BranchInst *BI) {
2249 assert(isa<CmpInst>(BI->getCondition()) && "Expected cmp instruction");
2250 const CmpInst *CI = cast<CmpInst>(BI->getCondition());
2251 CmpInst::Predicate Predicate = optimizeCmpPredicate(CI);
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002252
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002253 const Value *LHS = CI->getOperand(0);
2254 const Value *RHS = CI->getOperand(1);
2255
Juergen Ributzka90f741a2014-10-27 19:38:05 +00002256 MVT VT;
2257 if (!isTypeSupported(LHS->getType(), VT))
2258 return false;
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002259
Juergen Ributzka90f741a2014-10-27 19:38:05 +00002260 unsigned BW = VT.getSizeInBits();
2261 if (BW > 64)
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002262 return false;
2263
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002264 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
2265 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002266
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002267 // Try to take advantage of fallthrough opportunities.
2268 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
2269 std::swap(TBB, FBB);
2270 Predicate = CmpInst::getInversePredicate(Predicate);
2271 }
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002272
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002273 int TestBit = -1;
2274 bool IsCmpNE;
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002275 switch (Predicate) {
2276 default:
2277 return false;
2278 case CmpInst::ICMP_EQ:
2279 case CmpInst::ICMP_NE:
2280 if (isa<Constant>(LHS) && cast<Constant>(LHS)->isNullValue())
2281 std::swap(LHS, RHS);
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002282
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002283 if (!isa<Constant>(RHS) || !cast<Constant>(RHS)->isNullValue())
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002284 return false;
2285
2286 if (const auto *AI = dyn_cast<BinaryOperator>(LHS))
Juergen Ributzkaeae91042014-10-27 19:16:48 +00002287 if (AI->getOpcode() == Instruction::And && isValueAvailable(AI)) {
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002288 const Value *AndLHS = AI->getOperand(0);
2289 const Value *AndRHS = AI->getOperand(1);
2290
2291 if (const auto *C = dyn_cast<ConstantInt>(AndLHS))
2292 if (C->getValue().isPowerOf2())
2293 std::swap(AndLHS, AndRHS);
2294
2295 if (const auto *C = dyn_cast<ConstantInt>(AndRHS))
2296 if (C->getValue().isPowerOf2()) {
2297 TestBit = C->getValue().logBase2();
2298 LHS = AndLHS;
2299 }
2300 }
Juergen Ributzka0190fea2014-10-27 19:46:23 +00002301
2302 if (VT == MVT::i1)
2303 TestBit = 0;
2304
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002305 IsCmpNE = Predicate == CmpInst::ICMP_NE;
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002306 break;
2307 case CmpInst::ICMP_SLT:
2308 case CmpInst::ICMP_SGE:
2309 if (!isa<Constant>(RHS) || !cast<Constant>(RHS)->isNullValue())
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002310 return false;
2311
2312 TestBit = BW - 1;
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002313 IsCmpNE = Predicate == CmpInst::ICMP_SLT;
2314 break;
2315 case CmpInst::ICMP_SGT:
2316 case CmpInst::ICMP_SLE:
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002317 if (!isa<ConstantInt>(RHS))
2318 return false;
2319
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002320 if (cast<ConstantInt>(RHS)->getValue() != APInt(BW, -1, true))
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002321 return false;
2322
2323 TestBit = BW - 1;
Juergen Ributzkaeb67bd82014-11-25 04:16:15 +00002324 IsCmpNE = Predicate == CmpInst::ICMP_SLE;
2325 break;
2326 } // end switch
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002327
2328 static const unsigned OpcTable[2][2][2] = {
2329 { {AArch64::CBZW, AArch64::CBZX },
2330 {AArch64::CBNZW, AArch64::CBNZX} },
2331 { {AArch64::TBZW, AArch64::TBZX },
2332 {AArch64::TBNZW, AArch64::TBNZX} }
2333 };
2334
2335 bool IsBitTest = TestBit != -1;
2336 bool Is64Bit = BW == 64;
2337 if (TestBit < 32 && TestBit >= 0)
2338 Is64Bit = false;
Juergen Ributzkaeae91042014-10-27 19:16:48 +00002339
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002340 unsigned Opc = OpcTable[IsBitTest][IsCmpNE][Is64Bit];
2341 const MCInstrDesc &II = TII.get(Opc);
2342
2343 unsigned SrcReg = getRegForValue(LHS);
2344 if (!SrcReg)
2345 return false;
2346 bool SrcIsKill = hasTrivialKill(LHS);
2347
Juergen Ributzkacd11a282014-10-14 20:36:02 +00002348 if (BW == 64 && !Is64Bit)
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002349 SrcReg = fastEmitInst_extractsubreg(MVT::i32, SrcReg, SrcIsKill,
2350 AArch64::sub_32);
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002351
Juergen Ributzka90f741a2014-10-27 19:38:05 +00002352 if ((BW < 32) && !IsBitTest)
2353 SrcReg = emitIntExt(VT, SrcReg, MVT::i32, /*IsZExt=*/true);
Oliver Stannardf7a5afc2014-10-24 09:54:41 +00002354
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002355 // Emit the combined compare and branch instruction.
Juergen Ributzkacd11a282014-10-14 20:36:02 +00002356 SrcReg = constrainOperandRegClass(II, SrcReg, II.getNumDefs());
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002357 MachineInstrBuilder MIB =
2358 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc))
2359 .addReg(SrcReg, getKillRegState(SrcIsKill));
2360 if (IsBitTest)
2361 MIB.addImm(TestBit);
2362 MIB.addMBB(TBB);
2363
Matthias Braun17af6072015-08-26 01:38:00 +00002364 finishCondBranch(BI->getParent(), TBB, FBB);
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002365 return true;
Juergen Ributzkad8e30c02014-09-17 18:05:34 +00002366}
2367
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002368bool AArch64FastISel::selectBranch(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002369 const BranchInst *BI = cast<BranchInst>(I);
Juergen Ributzka31c80542014-09-03 17:58:10 +00002370 if (BI->isUnconditional()) {
2371 MachineBasicBlock *MSucc = FuncInfo.MBBMap[BI->getSuccessor(0)];
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002372 fastEmitBranch(MSucc, BI->getDebugLoc());
Juergen Ributzka31c80542014-09-03 17:58:10 +00002373 return true;
2374 }
2375
Tim Northover3b0846e2014-05-24 12:50:23 +00002376 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
2377 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
2378
2379 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002380 if (CI->hasOneUse() && isValueAvailable(CI)) {
2381 // Try to optimize or fold the cmp.
2382 CmpInst::Predicate Predicate = optimizeCmpPredicate(CI);
2383 switch (Predicate) {
2384 default:
2385 break;
2386 case CmpInst::FCMP_FALSE:
2387 fastEmitBranch(FBB, DbgLoc);
2388 return true;
2389 case CmpInst::FCMP_TRUE:
2390 fastEmitBranch(TBB, DbgLoc);
2391 return true;
2392 }
2393
Juergen Ributzkac110c0b2014-09-30 19:59:35 +00002394 // Try to emit a combined compare-and-branch first.
2395 if (emitCompareAndBranch(BI))
2396 return true;
2397
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002398 // Try to take advantage of fallthrough opportunities.
2399 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
2400 std::swap(TBB, FBB);
2401 Predicate = CmpInst::getInversePredicate(Predicate);
2402 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002403
2404 // Emit the cmp.
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00002405 if (!emitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Tim Northover3b0846e2014-05-24 12:50:23 +00002406 return false;
2407
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002408 // FCMP_UEQ and FCMP_ONE cannot be checked with a single branch
2409 // instruction.
Matthias Braun0d4505c2015-12-03 17:19:58 +00002410 AArch64CC::CondCode CC = getCompareCC(Predicate);
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002411 AArch64CC::CondCode ExtraCC = AArch64CC::AL;
2412 switch (Predicate) {
2413 default:
2414 break;
2415 case CmpInst::FCMP_UEQ:
2416 ExtraCC = AArch64CC::EQ;
2417 CC = AArch64CC::VS;
2418 break;
2419 case CmpInst::FCMP_ONE:
2420 ExtraCC = AArch64CC::MI;
2421 CC = AArch64CC::GT;
2422 break;
2423 }
2424 assert((CC != AArch64CC::AL) && "Unexpected condition code.");
2425
2426 // Emit the extra branch for FCMP_UEQ and FCMP_ONE.
2427 if (ExtraCC != AArch64CC::AL) {
2428 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2429 .addImm(ExtraCC)
2430 .addMBB(TBB);
2431 }
2432
Tim Northover3b0846e2014-05-24 12:50:23 +00002433 // Emit the branch.
2434 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2435 .addImm(CC)
2436 .addMBB(TBB);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002437
Matthias Braun17af6072015-08-26 01:38:00 +00002438 finishCondBranch(BI->getParent(), TBB, FBB);
Tim Northover3b0846e2014-05-24 12:50:23 +00002439 return true;
2440 }
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00002441 } else if (const auto *CI = dyn_cast<ConstantInt>(BI->getCondition())) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002442 uint64_t Imm = CI->getZExtValue();
2443 MachineBasicBlock *Target = (Imm == 0) ? FBB : TBB;
2444 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::B))
2445 .addMBB(Target);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002446
Cong Hou1938f2e2015-11-24 08:51:23 +00002447 // Obtain the branch probability and add the target to the successor list.
Cong Hou07eeb802015-10-27 17:59:36 +00002448 if (FuncInfo.BPI) {
Cong Hou1938f2e2015-11-24 08:51:23 +00002449 auto BranchProbability = FuncInfo.BPI->getEdgeProbability(
2450 BI->getParent(), Target->getBasicBlock());
2451 FuncInfo.MBB->addSuccessor(Target, BranchProbability);
Cong Hou07eeb802015-10-27 17:59:36 +00002452 } else
Cong Hou1938f2e2015-11-24 08:51:23 +00002453 FuncInfo.MBB->addSuccessorWithoutProb(Target);
Tim Northover3b0846e2014-05-24 12:50:23 +00002454 return true;
Matthias Braun0d4505c2015-12-03 17:19:58 +00002455 } else {
2456 AArch64CC::CondCode CC = AArch64CC::NE;
2457 if (foldXALUIntrinsic(CC, I, BI->getCondition())) {
2458 // Fake request the condition, otherwise the intrinsic might be completely
2459 // optimized away.
2460 unsigned CondReg = getRegForValue(BI->getCondition());
2461 if (!CondReg)
2462 return false;
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00002463
Matthias Braun0d4505c2015-12-03 17:19:58 +00002464 // Emit the branch.
2465 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::Bcc))
2466 .addImm(CC)
2467 .addMBB(TBB);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002468
Matthias Braun0d4505c2015-12-03 17:19:58 +00002469 finishCondBranch(BI->getParent(), TBB, FBB);
2470 return true;
2471 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002472 }
2473
2474 unsigned CondReg = getRegForValue(BI->getCondition());
2475 if (CondReg == 0)
2476 return false;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00002477 bool CondRegIsKill = hasTrivialKill(BI->getCondition());
Tim Northover3b0846e2014-05-24 12:50:23 +00002478
Matthias Braun0d4505c2015-12-03 17:19:58 +00002479 // i1 conditions come as i32 values, test the lowest bit with tb(n)z.
2480 unsigned Opcode = AArch64::TBNZW;
Tim Northover3b0846e2014-05-24 12:50:23 +00002481 if (FuncInfo.MBB->isLayoutSuccessor(TBB)) {
2482 std::swap(TBB, FBB);
Matthias Braun0d4505c2015-12-03 17:19:58 +00002483 Opcode = AArch64::TBZW;
Tim Northover3b0846e2014-05-24 12:50:23 +00002484 }
2485
Matthias Braun0d4505c2015-12-03 17:19:58 +00002486 const MCInstrDesc &II = TII.get(Opcode);
2487 unsigned ConstrainedCondReg
2488 = constrainOperandRegClass(II, CondReg, II.getNumDefs());
2489 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
2490 .addReg(ConstrainedCondReg, getKillRegState(CondRegIsKill))
2491 .addImm(0)
Tim Northover3b0846e2014-05-24 12:50:23 +00002492 .addMBB(TBB);
Juergen Ributzka50a40052014-08-01 18:39:24 +00002493
Matthias Braun17af6072015-08-26 01:38:00 +00002494 finishCondBranch(BI->getParent(), TBB, FBB);
Tim Northover3b0846e2014-05-24 12:50:23 +00002495 return true;
2496}
2497
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002498bool AArch64FastISel::selectIndirectBr(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002499 const IndirectBrInst *BI = cast<IndirectBrInst>(I);
2500 unsigned AddrReg = getRegForValue(BI->getOperand(0));
2501 if (AddrReg == 0)
2502 return false;
2503
2504 // Emit the indirect branch.
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002505 const MCInstrDesc &II = TII.get(AArch64::BR);
2506 AddrReg = constrainOperandRegClass(II, AddrReg, II.getNumDefs());
2507 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addReg(AddrReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002508
2509 // Make sure the CFG is up-to-date.
Pete Cooper3ae0ee52015-08-05 17:43:01 +00002510 for (auto *Succ : BI->successors())
2511 FuncInfo.MBB->addSuccessor(FuncInfo.MBBMap[Succ]);
Tim Northover3b0846e2014-05-24 12:50:23 +00002512
2513 return true;
2514}
2515
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002516bool AArch64FastISel::selectCmp(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002517 const CmpInst *CI = cast<CmpInst>(I);
2518
Ahmed Bougachacf49b522015-11-06 23:16:53 +00002519 // Vectors of i1 are weird: bail out.
2520 if (CI->getType()->isVectorTy())
2521 return false;
2522
Juergen Ributzka8984f482014-09-15 20:47:16 +00002523 // Try to optimize or fold the cmp.
2524 CmpInst::Predicate Predicate = optimizeCmpPredicate(CI);
2525 unsigned ResultReg = 0;
2526 switch (Predicate) {
2527 default:
2528 break;
2529 case CmpInst::FCMP_FALSE:
2530 ResultReg = createResultReg(&AArch64::GPR32RegClass);
2531 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2532 TII.get(TargetOpcode::COPY), ResultReg)
2533 .addReg(AArch64::WZR, getKillRegState(true));
2534 break;
2535 case CmpInst::FCMP_TRUE:
2536 ResultReg = fastEmit_i(MVT::i32, MVT::i32, ISD::Constant, 1);
2537 break;
2538 }
2539
2540 if (ResultReg) {
2541 updateValueMap(I, ResultReg);
2542 return true;
2543 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002544
2545 // Emit the cmp.
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00002546 if (!emitCmp(CI->getOperand(0), CI->getOperand(1), CI->isUnsigned()))
Tim Northover3b0846e2014-05-24 12:50:23 +00002547 return false;
2548
Juergen Ributzka8984f482014-09-15 20:47:16 +00002549 ResultReg = createResultReg(&AArch64::GPR32RegClass);
2550
2551 // FCMP_UEQ and FCMP_ONE cannot be checked with a single instruction. These
2552 // condition codes are inverted, because they are used by CSINC.
2553 static unsigned CondCodeTable[2][2] = {
2554 { AArch64CC::NE, AArch64CC::VC },
2555 { AArch64CC::PL, AArch64CC::LE }
2556 };
2557 unsigned *CondCodes = nullptr;
2558 switch (Predicate) {
2559 default:
2560 break;
2561 case CmpInst::FCMP_UEQ:
2562 CondCodes = &CondCodeTable[0][0];
2563 break;
2564 case CmpInst::FCMP_ONE:
2565 CondCodes = &CondCodeTable[1][0];
2566 break;
2567 }
2568
2569 if (CondCodes) {
2570 unsigned TmpReg1 = createResultReg(&AArch64::GPR32RegClass);
2571 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::CSINCWr),
2572 TmpReg1)
2573 .addReg(AArch64::WZR, getKillRegState(true))
2574 .addReg(AArch64::WZR, getKillRegState(true))
2575 .addImm(CondCodes[0]);
2576 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::CSINCWr),
2577 ResultReg)
2578 .addReg(TmpReg1, getKillRegState(true))
2579 .addReg(AArch64::WZR, getKillRegState(true))
2580 .addImm(CondCodes[1]);
2581
2582 updateValueMap(I, ResultReg);
2583 return true;
2584 }
2585
Tim Northover3b0846e2014-05-24 12:50:23 +00002586 // Now set a register based on the comparison.
Juergen Ributzka8984f482014-09-15 20:47:16 +00002587 AArch64CC::CondCode CC = getCompareCC(Predicate);
2588 assert((CC != AArch64CC::AL) && "Unexpected condition code.");
Tim Northover3b0846e2014-05-24 12:50:23 +00002589 AArch64CC::CondCode invertedCC = getInvertedCondCode(CC);
Tim Northover3b0846e2014-05-24 12:50:23 +00002590 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::CSINCWr),
2591 ResultReg)
Juergen Ributzka8984f482014-09-15 20:47:16 +00002592 .addReg(AArch64::WZR, getKillRegState(true))
2593 .addReg(AArch64::WZR, getKillRegState(true))
Tim Northover3b0846e2014-05-24 12:50:23 +00002594 .addImm(invertedCC);
2595
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002596 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002597 return true;
2598}
2599
Juergen Ributzka957a1452014-11-13 00:36:46 +00002600/// \brief Optimize selects of i1 if one of the operands has a 'true' or 'false'
2601/// value.
2602bool AArch64FastISel::optimizeSelect(const SelectInst *SI) {
2603 if (!SI->getType()->isIntegerTy(1))
2604 return false;
2605
2606 const Value *Src1Val, *Src2Val;
2607 unsigned Opc = 0;
2608 bool NeedExtraOp = false;
2609 if (auto *CI = dyn_cast<ConstantInt>(SI->getTrueValue())) {
2610 if (CI->isOne()) {
2611 Src1Val = SI->getCondition();
2612 Src2Val = SI->getFalseValue();
2613 Opc = AArch64::ORRWrr;
2614 } else {
2615 assert(CI->isZero());
2616 Src1Val = SI->getFalseValue();
2617 Src2Val = SI->getCondition();
2618 Opc = AArch64::BICWrr;
2619 }
2620 } else if (auto *CI = dyn_cast<ConstantInt>(SI->getFalseValue())) {
2621 if (CI->isOne()) {
2622 Src1Val = SI->getCondition();
2623 Src2Val = SI->getTrueValue();
2624 Opc = AArch64::ORRWrr;
2625 NeedExtraOp = true;
2626 } else {
2627 assert(CI->isZero());
2628 Src1Val = SI->getCondition();
2629 Src2Val = SI->getTrueValue();
2630 Opc = AArch64::ANDWrr;
2631 }
2632 }
2633
2634 if (!Opc)
2635 return false;
2636
2637 unsigned Src1Reg = getRegForValue(Src1Val);
2638 if (!Src1Reg)
2639 return false;
2640 bool Src1IsKill = hasTrivialKill(Src1Val);
2641
2642 unsigned Src2Reg = getRegForValue(Src2Val);
2643 if (!Src2Reg)
2644 return false;
2645 bool Src2IsKill = hasTrivialKill(Src2Val);
2646
2647 if (NeedExtraOp) {
2648 Src1Reg = emitLogicalOp_ri(ISD::XOR, MVT::i32, Src1Reg, Src1IsKill, 1);
2649 Src1IsKill = true;
2650 }
Quentin Colombet0de23462015-05-01 21:34:57 +00002651 unsigned ResultReg = fastEmitInst_rr(Opc, &AArch64::GPR32RegClass, Src1Reg,
Juergen Ributzka957a1452014-11-13 00:36:46 +00002652 Src1IsKill, Src2Reg, Src2IsKill);
2653 updateValueMap(SI, ResultReg);
2654 return true;
2655}
2656
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002657bool AArch64FastISel::selectSelect(const Instruction *I) {
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002658 assert(isa<SelectInst>(I) && "Expected a select instruction.");
2659 MVT VT;
2660 if (!isTypeSupported(I->getType(), VT))
Tim Northover3b0846e2014-05-24 12:50:23 +00002661 return false;
2662
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002663 unsigned Opc;
2664 const TargetRegisterClass *RC;
2665 switch (VT.SimpleTy) {
2666 default:
Tim Northover3b0846e2014-05-24 12:50:23 +00002667 return false;
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002668 case MVT::i1:
2669 case MVT::i8:
2670 case MVT::i16:
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002671 case MVT::i32:
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002672 Opc = AArch64::CSELWr;
2673 RC = &AArch64::GPR32RegClass;
2674 break;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002675 case MVT::i64:
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002676 Opc = AArch64::CSELXr;
2677 RC = &AArch64::GPR64RegClass;
2678 break;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002679 case MVT::f32:
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002680 Opc = AArch64::FCSELSrrr;
2681 RC = &AArch64::FPR32RegClass;
2682 break;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002683 case MVT::f64:
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002684 Opc = AArch64::FCSELDrrr;
2685 RC = &AArch64::FPR64RegClass;
2686 break;
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002687 }
Tim Northover3b0846e2014-05-24 12:50:23 +00002688
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002689 const SelectInst *SI = cast<SelectInst>(I);
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002690 const Value *Cond = SI->getCondition();
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002691 AArch64CC::CondCode CC = AArch64CC::NE;
Juergen Ributzka424c5fd2014-11-13 00:36:43 +00002692 AArch64CC::CondCode ExtraCC = AArch64CC::AL;
Tim Northover3b0846e2014-05-24 12:50:23 +00002693
Juergen Ributzka957a1452014-11-13 00:36:46 +00002694 if (optimizeSelect(SI))
2695 return true;
2696
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002697 // Try to pickup the flags, so we don't have to emit another compare.
2698 if (foldXALUIntrinsic(CC, I, Cond)) {
2699 // Fake request the condition to force emission of the XALU intrinsic.
2700 unsigned CondReg = getRegForValue(Cond);
2701 if (!CondReg)
2702 return false;
Juergen Ributzka424c5fd2014-11-13 00:36:43 +00002703 } else if (isa<CmpInst>(Cond) && cast<CmpInst>(Cond)->hasOneUse() &&
2704 isValueAvailable(Cond)) {
2705 const auto *Cmp = cast<CmpInst>(Cond);
2706 // Try to optimize or fold the cmp.
2707 CmpInst::Predicate Predicate = optimizeCmpPredicate(Cmp);
2708 const Value *FoldSelect = nullptr;
2709 switch (Predicate) {
2710 default:
2711 break;
2712 case CmpInst::FCMP_FALSE:
2713 FoldSelect = SI->getFalseValue();
2714 break;
2715 case CmpInst::FCMP_TRUE:
2716 FoldSelect = SI->getTrueValue();
2717 break;
2718 }
2719
2720 if (FoldSelect) {
2721 unsigned SrcReg = getRegForValue(FoldSelect);
2722 if (!SrcReg)
2723 return false;
2724 unsigned UseReg = lookUpRegForValue(SI);
2725 if (UseReg)
2726 MRI.clearKillFlags(UseReg);
2727
2728 updateValueMap(I, SrcReg);
2729 return true;
2730 }
2731
2732 // Emit the cmp.
2733 if (!emitCmp(Cmp->getOperand(0), Cmp->getOperand(1), Cmp->isUnsigned()))
2734 return false;
2735
2736 // FCMP_UEQ and FCMP_ONE cannot be checked with a single select instruction.
2737 CC = getCompareCC(Predicate);
2738 switch (Predicate) {
2739 default:
2740 break;
2741 case CmpInst::FCMP_UEQ:
2742 ExtraCC = AArch64CC::EQ;
2743 CC = AArch64CC::VS;
2744 break;
2745 case CmpInst::FCMP_ONE:
2746 ExtraCC = AArch64CC::MI;
2747 CC = AArch64CC::GT;
2748 break;
2749 }
2750 assert((CC != AArch64CC::AL) && "Unexpected condition code.");
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002751 } else {
2752 unsigned CondReg = getRegForValue(Cond);
2753 if (!CondReg)
2754 return false;
2755 bool CondIsKill = hasTrivialKill(Cond);
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002756
Quentin Colombet329fa892015-04-30 22:27:20 +00002757 const MCInstrDesc &II = TII.get(AArch64::ANDSWri);
2758 CondReg = constrainOperandRegClass(II, CondReg, 1);
2759
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002760 // Emit a TST instruction (ANDS wzr, reg, #imm).
Quentin Colombet329fa892015-04-30 22:27:20 +00002761 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II,
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002762 AArch64::WZR)
2763 .addReg(CondReg, getKillRegState(CondIsKill))
2764 .addImm(AArch64_AM::encodeLogicalImmediate(1, 32));
Tim Northover3b0846e2014-05-24 12:50:23 +00002765 }
2766
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002767 unsigned Src1Reg = getRegForValue(SI->getTrueValue());
2768 bool Src1IsKill = hasTrivialKill(SI->getTrueValue());
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002769
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002770 unsigned Src2Reg = getRegForValue(SI->getFalseValue());
2771 bool Src2IsKill = hasTrivialKill(SI->getFalseValue());
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002772
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002773 if (!Src1Reg || !Src2Reg)
Juergen Ributzka3771fbb2014-07-30 22:04:37 +00002774 return false;
2775
Juergen Ributzka424c5fd2014-11-13 00:36:43 +00002776 if (ExtraCC != AArch64CC::AL) {
2777 Src2Reg = fastEmitInst_rri(Opc, RC, Src1Reg, Src1IsKill, Src2Reg,
2778 Src2IsKill, ExtraCC);
2779 Src2IsKill = true;
2780 }
Juergen Ributzkad1a042a2014-11-13 00:36:38 +00002781 unsigned ResultReg = fastEmitInst_rri(Opc, RC, Src1Reg, Src1IsKill, Src2Reg,
2782 Src2IsKill, CC);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002783 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002784 return true;
2785}
2786
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002787bool AArch64FastISel::selectFPExt(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002788 Value *V = I->getOperand(0);
2789 if (!I->getType()->isDoubleTy() || !V->getType()->isFloatTy())
2790 return false;
2791
2792 unsigned Op = getRegForValue(V);
2793 if (Op == 0)
2794 return false;
2795
2796 unsigned ResultReg = createResultReg(&AArch64::FPR64RegClass);
2797 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::FCVTDSr),
2798 ResultReg).addReg(Op);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002799 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002800 return true;
2801}
2802
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002803bool AArch64FastISel::selectFPTrunc(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002804 Value *V = I->getOperand(0);
2805 if (!I->getType()->isFloatTy() || !V->getType()->isDoubleTy())
2806 return false;
2807
2808 unsigned Op = getRegForValue(V);
2809 if (Op == 0)
2810 return false;
2811
2812 unsigned ResultReg = createResultReg(&AArch64::FPR32RegClass);
2813 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::FCVTSDr),
2814 ResultReg).addReg(Op);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002815 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002816 return true;
2817}
2818
2819// FPToUI and FPToSI
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002820bool AArch64FastISel::selectFPToInt(const Instruction *I, bool Signed) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002821 MVT DestVT;
2822 if (!isTypeLegal(I->getType(), DestVT) || DestVT.isVector())
2823 return false;
2824
2825 unsigned SrcReg = getRegForValue(I->getOperand(0));
2826 if (SrcReg == 0)
2827 return false;
2828
Mehdi Amini44ede332015-07-09 02:09:04 +00002829 EVT SrcVT = TLI.getValueType(DL, I->getOperand(0)->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +00002830 if (SrcVT == MVT::f128)
2831 return false;
2832
2833 unsigned Opc;
2834 if (SrcVT == MVT::f64) {
2835 if (Signed)
2836 Opc = (DestVT == MVT::i32) ? AArch64::FCVTZSUWDr : AArch64::FCVTZSUXDr;
2837 else
2838 Opc = (DestVT == MVT::i32) ? AArch64::FCVTZUUWDr : AArch64::FCVTZUUXDr;
2839 } else {
2840 if (Signed)
2841 Opc = (DestVT == MVT::i32) ? AArch64::FCVTZSUWSr : AArch64::FCVTZSUXSr;
2842 else
2843 Opc = (DestVT == MVT::i32) ? AArch64::FCVTZUUWSr : AArch64::FCVTZUUXSr;
2844 }
2845 unsigned ResultReg = createResultReg(
2846 DestVT == MVT::i32 ? &AArch64::GPR32RegClass : &AArch64::GPR64RegClass);
2847 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), ResultReg)
2848 .addReg(SrcReg);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002849 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002850 return true;
2851}
2852
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002853bool AArch64FastISel::selectIntToFP(const Instruction *I, bool Signed) {
Tim Northover3b0846e2014-05-24 12:50:23 +00002854 MVT DestVT;
2855 if (!isTypeLegal(I->getType(), DestVT) || DestVT.isVector())
2856 return false;
Eugene Zelenko11f69072017-01-25 00:29:26 +00002857 assert((DestVT == MVT::f32 || DestVT == MVT::f64) &&
2858 "Unexpected value type.");
Tim Northover3b0846e2014-05-24 12:50:23 +00002859
2860 unsigned SrcReg = getRegForValue(I->getOperand(0));
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002861 if (!SrcReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002862 return false;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002863 bool SrcIsKill = hasTrivialKill(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00002864
Mehdi Amini44ede332015-07-09 02:09:04 +00002865 EVT SrcVT = TLI.getValueType(DL, I->getOperand(0)->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +00002866
2867 // Handle sign-extension.
2868 if (SrcVT == MVT::i16 || SrcVT == MVT::i8 || SrcVT == MVT::i1) {
2869 SrcReg =
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00002870 emitIntExt(SrcVT.getSimpleVT(), SrcReg, MVT::i32, /*isZExt*/ !Signed);
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002871 if (!SrcReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00002872 return false;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002873 SrcIsKill = true;
Tim Northover3b0846e2014-05-24 12:50:23 +00002874 }
2875
Tim Northover3b0846e2014-05-24 12:50:23 +00002876 unsigned Opc;
2877 if (SrcVT == MVT::i64) {
2878 if (Signed)
2879 Opc = (DestVT == MVT::f32) ? AArch64::SCVTFUXSri : AArch64::SCVTFUXDri;
2880 else
2881 Opc = (DestVT == MVT::f32) ? AArch64::UCVTFUXSri : AArch64::UCVTFUXDri;
2882 } else {
2883 if (Signed)
2884 Opc = (DestVT == MVT::f32) ? AArch64::SCVTFUWSri : AArch64::SCVTFUWDri;
2885 else
2886 Opc = (DestVT == MVT::f32) ? AArch64::UCVTFUWSri : AArch64::UCVTFUWDri;
2887 }
2888
Juergen Ributzka88e32512014-09-03 20:56:59 +00002889 unsigned ResultReg = fastEmitInst_r(Opc, TLI.getRegClassFor(DestVT), SrcReg,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00002890 SrcIsKill);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002891 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00002892 return true;
2893}
2894
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00002895bool AArch64FastISel::fastLowerArguments() {
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002896 if (!FuncInfo.CanLowerReturn)
2897 return false;
2898
2899 const Function *F = FuncInfo.Fn;
2900 if (F->isVarArg())
2901 return false;
2902
2903 CallingConv::ID CC = F->getCallingConv();
Manman Ren66b54e92016-08-26 19:28:17 +00002904 if (CC != CallingConv::C && CC != CallingConv::Swift)
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002905 return false;
2906
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002907 // Only handle simple cases of up to 8 GPR and FPR each.
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002908 unsigned GPRCnt = 0;
2909 unsigned FPRCnt = 0;
2910 unsigned Idx = 0;
2911 for (auto const &Arg : F->args()) {
2912 // The first argument is at index 1.
2913 ++Idx;
2914 if (F->getAttributes().hasAttribute(Idx, Attribute::ByVal) ||
2915 F->getAttributes().hasAttribute(Idx, Attribute::InReg) ||
2916 F->getAttributes().hasAttribute(Idx, Attribute::StructRet) ||
Manman Renf46262e2016-03-29 17:37:21 +00002917 F->getAttributes().hasAttribute(Idx, Attribute::SwiftSelf) ||
Manman Ren57518142016-04-11 21:08:06 +00002918 F->getAttributes().hasAttribute(Idx, Attribute::SwiftError) ||
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002919 F->getAttributes().hasAttribute(Idx, Attribute::Nest))
2920 return false;
2921
2922 Type *ArgTy = Arg.getType();
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002923 if (ArgTy->isStructTy() || ArgTy->isArrayTy())
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002924 return false;
2925
Mehdi Amini44ede332015-07-09 02:09:04 +00002926 EVT ArgVT = TLI.getValueType(DL, ArgTy);
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002927 if (!ArgVT.isSimple())
2928 return false;
2929
2930 MVT VT = ArgVT.getSimpleVT().SimpleTy;
2931 if (VT.isFloatingPoint() && !Subtarget->hasFPARMv8())
2932 return false;
2933
2934 if (VT.isVector() &&
2935 (!Subtarget->hasNEON() || !Subtarget->isLittleEndian()))
2936 return false;
2937
2938 if (VT >= MVT::i1 && VT <= MVT::i64)
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002939 ++GPRCnt;
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002940 else if ((VT >= MVT::f16 && VT <= MVT::f64) || VT.is64BitVector() ||
2941 VT.is128BitVector())
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002942 ++FPRCnt;
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002943 else
2944 return false;
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002945
2946 if (GPRCnt > 8 || FPRCnt > 8)
2947 return false;
2948 }
2949
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002950 static const MCPhysReg Registers[6][8] = {
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002951 { AArch64::W0, AArch64::W1, AArch64::W2, AArch64::W3, AArch64::W4,
2952 AArch64::W5, AArch64::W6, AArch64::W7 },
2953 { AArch64::X0, AArch64::X1, AArch64::X2, AArch64::X3, AArch64::X4,
2954 AArch64::X5, AArch64::X6, AArch64::X7 },
2955 { AArch64::H0, AArch64::H1, AArch64::H2, AArch64::H3, AArch64::H4,
2956 AArch64::H5, AArch64::H6, AArch64::H7 },
2957 { AArch64::S0, AArch64::S1, AArch64::S2, AArch64::S3, AArch64::S4,
2958 AArch64::S5, AArch64::S6, AArch64::S7 },
2959 { AArch64::D0, AArch64::D1, AArch64::D2, AArch64::D3, AArch64::D4,
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002960 AArch64::D5, AArch64::D6, AArch64::D7 },
2961 { AArch64::Q0, AArch64::Q1, AArch64::Q2, AArch64::Q3, AArch64::Q4,
2962 AArch64::Q5, AArch64::Q6, AArch64::Q7 }
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002963 };
2964
2965 unsigned GPRIdx = 0;
2966 unsigned FPRIdx = 0;
2967 for (auto const &Arg : F->args()) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002968 MVT VT = TLI.getSimpleValueType(DL, Arg.getType());
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002969 unsigned SrcReg;
Juergen Ributzka59e631c2014-09-16 00:25:30 +00002970 const TargetRegisterClass *RC;
2971 if (VT >= MVT::i1 && VT <= MVT::i32) {
2972 SrcReg = Registers[0][GPRIdx++];
2973 RC = &AArch64::GPR32RegClass;
2974 VT = MVT::i32;
2975 } else if (VT == MVT::i64) {
2976 SrcReg = Registers[1][GPRIdx++];
2977 RC = &AArch64::GPR64RegClass;
2978 } else if (VT == MVT::f16) {
2979 SrcReg = Registers[2][FPRIdx++];
2980 RC = &AArch64::FPR16RegClass;
2981 } else if (VT == MVT::f32) {
2982 SrcReg = Registers[3][FPRIdx++];
2983 RC = &AArch64::FPR32RegClass;
2984 } else if ((VT == MVT::f64) || VT.is64BitVector()) {
2985 SrcReg = Registers[4][FPRIdx++];
2986 RC = &AArch64::FPR64RegClass;
2987 } else if (VT.is128BitVector()) {
2988 SrcReg = Registers[5][FPRIdx++];
2989 RC = &AArch64::FPR128RegClass;
2990 } else
2991 llvm_unreachable("Unexpected value type.");
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002992
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00002993 unsigned DstReg = FuncInfo.MF->addLiveIn(SrcReg, RC);
2994 // FIXME: Unfortunately it's necessary to emit a copy from the livein copy.
2995 // Without this, EmitLiveInCopies may eliminate the livein if its only
2996 // use is a bitcast (which isn't turned into an instruction).
2997 unsigned ResultReg = createResultReg(RC);
2998 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
2999 TII.get(TargetOpcode::COPY), ResultReg)
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003000 .addReg(DstReg, getKillRegState(true));
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003001 updateValueMap(&Arg, ResultReg);
Juergen Ributzkaa126d1e2014-08-05 05:43:48 +00003002 }
3003 return true;
3004}
3005
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003006bool AArch64FastISel::processCallArgs(CallLoweringInfo &CLI,
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003007 SmallVectorImpl<MVT> &OutVTs,
3008 unsigned &NumBytes) {
3009 CallingConv::ID CC = CLI.CallConv;
Tim Northover3b0846e2014-05-24 12:50:23 +00003010 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003011 CCState CCInfo(CC, false, *FuncInfo.MF, ArgLocs, *Context);
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003012 CCInfo.AnalyzeCallOperands(OutVTs, CLI.OutFlags, CCAssignFnForCall(CC));
Tim Northover3b0846e2014-05-24 12:50:23 +00003013
3014 // Get a count of how many bytes are to be pushed on the stack.
3015 NumBytes = CCInfo.getNextStackOffset();
3016
3017 // Issue CALLSEQ_START
3018 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
3019 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AdjStackDown))
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003020 .addImm(NumBytes);
Tim Northover3b0846e2014-05-24 12:50:23 +00003021
3022 // Process the args.
Pete Cooper7be8f8f2015-08-03 19:04:32 +00003023 for (CCValAssign &VA : ArgLocs) {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003024 const Value *ArgVal = CLI.OutVals[VA.getValNo()];
3025 MVT ArgVT = OutVTs[VA.getValNo()];
3026
3027 unsigned ArgReg = getRegForValue(ArgVal);
3028 if (!ArgReg)
3029 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00003030
3031 // Handle arg promotion: SExt, ZExt, AExt.
3032 switch (VA.getLocInfo()) {
3033 case CCValAssign::Full:
3034 break;
3035 case CCValAssign::SExt: {
3036 MVT DestVT = VA.getLocVT();
3037 MVT SrcVT = ArgVT;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003038 ArgReg = emitIntExt(SrcVT, ArgReg, DestVT, /*isZExt=*/false);
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003039 if (!ArgReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00003040 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00003041 break;
3042 }
3043 case CCValAssign::AExt:
3044 // Intentional fall-through.
3045 case CCValAssign::ZExt: {
3046 MVT DestVT = VA.getLocVT();
3047 MVT SrcVT = ArgVT;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003048 ArgReg = emitIntExt(SrcVT, ArgReg, DestVT, /*isZExt=*/true);
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003049 if (!ArgReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00003050 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00003051 break;
3052 }
3053 default:
3054 llvm_unreachable("Unknown arg promotion!");
3055 }
3056
3057 // Now copy/store arg to correct locations.
3058 if (VA.isRegLoc() && !VA.needsCustom()) {
3059 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003060 TII.get(TargetOpcode::COPY), VA.getLocReg()).addReg(ArgReg);
3061 CLI.OutRegs.push_back(VA.getLocReg());
Tim Northover3b0846e2014-05-24 12:50:23 +00003062 } else if (VA.needsCustom()) {
3063 // FIXME: Handle custom args.
3064 return false;
3065 } else {
3066 assert(VA.isMemLoc() && "Assuming store on stack.");
3067
Juergen Ributzka39032672014-07-31 00:11:11 +00003068 // Don't emit stores for undef values.
3069 if (isa<UndefValue>(ArgVal))
3070 continue;
3071
Tim Northover3b0846e2014-05-24 12:50:23 +00003072 // Need to store on the stack.
Tim Northover6890add2014-06-03 13:54:53 +00003073 unsigned ArgSize = (ArgVT.getSizeInBits() + 7) / 8;
Tim Northover3b0846e2014-05-24 12:50:23 +00003074
3075 unsigned BEAlign = 0;
3076 if (ArgSize < 8 && !Subtarget->isLittleEndian())
3077 BEAlign = 8 - ArgSize;
3078
3079 Address Addr;
3080 Addr.setKind(Address::RegBase);
3081 Addr.setReg(AArch64::SP);
3082 Addr.setOffset(VA.getLocMemOffset() + BEAlign);
3083
Juergen Ributzka241fd482014-08-08 17:24:10 +00003084 unsigned Alignment = DL.getABITypeAlignment(ArgVal->getType());
3085 MachineMemOperand *MMO = FuncInfo.MF->getMachineMemOperand(
Alex Lorenze40c8a22015-08-11 23:09:45 +00003086 MachinePointerInfo::getStack(*FuncInfo.MF, Addr.getOffset()),
3087 MachineMemOperand::MOStore, ArgVT.getStoreSize(), Alignment);
Juergen Ributzka241fd482014-08-08 17:24:10 +00003088
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003089 if (!emitStore(ArgVT, ArgReg, Addr, MMO))
Tim Northover3b0846e2014-05-24 12:50:23 +00003090 return false;
3091 }
3092 }
3093 return true;
3094}
3095
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003096bool AArch64FastISel::finishCall(CallLoweringInfo &CLI, MVT RetVT,
Juergen Ributzka1b014502014-07-23 20:03:13 +00003097 unsigned NumBytes) {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003098 CallingConv::ID CC = CLI.CallConv;
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003099
Tim Northover3b0846e2014-05-24 12:50:23 +00003100 // Issue CALLSEQ_END
3101 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
3102 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AdjStackUp))
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003103 .addImm(NumBytes).addImm(0);
Tim Northover3b0846e2014-05-24 12:50:23 +00003104
3105 // Now the return value.
3106 if (RetVT != MVT::isVoid) {
3107 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003108 CCState CCInfo(CC, false, *FuncInfo.MF, RVLocs, *Context);
Tim Northover3b0846e2014-05-24 12:50:23 +00003109 CCInfo.AnalyzeCallResult(RetVT, CCAssignFnForCall(CC));
3110
3111 // Only handle a single return value.
3112 if (RVLocs.size() != 1)
3113 return false;
3114
3115 // Copy all of the result registers out of their specified physreg.
3116 MVT CopyVT = RVLocs[0].getValVT();
Pete Cooper19d704d2015-04-16 21:19:36 +00003117
3118 // TODO: Handle big-endian results
3119 if (CopyVT.isVector() && !Subtarget->isLittleEndian())
3120 return false;
3121
Tim Northover3b0846e2014-05-24 12:50:23 +00003122 unsigned ResultReg = createResultReg(TLI.getRegClassFor(CopyVT));
3123 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003124 TII.get(TargetOpcode::COPY), ResultReg)
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003125 .addReg(RVLocs[0].getLocReg());
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003126 CLI.InRegs.push_back(RVLocs[0].getLocReg());
Tim Northover3b0846e2014-05-24 12:50:23 +00003127
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003128 CLI.ResultReg = ResultReg;
3129 CLI.NumResultRegs = 1;
Tim Northover3b0846e2014-05-24 12:50:23 +00003130 }
3131
3132 return true;
3133}
3134
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003135bool AArch64FastISel::fastLowerCall(CallLoweringInfo &CLI) {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003136 CallingConv::ID CC = CLI.CallConv;
Akira Hatanakab74db092014-08-13 23:23:58 +00003137 bool IsTailCall = CLI.IsTailCall;
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003138 bool IsVarArg = CLI.IsVarArg;
3139 const Value *Callee = CLI.Callee;
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003140 MCSymbol *Symbol = CLI.Symbol;
Tim Northover3b0846e2014-05-24 12:50:23 +00003141
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003142 if (!Callee && !Symbol)
Juergen Ributzkaafa034f2014-09-15 22:07:49 +00003143 return false;
3144
Akira Hatanakab74db092014-08-13 23:23:58 +00003145 // Allow SelectionDAG isel to handle tail calls.
3146 if (IsTailCall)
3147 return false;
3148
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003149 CodeModel::Model CM = TM.getCodeModel();
Petr Hosek9eb0a1e2017-04-04 19:51:53 +00003150 // Only support the small-addressing and large code models.
3151 if (CM != CodeModel::Large && !Subtarget->useSmallAddressing())
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003152 return false;
3153
3154 // FIXME: Add large code model support for ELF.
3155 if (CM == CodeModel::Large && !Subtarget->isTargetMachO())
Tim Northover3b0846e2014-05-24 12:50:23 +00003156 return false;
3157
Tim Northover3b0846e2014-05-24 12:50:23 +00003158 // Let SDISel handle vararg functions.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003159 if (IsVarArg)
Tim Northover3b0846e2014-05-24 12:50:23 +00003160 return false;
3161
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003162 // FIXME: Only handle *simple* calls for now.
Tim Northover3b0846e2014-05-24 12:50:23 +00003163 MVT RetVT;
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003164 if (CLI.RetTy->isVoidTy())
Tim Northover3b0846e2014-05-24 12:50:23 +00003165 RetVT = MVT::isVoid;
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003166 else if (!isTypeLegal(CLI.RetTy, RetVT))
Tim Northover3b0846e2014-05-24 12:50:23 +00003167 return false;
3168
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003169 for (auto Flag : CLI.OutFlags)
Manman Renf46262e2016-03-29 17:37:21 +00003170 if (Flag.isInReg() || Flag.isSRet() || Flag.isNest() || Flag.isByVal() ||
Manman Ren57518142016-04-11 21:08:06 +00003171 Flag.isSwiftSelf() || Flag.isSwiftError())
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003172 return false;
3173
Tim Northover3b0846e2014-05-24 12:50:23 +00003174 // Set up the argument vectors.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003175 SmallVector<MVT, 16> OutVTs;
3176 OutVTs.reserve(CLI.OutVals.size());
Tim Northover3b0846e2014-05-24 12:50:23 +00003177
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003178 for (auto *Val : CLI.OutVals) {
3179 MVT VT;
3180 if (!isTypeLegal(Val->getType(), VT) &&
3181 !(VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16))
Tim Northover3b0846e2014-05-24 12:50:23 +00003182 return false;
3183
3184 // We don't handle vector parameters yet.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003185 if (VT.isVector() || VT.getSizeInBits() > 64)
Tim Northover3b0846e2014-05-24 12:50:23 +00003186 return false;
3187
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003188 OutVTs.push_back(VT);
Tim Northover3b0846e2014-05-24 12:50:23 +00003189 }
3190
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003191 Address Addr;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003192 if (Callee && !computeCallAddress(Callee, Addr))
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003193 return false;
3194
Tim Northover3b0846e2014-05-24 12:50:23 +00003195 // Handle the arguments now that we've gotten them.
Tim Northover3b0846e2014-05-24 12:50:23 +00003196 unsigned NumBytes;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003197 if (!processCallArgs(CLI, OutVTs, NumBytes))
Tim Northover3b0846e2014-05-24 12:50:23 +00003198 return false;
3199
3200 // Issue the call.
3201 MachineInstrBuilder MIB;
Petr Hosek9eb0a1e2017-04-04 19:51:53 +00003202 if (Subtarget->useSmallAddressing()) {
Juergen Ributzkac5c1c602014-08-29 23:48:06 +00003203 const MCInstrDesc &II = TII.get(Addr.getReg() ? AArch64::BLR : AArch64::BL);
3204 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II);
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003205 if (Symbol)
3206 MIB.addSym(Symbol, 0);
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003207 else if (Addr.getGlobalValue())
3208 MIB.addGlobalAddress(Addr.getGlobalValue(), 0, 0);
Juergen Ributzkac5c1c602014-08-29 23:48:06 +00003209 else if (Addr.getReg()) {
3210 unsigned Reg = constrainOperandRegClass(II, Addr.getReg(), 0);
3211 MIB.addReg(Reg);
3212 } else
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003213 return false;
3214 } else {
3215 unsigned CallReg = 0;
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003216 if (Symbol) {
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003217 unsigned ADRPReg = createResultReg(&AArch64::GPR64commonRegClass);
3218 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::ADRP),
3219 ADRPReg)
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003220 .addSym(Symbol, AArch64II::MO_GOT | AArch64II::MO_PAGE);
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003221
3222 CallReg = createResultReg(&AArch64::GPR64RegClass);
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003223 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3224 TII.get(AArch64::LDRXui), CallReg)
3225 .addReg(ADRPReg)
3226 .addSym(Symbol,
3227 AArch64II::MO_GOT | AArch64II::MO_PAGEOFF | AArch64II::MO_NC);
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003228 } else if (Addr.getGlobalValue())
3229 CallReg = materializeGV(Addr.getGlobalValue());
3230 else if (Addr.getReg())
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003231 CallReg = Addr.getReg();
3232
3233 if (!CallReg)
3234 return false;
3235
Juergen Ributzkac5c1c602014-08-29 23:48:06 +00003236 const MCInstrDesc &II = TII.get(AArch64::BLR);
3237 CallReg = constrainOperandRegClass(II, CallReg, 0);
3238 MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addReg(CallReg);
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003239 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003240
3241 // Add implicit physical register uses to the call.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003242 for (auto Reg : CLI.OutRegs)
3243 MIB.addReg(Reg, RegState::Implicit);
Tim Northover3b0846e2014-05-24 12:50:23 +00003244
3245 // Add a register mask with the call-preserved registers.
3246 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00003247 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Tim Northover3b0846e2014-05-24 12:50:23 +00003248
Juergen Ributzka052e6c22014-07-31 04:10:40 +00003249 CLI.Call = MIB;
3250
Tim Northover3b0846e2014-05-24 12:50:23 +00003251 // Finish off the call including any return values.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003252 return finishCall(CLI, RetVT, NumBytes);
Tim Northover3b0846e2014-05-24 12:50:23 +00003253}
3254
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003255bool AArch64FastISel::isMemCpySmall(uint64_t Len, unsigned Alignment) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003256 if (Alignment)
3257 return Len / Alignment <= 4;
3258 else
3259 return Len < 32;
3260}
3261
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003262bool AArch64FastISel::tryEmitSmallMemCpy(Address Dest, Address Src,
Tim Northover3b0846e2014-05-24 12:50:23 +00003263 uint64_t Len, unsigned Alignment) {
3264 // Make sure we don't bloat code by inlining very large memcpy's.
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003265 if (!isMemCpySmall(Len, Alignment))
Tim Northover3b0846e2014-05-24 12:50:23 +00003266 return false;
3267
3268 int64_t UnscaledOffset = 0;
3269 Address OrigDest = Dest;
3270 Address OrigSrc = Src;
3271
3272 while (Len) {
3273 MVT VT;
3274 if (!Alignment || Alignment >= 8) {
3275 if (Len >= 8)
3276 VT = MVT::i64;
3277 else if (Len >= 4)
3278 VT = MVT::i32;
3279 else if (Len >= 2)
3280 VT = MVT::i16;
3281 else {
3282 VT = MVT::i8;
3283 }
3284 } else {
3285 // Bound based on alignment.
3286 if (Len >= 4 && Alignment == 4)
3287 VT = MVT::i32;
3288 else if (Len >= 2 && Alignment == 2)
3289 VT = MVT::i16;
3290 else {
3291 VT = MVT::i8;
3292 }
3293 }
3294
Juergen Ributzkacd11a282014-10-14 20:36:02 +00003295 unsigned ResultReg = emitLoad(VT, VT, Src);
3296 if (!ResultReg)
Tim Northoverc19445d2014-06-10 09:52:40 +00003297 return false;
3298
Juergen Ributzkacd11a282014-10-14 20:36:02 +00003299 if (!emitStore(VT, ResultReg, Dest))
Tim Northoverc19445d2014-06-10 09:52:40 +00003300 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00003301
3302 int64_t Size = VT.getSizeInBits() / 8;
3303 Len -= Size;
3304 UnscaledOffset += Size;
3305
3306 // We need to recompute the unscaled offset for each iteration.
3307 Dest.setOffset(OrigDest.getOffset() + UnscaledOffset);
3308 Src.setOffset(OrigSrc.getOffset() + UnscaledOffset);
3309 }
3310
3311 return true;
3312}
3313
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003314/// \brief Check if it is possible to fold the condition from the XALU intrinsic
3315/// into the user. The condition code will only be updated on success.
3316bool AArch64FastISel::foldXALUIntrinsic(AArch64CC::CondCode &CC,
3317 const Instruction *I,
3318 const Value *Cond) {
3319 if (!isa<ExtractValueInst>(Cond))
3320 return false;
3321
3322 const auto *EV = cast<ExtractValueInst>(Cond);
3323 if (!isa<IntrinsicInst>(EV->getAggregateOperand()))
3324 return false;
3325
3326 const auto *II = cast<IntrinsicInst>(EV->getAggregateOperand());
3327 MVT RetVT;
3328 const Function *Callee = II->getCalledFunction();
3329 Type *RetTy =
3330 cast<StructType>(Callee->getReturnType())->getTypeAtIndex(0U);
3331 if (!isTypeLegal(RetTy, RetVT))
3332 return false;
3333
3334 if (RetVT != MVT::i32 && RetVT != MVT::i64)
3335 return false;
3336
Juergen Ributzka0f307672014-09-18 07:26:26 +00003337 const Value *LHS = II->getArgOperand(0);
3338 const Value *RHS = II->getArgOperand(1);
3339
3340 // Canonicalize immediate to the RHS.
3341 if (isa<ConstantInt>(LHS) && !isa<ConstantInt>(RHS) &&
3342 isCommutativeIntrinsic(II))
3343 std::swap(LHS, RHS);
3344
3345 // Simplify multiplies.
Pete Cooper9e1d3352015-05-20 17:16:39 +00003346 Intrinsic::ID IID = II->getIntrinsicID();
Juergen Ributzka0f307672014-09-18 07:26:26 +00003347 switch (IID) {
3348 default:
3349 break;
3350 case Intrinsic::smul_with_overflow:
3351 if (const auto *C = dyn_cast<ConstantInt>(RHS))
3352 if (C->getValue() == 2)
3353 IID = Intrinsic::sadd_with_overflow;
3354 break;
3355 case Intrinsic::umul_with_overflow:
3356 if (const auto *C = dyn_cast<ConstantInt>(RHS))
3357 if (C->getValue() == 2)
3358 IID = Intrinsic::uadd_with_overflow;
3359 break;
3360 }
3361
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003362 AArch64CC::CondCode TmpCC;
Juergen Ributzka0f307672014-09-18 07:26:26 +00003363 switch (IID) {
3364 default:
3365 return false;
3366 case Intrinsic::sadd_with_overflow:
3367 case Intrinsic::ssub_with_overflow:
3368 TmpCC = AArch64CC::VS;
3369 break;
3370 case Intrinsic::uadd_with_overflow:
3371 TmpCC = AArch64CC::HS;
3372 break;
3373 case Intrinsic::usub_with_overflow:
3374 TmpCC = AArch64CC::LO;
3375 break;
3376 case Intrinsic::smul_with_overflow:
3377 case Intrinsic::umul_with_overflow:
3378 TmpCC = AArch64CC::NE;
3379 break;
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003380 }
3381
3382 // Check if both instructions are in the same basic block.
Juergen Ributzkafb3e1432014-09-17 17:46:47 +00003383 if (!isValueAvailable(II))
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003384 return false;
3385
3386 // Make sure nothing is in the way
Duncan P. N. Exon Smithd3b9df02015-10-13 20:02:15 +00003387 BasicBlock::const_iterator Start(I);
3388 BasicBlock::const_iterator End(II);
Juergen Ributzkaad2109a2014-07-30 22:04:34 +00003389 for (auto Itr = std::prev(Start); Itr != End; --Itr) {
3390 // We only expect extractvalue instructions between the intrinsic and the
3391 // instruction to be selected.
3392 if (!isa<ExtractValueInst>(Itr))
3393 return false;
3394
3395 // Check that the extractvalue operand comes from the intrinsic.
3396 const auto *EVI = cast<ExtractValueInst>(Itr);
3397 if (EVI->getAggregateOperand() != II)
3398 return false;
3399 }
3400
3401 CC = TmpCC;
3402 return true;
3403}
3404
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003405bool AArch64FastISel::fastLowerIntrinsicCall(const IntrinsicInst *II) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003406 // FIXME: Handle more intrinsics.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003407 switch (II->getIntrinsicID()) {
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003408 default: return false;
3409 case Intrinsic::frameaddress: {
Matthias Braun941a7052016-07-28 18:40:00 +00003410 MachineFrameInfo &MFI = FuncInfo.MF->getFrameInfo();
3411 MFI.setFrameAddressIsTaken(true);
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003412
Eric Christophercf965f22017-03-31 23:12:24 +00003413 const AArch64RegisterInfo *RegInfo = Subtarget->getRegisterInfo();
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003414 unsigned FramePtr = RegInfo->getFrameRegister(*(FuncInfo.MF));
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003415 unsigned SrcReg = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
3416 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3417 TII.get(TargetOpcode::COPY), SrcReg).addReg(FramePtr);
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003418 // Recursively load frame address
3419 // ldr x0, [fp]
3420 // ldr x0, [x0]
3421 // ldr x0, [x0]
3422 // ...
3423 unsigned DestReg;
3424 unsigned Depth = cast<ConstantInt>(II->getOperand(0))->getZExtValue();
3425 while (Depth--) {
Juergen Ributzka88e32512014-09-03 20:56:59 +00003426 DestReg = fastEmitInst_ri(AArch64::LDRXui, &AArch64::GPR64RegClass,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003427 SrcReg, /*IsKill=*/true, 0);
3428 assert(DestReg && "Unexpected LDR instruction emission failure.");
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003429 SrcReg = DestReg;
3430 }
3431
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003432 updateValueMap(II, SrcReg);
Juergen Ributzka5d6c43e2014-07-25 17:47:14 +00003433 return true;
3434 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003435 case Intrinsic::memcpy:
3436 case Intrinsic::memmove: {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003437 const auto *MTI = cast<MemTransferInst>(II);
Tim Northover3b0846e2014-05-24 12:50:23 +00003438 // Don't handle volatile.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003439 if (MTI->isVolatile())
Tim Northover3b0846e2014-05-24 12:50:23 +00003440 return false;
3441
Juergen Ributzka843f14f2014-08-27 23:09:40 +00003442 // Disable inlining for memmove before calls to ComputeAddress. Otherwise,
Tim Northover3b0846e2014-05-24 12:50:23 +00003443 // we would emit dead code because we don't currently handle memmoves.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003444 bool IsMemCpy = (II->getIntrinsicID() == Intrinsic::memcpy);
3445 if (isa<ConstantInt>(MTI->getLength()) && IsMemCpy) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003446 // Small memcpy's are common enough that we want to do them without a call
3447 // if possible.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003448 uint64_t Len = cast<ConstantInt>(MTI->getLength())->getZExtValue();
Pete Cooper67cf9a72015-11-19 05:56:52 +00003449 unsigned Alignment = MTI->getAlignment();
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003450 if (isMemCpySmall(Len, Alignment)) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003451 Address Dest, Src;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003452 if (!computeAddress(MTI->getRawDest(), Dest) ||
3453 !computeAddress(MTI->getRawSource(), Src))
Tim Northover3b0846e2014-05-24 12:50:23 +00003454 return false;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003455 if (tryEmitSmallMemCpy(Dest, Src, Len, Alignment))
Tim Northover3b0846e2014-05-24 12:50:23 +00003456 return true;
3457 }
3458 }
3459
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003460 if (!MTI->getLength()->getType()->isIntegerTy(64))
Tim Northover3b0846e2014-05-24 12:50:23 +00003461 return false;
3462
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003463 if (MTI->getSourceAddressSpace() > 255 || MTI->getDestAddressSpace() > 255)
Tim Northover3b0846e2014-05-24 12:50:23 +00003464 // Fast instruction selection doesn't support the special
3465 // address spaces.
3466 return false;
3467
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003468 const char *IntrMemName = isa<MemCpyInst>(II) ? "memcpy" : "memmove";
Pete Cooper67cf9a72015-11-19 05:56:52 +00003469 return lowerCallTo(II, IntrMemName, II->getNumArgOperands() - 2);
Tim Northover3b0846e2014-05-24 12:50:23 +00003470 }
3471 case Intrinsic::memset: {
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003472 const MemSetInst *MSI = cast<MemSetInst>(II);
Tim Northover3b0846e2014-05-24 12:50:23 +00003473 // Don't handle volatile.
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003474 if (MSI->isVolatile())
Tim Northover3b0846e2014-05-24 12:50:23 +00003475 return false;
3476
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003477 if (!MSI->getLength()->getType()->isIntegerTy(64))
Tim Northover3b0846e2014-05-24 12:50:23 +00003478 return false;
3479
Juergen Ributzka2581fa52014-07-22 23:14:58 +00003480 if (MSI->getDestAddressSpace() > 255)
Tim Northover3b0846e2014-05-24 12:50:23 +00003481 // Fast instruction selection doesn't support the special
3482 // address spaces.
3483 return false;
3484
Pete Cooper67cf9a72015-11-19 05:56:52 +00003485 return lowerCallTo(II, "memset", II->getNumArgOperands() - 2);
Tim Northover3b0846e2014-05-24 12:50:23 +00003486 }
Juergen Ributzka993224a2014-09-15 22:33:06 +00003487 case Intrinsic::sin:
3488 case Intrinsic::cos:
3489 case Intrinsic::pow: {
3490 MVT RetVT;
3491 if (!isTypeLegal(II->getType(), RetVT))
3492 return false;
3493
3494 if (RetVT != MVT::f32 && RetVT != MVT::f64)
3495 return false;
3496
3497 static const RTLIB::Libcall LibCallTable[3][2] = {
3498 { RTLIB::SIN_F32, RTLIB::SIN_F64 },
3499 { RTLIB::COS_F32, RTLIB::COS_F64 },
3500 { RTLIB::POW_F32, RTLIB::POW_F64 }
3501 };
3502 RTLIB::Libcall LC;
3503 bool Is64Bit = RetVT == MVT::f64;
3504 switch (II->getIntrinsicID()) {
3505 default:
3506 llvm_unreachable("Unexpected intrinsic.");
3507 case Intrinsic::sin:
3508 LC = LibCallTable[0][Is64Bit];
3509 break;
3510 case Intrinsic::cos:
3511 LC = LibCallTable[1][Is64Bit];
3512 break;
3513 case Intrinsic::pow:
3514 LC = LibCallTable[2][Is64Bit];
3515 break;
3516 }
3517
3518 ArgListTy Args;
3519 Args.reserve(II->getNumArgOperands());
3520
3521 // Populate the argument list.
3522 for (auto &Arg : II->arg_operands()) {
3523 ArgListEntry Entry;
3524 Entry.Val = Arg;
3525 Entry.Ty = Arg->getType();
3526 Args.push_back(Entry);
3527 }
3528
3529 CallLoweringInfo CLI;
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00003530 MCContext &Ctx = MF->getContext();
3531 CLI.setCallee(DL, Ctx, TLI.getLibcallCallingConv(LC), II->getType(),
Juergen Ributzka993224a2014-09-15 22:33:06 +00003532 TLI.getLibcallName(LC), std::move(Args));
3533 if (!lowerCallTo(CLI))
3534 return false;
3535 updateValueMap(II, CLI.ResultReg);
3536 return true;
3537 }
Juergen Ributzka89441b02014-11-11 23:10:44 +00003538 case Intrinsic::fabs: {
3539 MVT VT;
3540 if (!isTypeLegal(II->getType(), VT))
3541 return false;
3542
3543 unsigned Opc;
3544 switch (VT.SimpleTy) {
3545 default:
3546 return false;
3547 case MVT::f32:
3548 Opc = AArch64::FABSSr;
3549 break;
3550 case MVT::f64:
3551 Opc = AArch64::FABSDr;
3552 break;
3553 }
3554 unsigned SrcReg = getRegForValue(II->getOperand(0));
3555 if (!SrcReg)
3556 return false;
3557 bool SrcRegIsKill = hasTrivialKill(II->getOperand(0));
3558 unsigned ResultReg = createResultReg(TLI.getRegClassFor(VT));
3559 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), ResultReg)
3560 .addReg(SrcReg, getKillRegState(SrcRegIsKill));
3561 updateValueMap(II, ResultReg);
3562 return true;
3563 }
Eugene Zelenko11f69072017-01-25 00:29:26 +00003564 case Intrinsic::trap:
Tim Northover3b0846e2014-05-24 12:50:23 +00003565 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::BRK))
3566 .addImm(1);
3567 return true;
Eugene Zelenko11f69072017-01-25 00:29:26 +00003568
Juergen Ributzka130e77e2014-07-31 06:25:33 +00003569 case Intrinsic::sqrt: {
3570 Type *RetTy = II->getCalledFunction()->getReturnType();
3571
3572 MVT VT;
3573 if (!isTypeLegal(RetTy, VT))
3574 return false;
3575
3576 unsigned Op0Reg = getRegForValue(II->getOperand(0));
3577 if (!Op0Reg)
3578 return false;
3579 bool Op0IsKill = hasTrivialKill(II->getOperand(0));
3580
Juergen Ributzka88e32512014-09-03 20:56:59 +00003581 unsigned ResultReg = fastEmit_r(VT, VT, ISD::FSQRT, Op0Reg, Op0IsKill);
Juergen Ributzka130e77e2014-07-31 06:25:33 +00003582 if (!ResultReg)
3583 return false;
3584
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003585 updateValueMap(II, ResultReg);
Juergen Ributzka130e77e2014-07-31 06:25:33 +00003586 return true;
3587 }
Juergen Ributzkad43da752014-07-30 22:04:31 +00003588 case Intrinsic::sadd_with_overflow:
3589 case Intrinsic::uadd_with_overflow:
3590 case Intrinsic::ssub_with_overflow:
3591 case Intrinsic::usub_with_overflow:
3592 case Intrinsic::smul_with_overflow:
3593 case Intrinsic::umul_with_overflow: {
3594 // This implements the basic lowering of the xalu with overflow intrinsics.
3595 const Function *Callee = II->getCalledFunction();
3596 auto *Ty = cast<StructType>(Callee->getReturnType());
3597 Type *RetTy = Ty->getTypeAtIndex(0U);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003598
3599 MVT VT;
3600 if (!isTypeLegal(RetTy, VT))
3601 return false;
3602
3603 if (VT != MVT::i32 && VT != MVT::i64)
3604 return false;
3605
3606 const Value *LHS = II->getArgOperand(0);
3607 const Value *RHS = II->getArgOperand(1);
3608 // Canonicalize immediate to the RHS.
3609 if (isa<ConstantInt>(LHS) && !isa<ConstantInt>(RHS) &&
3610 isCommutativeIntrinsic(II))
3611 std::swap(LHS, RHS);
3612
Juergen Ributzka2964b832014-09-18 07:04:54 +00003613 // Simplify multiplies.
Pete Cooper9e1d3352015-05-20 17:16:39 +00003614 Intrinsic::ID IID = II->getIntrinsicID();
Juergen Ributzka2964b832014-09-18 07:04:54 +00003615 switch (IID) {
3616 default:
3617 break;
3618 case Intrinsic::smul_with_overflow:
3619 if (const auto *C = dyn_cast<ConstantInt>(RHS))
3620 if (C->getValue() == 2) {
3621 IID = Intrinsic::sadd_with_overflow;
3622 RHS = LHS;
3623 }
3624 break;
3625 case Intrinsic::umul_with_overflow:
3626 if (const auto *C = dyn_cast<ConstantInt>(RHS))
3627 if (C->getValue() == 2) {
3628 IID = Intrinsic::uadd_with_overflow;
3629 RHS = LHS;
3630 }
3631 break;
3632 }
3633
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003634 unsigned ResultReg1 = 0, ResultReg2 = 0, MulReg = 0;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003635 AArch64CC::CondCode CC = AArch64CC::Invalid;
Juergen Ributzka2964b832014-09-18 07:04:54 +00003636 switch (IID) {
Juergen Ributzkad43da752014-07-30 22:04:31 +00003637 default: llvm_unreachable("Unexpected intrinsic!");
3638 case Intrinsic::sadd_with_overflow:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00003639 ResultReg1 = emitAdd(VT, LHS, RHS, /*SetFlags=*/true);
3640 CC = AArch64CC::VS;
3641 break;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003642 case Intrinsic::uadd_with_overflow:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00003643 ResultReg1 = emitAdd(VT, LHS, RHS, /*SetFlags=*/true);
3644 CC = AArch64CC::HS;
3645 break;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003646 case Intrinsic::ssub_with_overflow:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00003647 ResultReg1 = emitSub(VT, LHS, RHS, /*SetFlags=*/true);
3648 CC = AArch64CC::VS;
3649 break;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003650 case Intrinsic::usub_with_overflow:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00003651 ResultReg1 = emitSub(VT, LHS, RHS, /*SetFlags=*/true);
3652 CC = AArch64CC::LO;
3653 break;
Juergen Ributzkad43da752014-07-30 22:04:31 +00003654 case Intrinsic::smul_with_overflow: {
3655 CC = AArch64CC::NE;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003656 unsigned LHSReg = getRegForValue(LHS);
3657 if (!LHSReg)
3658 return false;
3659 bool LHSIsKill = hasTrivialKill(LHS);
3660
3661 unsigned RHSReg = getRegForValue(RHS);
Juergen Ributzka82ecc7f2014-08-01 01:25:55 +00003662 if (!RHSReg)
3663 return false;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003664 bool RHSIsKill = hasTrivialKill(RHS);
Juergen Ributzka82ecc7f2014-08-01 01:25:55 +00003665
Juergen Ributzkad43da752014-07-30 22:04:31 +00003666 if (VT == MVT::i32) {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003667 MulReg = emitSMULL_rr(MVT::i64, LHSReg, LHSIsKill, RHSReg, RHSIsKill);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00003668 unsigned ShiftReg = emitLSR_ri(MVT::i64, MVT::i64, MulReg,
3669 /*IsKill=*/false, 32);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003670 MulReg = fastEmitInst_extractsubreg(VT, MulReg, /*IsKill=*/true,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003671 AArch64::sub_32);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003672 ShiftReg = fastEmitInst_extractsubreg(VT, ShiftReg, /*IsKill=*/true,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003673 AArch64::sub_32);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003674 emitSubs_rs(VT, ShiftReg, /*IsKill=*/true, MulReg, /*IsKill=*/false,
3675 AArch64_AM::ASR, 31, /*WantResult=*/false);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003676 } else {
3677 assert(VT == MVT::i64 && "Unexpected value type.");
Quentin Colombet9df2fa22015-05-01 20:57:11 +00003678 // LHSReg and RHSReg cannot be killed by this Mul, since they are
3679 // reused in the next instruction.
3680 MulReg = emitMul_rr(VT, LHSReg, /*IsKill=*/false, RHSReg,
3681 /*IsKill=*/false);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003682 unsigned SMULHReg = fastEmit_rr(VT, VT, ISD::MULHS, LHSReg, LHSIsKill,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003683 RHSReg, RHSIsKill);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003684 emitSubs_rs(VT, SMULHReg, /*IsKill=*/true, MulReg, /*IsKill=*/false,
3685 AArch64_AM::ASR, 63, /*WantResult=*/false);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003686 }
3687 break;
3688 }
3689 case Intrinsic::umul_with_overflow: {
3690 CC = AArch64CC::NE;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003691 unsigned LHSReg = getRegForValue(LHS);
3692 if (!LHSReg)
3693 return false;
3694 bool LHSIsKill = hasTrivialKill(LHS);
3695
3696 unsigned RHSReg = getRegForValue(RHS);
Juergen Ributzka82ecc7f2014-08-01 01:25:55 +00003697 if (!RHSReg)
3698 return false;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003699 bool RHSIsKill = hasTrivialKill(RHS);
Juergen Ributzka82ecc7f2014-08-01 01:25:55 +00003700
Juergen Ributzkad43da752014-07-30 22:04:31 +00003701 if (VT == MVT::i32) {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003702 MulReg = emitUMULL_rr(MVT::i64, LHSReg, LHSIsKill, RHSReg, RHSIsKill);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003703 emitSubs_rs(MVT::i64, AArch64::XZR, /*IsKill=*/true, MulReg,
3704 /*IsKill=*/false, AArch64_AM::LSR, 32,
3705 /*WantResult=*/false);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003706 MulReg = fastEmitInst_extractsubreg(VT, MulReg, /*IsKill=*/true,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003707 AArch64::sub_32);
3708 } else {
3709 assert(VT == MVT::i64 && "Unexpected value type.");
Quentin Colombet9df2fa22015-05-01 20:57:11 +00003710 // LHSReg and RHSReg cannot be killed by this Mul, since they are
3711 // reused in the next instruction.
3712 MulReg = emitMul_rr(VT, LHSReg, /*IsKill=*/false, RHSReg,
3713 /*IsKill=*/false);
Juergen Ributzka88e32512014-09-03 20:56:59 +00003714 unsigned UMULHReg = fastEmit_rr(VT, VT, ISD::MULHU, LHSReg, LHSIsKill,
Juergen Ributzkad43da752014-07-30 22:04:31 +00003715 RHSReg, RHSIsKill);
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003716 emitSubs_rr(VT, AArch64::XZR, /*IsKill=*/true, UMULHReg,
3717 /*IsKill=*/false, /*WantResult=*/false);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003718 }
3719 break;
3720 }
3721 }
3722
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003723 if (MulReg) {
3724 ResultReg1 = createResultReg(TLI.getRegClassFor(VT));
Juergen Ributzkad43da752014-07-30 22:04:31 +00003725 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003726 TII.get(TargetOpcode::COPY), ResultReg1).addReg(MulReg);
3727 }
Juergen Ributzkad43da752014-07-30 22:04:31 +00003728
Juergen Ributzka88e32512014-09-03 20:56:59 +00003729 ResultReg2 = fastEmitInst_rri(AArch64::CSINCWr, &AArch64::GPR32RegClass,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003730 AArch64::WZR, /*IsKill=*/true, AArch64::WZR,
3731 /*IsKill=*/true, getInvertedCondCode(CC));
Jingyue Wu4938e272014-10-04 03:50:10 +00003732 (void)ResultReg2;
Juergen Ributzkac0886dd2014-08-19 22:29:55 +00003733 assert((ResultReg1 + 1) == ResultReg2 &&
3734 "Nonconsecutive result registers.");
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003735 updateValueMap(II, ResultReg1, 2);
Juergen Ributzkad43da752014-07-30 22:04:31 +00003736 return true;
3737 }
Tim Northover3b0846e2014-05-24 12:50:23 +00003738 }
3739 return false;
3740}
3741
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003742bool AArch64FastISel::selectRet(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003743 const ReturnInst *Ret = cast<ReturnInst>(I);
3744 const Function &F = *I->getParent()->getParent();
3745
3746 if (!FuncInfo.CanLowerReturn)
3747 return false;
3748
3749 if (F.isVarArg())
3750 return false;
3751
Manman Ren57518142016-04-11 21:08:06 +00003752 if (TLI.supportSwiftError() &&
3753 F.getAttributes().hasAttrSomewhere(Attribute::SwiftError))
3754 return false;
3755
Manman Rencbe4f942015-12-16 21:04:19 +00003756 if (TLI.supportSplitCSR(FuncInfo.MF))
3757 return false;
3758
Tim Northover3b0846e2014-05-24 12:50:23 +00003759 // Build a list of return value registers.
3760 SmallVector<unsigned, 4> RetRegs;
3761
3762 if (Ret->getNumOperands() > 0) {
3763 CallingConv::ID CC = F.getCallingConv();
3764 SmallVector<ISD::OutputArg, 4> Outs;
Mehdi Amini56228da2015-07-09 01:57:34 +00003765 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI, DL);
Tim Northover3b0846e2014-05-24 12:50:23 +00003766
3767 // Analyze operands of the call, assigning locations to each operand.
3768 SmallVector<CCValAssign, 16> ValLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003769 CCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, ValLocs, I->getContext());
Tim Northover3b0846e2014-05-24 12:50:23 +00003770 CCAssignFn *RetCC = CC == CallingConv::WebKit_JS ? RetCC_AArch64_WebKit_JS
3771 : RetCC_AArch64_AAPCS;
3772 CCInfo.AnalyzeReturn(Outs, RetCC);
3773
3774 // Only handle a single return value for now.
3775 if (ValLocs.size() != 1)
3776 return false;
3777
3778 CCValAssign &VA = ValLocs[0];
3779 const Value *RV = Ret->getOperand(0);
3780
3781 // Don't bother handling odd stuff for now.
Juergen Ributzkade47c472014-09-15 23:40:10 +00003782 if ((VA.getLocInfo() != CCValAssign::Full) &&
3783 (VA.getLocInfo() != CCValAssign::BCvt))
Tim Northover3b0846e2014-05-24 12:50:23 +00003784 return false;
Juergen Ributzkade47c472014-09-15 23:40:10 +00003785
Tim Northover3b0846e2014-05-24 12:50:23 +00003786 // Only handle register returns for now.
3787 if (!VA.isRegLoc())
3788 return false;
Juergen Ributzkade47c472014-09-15 23:40:10 +00003789
Tim Northover3b0846e2014-05-24 12:50:23 +00003790 unsigned Reg = getRegForValue(RV);
3791 if (Reg == 0)
3792 return false;
3793
3794 unsigned SrcReg = Reg + VA.getValNo();
3795 unsigned DestReg = VA.getLocReg();
3796 // Avoid a cross-class copy. This is very unlikely.
3797 if (!MRI.getRegClass(SrcReg)->contains(DestReg))
3798 return false;
3799
Mehdi Amini44ede332015-07-09 02:09:04 +00003800 EVT RVEVT = TLI.getValueType(DL, RV->getType());
Tim Northover3b0846e2014-05-24 12:50:23 +00003801 if (!RVEVT.isSimple())
3802 return false;
3803
3804 // Vectors (of > 1 lane) in big endian need tricky handling.
Juergen Ributzkade47c472014-09-15 23:40:10 +00003805 if (RVEVT.isVector() && RVEVT.getVectorNumElements() > 1 &&
3806 !Subtarget->isLittleEndian())
Tim Northover3b0846e2014-05-24 12:50:23 +00003807 return false;
3808
3809 MVT RVVT = RVEVT.getSimpleVT();
3810 if (RVVT == MVT::f128)
3811 return false;
Juergen Ributzkade47c472014-09-15 23:40:10 +00003812
Tim Northover3b0846e2014-05-24 12:50:23 +00003813 MVT DestVT = VA.getValVT();
3814 // Special handling for extended integers.
3815 if (RVVT != DestVT) {
3816 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
3817 return false;
3818
3819 if (!Outs[0].Flags.isZExt() && !Outs[0].Flags.isSExt())
3820 return false;
3821
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003822 bool IsZExt = Outs[0].Flags.isZExt();
3823 SrcReg = emitIntExt(RVVT, SrcReg, DestVT, IsZExt);
Tim Northover3b0846e2014-05-24 12:50:23 +00003824 if (SrcReg == 0)
3825 return false;
3826 }
3827
3828 // Make the copy.
3829 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3830 TII.get(TargetOpcode::COPY), DestReg).addReg(SrcReg);
3831
3832 // Add register to return instruction.
3833 RetRegs.push_back(VA.getLocReg());
3834 }
3835
3836 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3837 TII.get(AArch64::RET_ReallyLR));
Pete Cooper7be8f8f2015-08-03 19:04:32 +00003838 for (unsigned RetReg : RetRegs)
3839 MIB.addReg(RetReg, RegState::Implicit);
Tim Northover3b0846e2014-05-24 12:50:23 +00003840 return true;
3841}
3842
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003843bool AArch64FastISel::selectTrunc(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003844 Type *DestTy = I->getType();
3845 Value *Op = I->getOperand(0);
3846 Type *SrcTy = Op->getType();
3847
Mehdi Amini44ede332015-07-09 02:09:04 +00003848 EVT SrcEVT = TLI.getValueType(DL, SrcTy, true);
3849 EVT DestEVT = TLI.getValueType(DL, DestTy, true);
Tim Northover3b0846e2014-05-24 12:50:23 +00003850 if (!SrcEVT.isSimple())
3851 return false;
3852 if (!DestEVT.isSimple())
3853 return false;
3854
3855 MVT SrcVT = SrcEVT.getSimpleVT();
3856 MVT DestVT = DestEVT.getSimpleVT();
3857
3858 if (SrcVT != MVT::i64 && SrcVT != MVT::i32 && SrcVT != MVT::i16 &&
3859 SrcVT != MVT::i8)
3860 return false;
3861 if (DestVT != MVT::i32 && DestVT != MVT::i16 && DestVT != MVT::i8 &&
3862 DestVT != MVT::i1)
3863 return false;
3864
3865 unsigned SrcReg = getRegForValue(Op);
3866 if (!SrcReg)
3867 return false;
Juergen Ributzkac83265a2014-08-21 18:02:25 +00003868 bool SrcIsKill = hasTrivialKill(Op);
Tim Northover3b0846e2014-05-24 12:50:23 +00003869
Juergen Ributzka9f54dbe2015-08-06 22:13:48 +00003870 // If we're truncating from i64 to a smaller non-legal type then generate an
3871 // AND. Otherwise, we know the high bits are undefined and a truncate only
3872 // generate a COPY. We cannot mark the source register also as result
3873 // register, because this can incorrectly transfer the kill flag onto the
3874 // source register.
3875 unsigned ResultReg;
Juergen Ributzka63649852015-07-25 02:16:53 +00003876 if (SrcVT == MVT::i64) {
Juergen Ributzka9f54dbe2015-08-06 22:13:48 +00003877 uint64_t Mask = 0;
3878 switch (DestVT.SimpleTy) {
3879 default:
3880 // Trunc i64 to i32 is handled by the target-independent fast-isel.
3881 return false;
3882 case MVT::i1:
3883 Mask = 0x1;
3884 break;
3885 case MVT::i8:
3886 Mask = 0xff;
3887 break;
3888 case MVT::i16:
3889 Mask = 0xffff;
3890 break;
3891 }
Juergen Ributzka63649852015-07-25 02:16:53 +00003892 // Issue an extract_subreg to get the lower 32-bits.
Juergen Ributzka9f54dbe2015-08-06 22:13:48 +00003893 unsigned Reg32 = fastEmitInst_extractsubreg(MVT::i32, SrcReg, SrcIsKill,
3894 AArch64::sub_32);
3895 // Create the AND instruction which performs the actual truncation.
3896 ResultReg = emitAnd_ri(MVT::i32, Reg32, /*IsKill=*/true, Mask);
3897 assert(ResultReg && "Unexpected AND instruction emission failure.");
3898 } else {
3899 ResultReg = createResultReg(&AArch64::GPR32RegClass);
3900 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3901 TII.get(TargetOpcode::COPY), ResultReg)
3902 .addReg(SrcReg, getKillRegState(SrcIsKill));
Juergen Ributzka63649852015-07-25 02:16:53 +00003903 }
3904
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00003905 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00003906 return true;
3907}
3908
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003909unsigned AArch64FastISel::emiti1Ext(unsigned SrcReg, MVT DestVT, bool IsZExt) {
Tim Northover3b0846e2014-05-24 12:50:23 +00003910 assert((DestVT == MVT::i8 || DestVT == MVT::i16 || DestVT == MVT::i32 ||
3911 DestVT == MVT::i64) &&
3912 "Unexpected value type.");
3913 // Handle i8 and i16 as i32.
3914 if (DestVT == MVT::i8 || DestVT == MVT::i16)
3915 DestVT = MVT::i32;
3916
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003917 if (IsZExt) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00003918 unsigned ResultReg = emitAnd_ri(MVT::i32, SrcReg, /*TODO:IsKill=*/false, 1);
Juergen Ributzkac83265a2014-08-21 18:02:25 +00003919 assert(ResultReg && "Unexpected AND instruction emission failure.");
Tim Northover3b0846e2014-05-24 12:50:23 +00003920 if (DestVT == MVT::i64) {
3921 // We're ZExt i1 to i64. The ANDWri Wd, Ws, #1 implicitly clears the
3922 // upper 32 bits. Emit a SUBREG_TO_REG to extend from Wd to Xd.
3923 unsigned Reg64 = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
3924 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
3925 TII.get(AArch64::SUBREG_TO_REG), Reg64)
3926 .addImm(0)
3927 .addReg(ResultReg)
3928 .addImm(AArch64::sub_32);
3929 ResultReg = Reg64;
3930 }
3931 return ResultReg;
3932 } else {
3933 if (DestVT == MVT::i64) {
3934 // FIXME: We're SExt i1 to i64.
3935 return 0;
3936 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00003937 return fastEmitInst_rii(AArch64::SBFMWri, &AArch64::GPR32RegClass, SrcReg,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003938 /*TODO:IsKill=*/false, 0, 0);
Tim Northover3b0846e2014-05-24 12:50:23 +00003939 }
3940}
3941
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003942unsigned AArch64FastISel::emitMul_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003943 unsigned Op1, bool Op1IsKill) {
3944 unsigned Opc, ZReg;
3945 switch (RetVT.SimpleTy) {
3946 default: return 0;
3947 case MVT::i8:
3948 case MVT::i16:
3949 case MVT::i32:
3950 RetVT = MVT::i32;
3951 Opc = AArch64::MADDWrrr; ZReg = AArch64::WZR; break;
3952 case MVT::i64:
3953 Opc = AArch64::MADDXrrr; ZReg = AArch64::XZR; break;
3954 }
3955
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003956 const TargetRegisterClass *RC =
3957 (RetVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzka88e32512014-09-03 20:56:59 +00003958 return fastEmitInst_rrr(Opc, RC, Op0, Op0IsKill, Op1, Op1IsKill,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003959 /*IsKill=*/ZReg, true);
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003960}
3961
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003962unsigned AArch64FastISel::emitSMULL_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003963 unsigned Op1, bool Op1IsKill) {
3964 if (RetVT != MVT::i64)
3965 return 0;
3966
Juergen Ributzka88e32512014-09-03 20:56:59 +00003967 return fastEmitInst_rrr(AArch64::SMADDLrrr, &AArch64::GPR64RegClass,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003968 Op0, Op0IsKill, Op1, Op1IsKill,
3969 AArch64::XZR, /*IsKill=*/true);
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003970}
3971
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00003972unsigned AArch64FastISel::emitUMULL_rr(MVT RetVT, unsigned Op0, bool Op0IsKill,
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003973 unsigned Op1, bool Op1IsKill) {
3974 if (RetVT != MVT::i64)
3975 return 0;
3976
Juergen Ributzka88e32512014-09-03 20:56:59 +00003977 return fastEmitInst_rrr(AArch64::UMADDLrrr, &AArch64::GPR64RegClass,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00003978 Op0, Op0IsKill, Op1, Op1IsKill,
3979 AArch64::XZR, /*IsKill=*/true);
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00003980}
3981
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00003982unsigned AArch64FastISel::emitLSL_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
3983 unsigned Op1Reg, bool Op1IsKill) {
3984 unsigned Opc = 0;
3985 bool NeedTrunc = false;
3986 uint64_t Mask = 0;
3987 switch (RetVT.SimpleTy) {
3988 default: return 0;
3989 case MVT::i8: Opc = AArch64::LSLVWr; NeedTrunc = true; Mask = 0xff; break;
3990 case MVT::i16: Opc = AArch64::LSLVWr; NeedTrunc = true; Mask = 0xffff; break;
3991 case MVT::i32: Opc = AArch64::LSLVWr; break;
3992 case MVT::i64: Opc = AArch64::LSLVXr; break;
3993 }
3994
3995 const TargetRegisterClass *RC =
3996 (RetVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
3997 if (NeedTrunc) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00003998 Op1Reg = emitAnd_ri(MVT::i32, Op1Reg, Op1IsKill, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00003999 Op1IsKill = true;
4000 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004001 unsigned ResultReg = fastEmitInst_rr(Opc, RC, Op0Reg, Op0IsKill, Op1Reg,
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004002 Op1IsKill);
4003 if (NeedTrunc)
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004004 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004005 return ResultReg;
4006}
4007
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004008unsigned AArch64FastISel::emitLSL_ri(MVT RetVT, MVT SrcVT, unsigned Op0,
4009 bool Op0IsKill, uint64_t Shift,
Juergen Ributzkacdda9302014-11-18 21:20:17 +00004010 bool IsZExt) {
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004011 assert(RetVT.SimpleTy >= SrcVT.SimpleTy &&
4012 "Unexpected source/return type pair.");
Juergen Ributzka27e959d2014-09-22 21:08:53 +00004013 assert((SrcVT == MVT::i1 || SrcVT == MVT::i8 || SrcVT == MVT::i16 ||
4014 SrcVT == MVT::i32 || SrcVT == MVT::i64) &&
4015 "Unexpected source value type.");
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004016 assert((RetVT == MVT::i8 || RetVT == MVT::i16 || RetVT == MVT::i32 ||
4017 RetVT == MVT::i64) && "Unexpected return value type.");
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004018
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004019 bool Is64Bit = (RetVT == MVT::i64);
4020 unsigned RegSize = Is64Bit ? 64 : 32;
4021 unsigned DstBits = RetVT.getSizeInBits();
4022 unsigned SrcBits = SrcVT.getSizeInBits();
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004023 const TargetRegisterClass *RC =
4024 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4025
4026 // Just emit a copy for "zero" shifts.
4027 if (Shift == 0) {
Juergen Ributzkacdda9302014-11-18 21:20:17 +00004028 if (RetVT == SrcVT) {
4029 unsigned ResultReg = createResultReg(RC);
4030 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4031 TII.get(TargetOpcode::COPY), ResultReg)
4032 .addReg(Op0, getKillRegState(Op0IsKill));
4033 return ResultReg;
4034 } else
4035 return emitIntExt(SrcVT, Op0, RetVT, IsZExt);
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004036 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004037
4038 // Don't deal with undefined shifts.
4039 if (Shift >= DstBits)
4040 return 0;
4041
4042 // For immediate shifts we can fold the zero-/sign-extension into the shift.
4043 // {S|U}BFM Wd, Wn, #r, #s
4044 // Wd<32+s-r,32-r> = Wn<s:0> when r > s
4045
4046 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4047 // %2 = shl i16 %1, 4
4048 // Wd<32+7-28,32-28> = Wn<7:0> <- clamp s to 7
4049 // 0b1111_1111_1111_1111__1111_1010_1010_0000 sext
4050 // 0b0000_0000_0000_0000__0000_0101_0101_0000 sext | zext
4051 // 0b0000_0000_0000_0000__0000_1010_1010_0000 zext
4052
4053 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4054 // %2 = shl i16 %1, 8
4055 // Wd<32+7-24,32-24> = Wn<7:0>
4056 // 0b1111_1111_1111_1111__1010_1010_0000_0000 sext
4057 // 0b0000_0000_0000_0000__0101_0101_0000_0000 sext | zext
4058 // 0b0000_0000_0000_0000__1010_1010_0000_0000 zext
4059
4060 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4061 // %2 = shl i16 %1, 12
4062 // Wd<32+3-20,32-20> = Wn<3:0>
4063 // 0b1111_1111_1111_1111__1010_0000_0000_0000 sext
4064 // 0b0000_0000_0000_0000__0101_0000_0000_0000 sext | zext
4065 // 0b0000_0000_0000_0000__1010_0000_0000_0000 zext
4066
4067 unsigned ImmR = RegSize - Shift;
4068 // Limit the width to the length of the source type.
4069 unsigned ImmS = std::min<unsigned>(SrcBits - 1, DstBits - 1 - Shift);
4070 static const unsigned OpcTable[2][2] = {
4071 {AArch64::SBFMWri, AArch64::SBFMXri},
4072 {AArch64::UBFMWri, AArch64::UBFMXri}
4073 };
Juergen Ributzkacdda9302014-11-18 21:20:17 +00004074 unsigned Opc = OpcTable[IsZExt][Is64Bit];
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004075 if (SrcVT.SimpleTy <= MVT::i32 && RetVT == MVT::i64) {
4076 unsigned TmpReg = MRI.createVirtualRegister(RC);
4077 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4078 TII.get(AArch64::SUBREG_TO_REG), TmpReg)
4079 .addImm(0)
4080 .addReg(Op0, getKillRegState(Op0IsKill))
4081 .addImm(AArch64::sub_32);
4082 Op0 = TmpReg;
4083 Op0IsKill = true;
4084 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004085 return fastEmitInst_rii(Opc, RC, Op0, Op0IsKill, ImmR, ImmS);
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004086}
4087
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004088unsigned AArch64FastISel::emitLSR_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
4089 unsigned Op1Reg, bool Op1IsKill) {
4090 unsigned Opc = 0;
4091 bool NeedTrunc = false;
4092 uint64_t Mask = 0;
4093 switch (RetVT.SimpleTy) {
4094 default: return 0;
4095 case MVT::i8: Opc = AArch64::LSRVWr; NeedTrunc = true; Mask = 0xff; break;
4096 case MVT::i16: Opc = AArch64::LSRVWr; NeedTrunc = true; Mask = 0xffff; break;
4097 case MVT::i32: Opc = AArch64::LSRVWr; break;
4098 case MVT::i64: Opc = AArch64::LSRVXr; break;
4099 }
4100
4101 const TargetRegisterClass *RC =
4102 (RetVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4103 if (NeedTrunc) {
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004104 Op0Reg = emitAnd_ri(MVT::i32, Op0Reg, Op0IsKill, Mask);
4105 Op1Reg = emitAnd_ri(MVT::i32, Op1Reg, Op1IsKill, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004106 Op0IsKill = Op1IsKill = true;
4107 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004108 unsigned ResultReg = fastEmitInst_rr(Opc, RC, Op0Reg, Op0IsKill, Op1Reg,
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004109 Op1IsKill);
4110 if (NeedTrunc)
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004111 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004112 return ResultReg;
4113}
4114
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004115unsigned AArch64FastISel::emitLSR_ri(MVT RetVT, MVT SrcVT, unsigned Op0,
4116 bool Op0IsKill, uint64_t Shift,
4117 bool IsZExt) {
4118 assert(RetVT.SimpleTy >= SrcVT.SimpleTy &&
4119 "Unexpected source/return type pair.");
Chad Rosiere16d16a2014-11-18 22:38:42 +00004120 assert((SrcVT == MVT::i1 || SrcVT == MVT::i8 || SrcVT == MVT::i16 ||
4121 SrcVT == MVT::i32 || SrcVT == MVT::i64) &&
4122 "Unexpected source value type.");
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004123 assert((RetVT == MVT::i8 || RetVT == MVT::i16 || RetVT == MVT::i32 ||
4124 RetVT == MVT::i64) && "Unexpected return value type.");
4125
4126 bool Is64Bit = (RetVT == MVT::i64);
4127 unsigned RegSize = Is64Bit ? 64 : 32;
4128 unsigned DstBits = RetVT.getSizeInBits();
4129 unsigned SrcBits = SrcVT.getSizeInBits();
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004130 const TargetRegisterClass *RC =
4131 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4132
4133 // Just emit a copy for "zero" shifts.
4134 if (Shift == 0) {
Juergen Ributzkacdda9302014-11-18 21:20:17 +00004135 if (RetVT == SrcVT) {
4136 unsigned ResultReg = createResultReg(RC);
4137 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4138 TII.get(TargetOpcode::COPY), ResultReg)
4139 .addReg(Op0, getKillRegState(Op0IsKill));
4140 return ResultReg;
4141 } else
4142 return emitIntExt(SrcVT, Op0, RetVT, IsZExt);
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004143 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004144
4145 // Don't deal with undefined shifts.
4146 if (Shift >= DstBits)
4147 return 0;
4148
4149 // For immediate shifts we can fold the zero-/sign-extension into the shift.
4150 // {S|U}BFM Wd, Wn, #r, #s
4151 // Wd<s-r:0> = Wn<s:r> when r <= s
4152
4153 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4154 // %2 = lshr i16 %1, 4
4155 // Wd<7-4:0> = Wn<7:4>
4156 // 0b0000_0000_0000_0000__0000_1111_1111_1010 sext
4157 // 0b0000_0000_0000_0000__0000_0000_0000_0101 sext | zext
4158 // 0b0000_0000_0000_0000__0000_0000_0000_1010 zext
4159
4160 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4161 // %2 = lshr i16 %1, 8
4162 // Wd<7-7,0> = Wn<7:7>
4163 // 0b0000_0000_0000_0000__0000_0000_1111_1111 sext
4164 // 0b0000_0000_0000_0000__0000_0000_0000_0000 sext
4165 // 0b0000_0000_0000_0000__0000_0000_0000_0000 zext
4166
4167 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4168 // %2 = lshr i16 %1, 12
4169 // Wd<7-7,0> = Wn<7:7> <- clamp r to 7
4170 // 0b0000_0000_0000_0000__0000_0000_0000_1111 sext
4171 // 0b0000_0000_0000_0000__0000_0000_0000_0000 sext
4172 // 0b0000_0000_0000_0000__0000_0000_0000_0000 zext
4173
4174 if (Shift >= SrcBits && IsZExt)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004175 return materializeInt(ConstantInt::get(*Context, APInt(RegSize, 0)), RetVT);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004176
4177 // It is not possible to fold a sign-extend into the LShr instruction. In this
4178 // case emit a sign-extend.
4179 if (!IsZExt) {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004180 Op0 = emitIntExt(SrcVT, Op0, RetVT, IsZExt);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004181 if (!Op0)
4182 return 0;
4183 Op0IsKill = true;
4184 SrcVT = RetVT;
4185 SrcBits = SrcVT.getSizeInBits();
4186 IsZExt = true;
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004187 }
4188
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004189 unsigned ImmR = std::min<unsigned>(SrcBits - 1, Shift);
4190 unsigned ImmS = SrcBits - 1;
4191 static const unsigned OpcTable[2][2] = {
4192 {AArch64::SBFMWri, AArch64::SBFMXri},
4193 {AArch64::UBFMWri, AArch64::UBFMXri}
4194 };
4195 unsigned Opc = OpcTable[IsZExt][Is64Bit];
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004196 if (SrcVT.SimpleTy <= MVT::i32 && RetVT == MVT::i64) {
4197 unsigned TmpReg = MRI.createVirtualRegister(RC);
4198 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4199 TII.get(AArch64::SUBREG_TO_REG), TmpReg)
4200 .addImm(0)
4201 .addReg(Op0, getKillRegState(Op0IsKill))
4202 .addImm(AArch64::sub_32);
4203 Op0 = TmpReg;
4204 Op0IsKill = true;
4205 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004206 return fastEmitInst_rii(Opc, RC, Op0, Op0IsKill, ImmR, ImmS);
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004207}
4208
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004209unsigned AArch64FastISel::emitASR_rr(MVT RetVT, unsigned Op0Reg, bool Op0IsKill,
4210 unsigned Op1Reg, bool Op1IsKill) {
4211 unsigned Opc = 0;
4212 bool NeedTrunc = false;
4213 uint64_t Mask = 0;
4214 switch (RetVT.SimpleTy) {
4215 default: return 0;
4216 case MVT::i8: Opc = AArch64::ASRVWr; NeedTrunc = true; Mask = 0xff; break;
4217 case MVT::i16: Opc = AArch64::ASRVWr; NeedTrunc = true; Mask = 0xffff; break;
4218 case MVT::i32: Opc = AArch64::ASRVWr; break;
4219 case MVT::i64: Opc = AArch64::ASRVXr; break;
4220 }
4221
4222 const TargetRegisterClass *RC =
4223 (RetVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4224 if (NeedTrunc) {
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004225 Op0Reg = emitIntExt(RetVT, Op0Reg, MVT::i32, /*IsZExt=*/false);
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004226 Op1Reg = emitAnd_ri(MVT::i32, Op1Reg, Op1IsKill, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004227 Op0IsKill = Op1IsKill = true;
4228 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004229 unsigned ResultReg = fastEmitInst_rr(Opc, RC, Op0Reg, Op0IsKill, Op1Reg,
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004230 Op1IsKill);
4231 if (NeedTrunc)
Juergen Ributzka1dbc15f2014-09-04 01:29:18 +00004232 ResultReg = emitAnd_ri(MVT::i32, ResultReg, /*IsKill=*/true, Mask);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004233 return ResultReg;
4234}
4235
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004236unsigned AArch64FastISel::emitASR_ri(MVT RetVT, MVT SrcVT, unsigned Op0,
4237 bool Op0IsKill, uint64_t Shift,
4238 bool IsZExt) {
4239 assert(RetVT.SimpleTy >= SrcVT.SimpleTy &&
4240 "Unexpected source/return type pair.");
Chad Rosierc2508812014-11-18 22:41:49 +00004241 assert((SrcVT == MVT::i1 || SrcVT == MVT::i8 || SrcVT == MVT::i16 ||
4242 SrcVT == MVT::i32 || SrcVT == MVT::i64) &&
4243 "Unexpected source value type.");
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004244 assert((RetVT == MVT::i8 || RetVT == MVT::i16 || RetVT == MVT::i32 ||
4245 RetVT == MVT::i64) && "Unexpected return value type.");
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004246
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004247 bool Is64Bit = (RetVT == MVT::i64);
4248 unsigned RegSize = Is64Bit ? 64 : 32;
4249 unsigned DstBits = RetVT.getSizeInBits();
4250 unsigned SrcBits = SrcVT.getSizeInBits();
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004251 const TargetRegisterClass *RC =
4252 Is64Bit ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
4253
4254 // Just emit a copy for "zero" shifts.
4255 if (Shift == 0) {
Juergen Ributzkacdda9302014-11-18 21:20:17 +00004256 if (RetVT == SrcVT) {
4257 unsigned ResultReg = createResultReg(RC);
4258 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4259 TII.get(TargetOpcode::COPY), ResultReg)
4260 .addReg(Op0, getKillRegState(Op0IsKill));
4261 return ResultReg;
4262 } else
4263 return emitIntExt(SrcVT, Op0, RetVT, IsZExt);
Juergen Ributzka4328fd92014-11-18 19:58:59 +00004264 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004265
4266 // Don't deal with undefined shifts.
4267 if (Shift >= DstBits)
4268 return 0;
4269
4270 // For immediate shifts we can fold the zero-/sign-extension into the shift.
4271 // {S|U}BFM Wd, Wn, #r, #s
4272 // Wd<s-r:0> = Wn<s:r> when r <= s
4273
4274 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4275 // %2 = ashr i16 %1, 4
4276 // Wd<7-4:0> = Wn<7:4>
4277 // 0b1111_1111_1111_1111__1111_1111_1111_1010 sext
4278 // 0b0000_0000_0000_0000__0000_0000_0000_0101 sext | zext
4279 // 0b0000_0000_0000_0000__0000_0000_0000_1010 zext
4280
4281 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4282 // %2 = ashr i16 %1, 8
4283 // Wd<7-7,0> = Wn<7:7>
4284 // 0b1111_1111_1111_1111__1111_1111_1111_1111 sext
4285 // 0b0000_0000_0000_0000__0000_0000_0000_0000 sext
4286 // 0b0000_0000_0000_0000__0000_0000_0000_0000 zext
4287
4288 // %1 = {s|z}ext i8 {0b1010_1010|0b0101_0101} to i16
4289 // %2 = ashr i16 %1, 12
4290 // Wd<7-7,0> = Wn<7:7> <- clamp r to 7
4291 // 0b1111_1111_1111_1111__1111_1111_1111_1111 sext
4292 // 0b0000_0000_0000_0000__0000_0000_0000_0000 sext
4293 // 0b0000_0000_0000_0000__0000_0000_0000_0000 zext
4294
4295 if (Shift >= SrcBits && IsZExt)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004296 return materializeInt(ConstantInt::get(*Context, APInt(RegSize, 0)), RetVT);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004297
4298 unsigned ImmR = std::min<unsigned>(SrcBits - 1, Shift);
4299 unsigned ImmS = SrcBits - 1;
4300 static const unsigned OpcTable[2][2] = {
4301 {AArch64::SBFMWri, AArch64::SBFMXri},
4302 {AArch64::UBFMWri, AArch64::UBFMXri}
4303 };
4304 unsigned Opc = OpcTable[IsZExt][Is64Bit];
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004305 if (SrcVT.SimpleTy <= MVT::i32 && RetVT == MVT::i64) {
4306 unsigned TmpReg = MRI.createVirtualRegister(RC);
4307 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4308 TII.get(AArch64::SUBREG_TO_REG), TmpReg)
4309 .addImm(0)
4310 .addReg(Op0, getKillRegState(Op0IsKill))
4311 .addImm(AArch64::sub_32);
4312 Op0 = TmpReg;
4313 Op0IsKill = true;
4314 }
Juergen Ributzka88e32512014-09-03 20:56:59 +00004315 return fastEmitInst_rii(Opc, RC, Op0, Op0IsKill, ImmR, ImmS);
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004316}
4317
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004318unsigned AArch64FastISel::emitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
4319 bool IsZExt) {
Tim Northover3b0846e2014-05-24 12:50:23 +00004320 assert(DestVT != MVT::i1 && "ZeroExt/SignExt an i1?");
Louis Gerbarg4c5b4052014-07-07 21:37:51 +00004321
Louis Gerbarg1ce0c37bf2014-07-09 17:54:32 +00004322 // FastISel does not have plumbing to deal with extensions where the SrcVT or
4323 // DestVT are odd things, so test to make sure that they are both types we can
4324 // handle (i1/i8/i16/i32 for SrcVT and i8/i16/i32/i64 for DestVT), otherwise
4325 // bail out to SelectionDAG.
4326 if (((DestVT != MVT::i8) && (DestVT != MVT::i16) &&
4327 (DestVT != MVT::i32) && (DestVT != MVT::i64)) ||
4328 ((SrcVT != MVT::i1) && (SrcVT != MVT::i8) &&
4329 (SrcVT != MVT::i16) && (SrcVT != MVT::i32)))
Louis Gerbarg4c5b4052014-07-07 21:37:51 +00004330 return 0;
4331
Tim Northover3b0846e2014-05-24 12:50:23 +00004332 unsigned Opc;
4333 unsigned Imm = 0;
4334
4335 switch (SrcVT.SimpleTy) {
4336 default:
4337 return 0;
4338 case MVT::i1:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004339 return emiti1Ext(SrcReg, DestVT, IsZExt);
Tim Northover3b0846e2014-05-24 12:50:23 +00004340 case MVT::i8:
4341 if (DestVT == MVT::i64)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004342 Opc = IsZExt ? AArch64::UBFMXri : AArch64::SBFMXri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004343 else
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004344 Opc = IsZExt ? AArch64::UBFMWri : AArch64::SBFMWri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004345 Imm = 7;
4346 break;
4347 case MVT::i16:
4348 if (DestVT == MVT::i64)
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004349 Opc = IsZExt ? AArch64::UBFMXri : AArch64::SBFMXri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004350 else
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004351 Opc = IsZExt ? AArch64::UBFMWri : AArch64::SBFMWri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004352 Imm = 15;
4353 break;
4354 case MVT::i32:
4355 assert(DestVT == MVT::i64 && "IntExt i32 to i32?!?");
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004356 Opc = IsZExt ? AArch64::UBFMXri : AArch64::SBFMXri;
Tim Northover3b0846e2014-05-24 12:50:23 +00004357 Imm = 31;
4358 break;
4359 }
4360
4361 // Handle i8 and i16 as i32.
4362 if (DestVT == MVT::i8 || DestVT == MVT::i16)
4363 DestVT = MVT::i32;
4364 else if (DestVT == MVT::i64) {
4365 unsigned Src64 = MRI.createVirtualRegister(&AArch64::GPR64RegClass);
4366 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4367 TII.get(AArch64::SUBREG_TO_REG), Src64)
4368 .addImm(0)
4369 .addReg(SrcReg)
4370 .addImm(AArch64::sub_32);
4371 SrcReg = Src64;
4372 }
4373
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004374 const TargetRegisterClass *RC =
4375 (DestVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzka88e32512014-09-03 20:56:59 +00004376 return fastEmitInst_rii(Opc, RC, SrcReg, /*TODO:IsKill=*/false, 0, Imm);
Tim Northover3b0846e2014-05-24 12:50:23 +00004377}
4378
Juergen Ributzkacd11a282014-10-14 20:36:02 +00004379static bool isZExtLoad(const MachineInstr *LI) {
4380 switch (LI->getOpcode()) {
4381 default:
4382 return false;
4383 case AArch64::LDURBBi:
4384 case AArch64::LDURHHi:
4385 case AArch64::LDURWi:
4386 case AArch64::LDRBBui:
4387 case AArch64::LDRHHui:
4388 case AArch64::LDRWui:
4389 case AArch64::LDRBBroX:
4390 case AArch64::LDRHHroX:
4391 case AArch64::LDRWroX:
4392 case AArch64::LDRBBroW:
4393 case AArch64::LDRHHroW:
4394 case AArch64::LDRWroW:
4395 return true;
4396 }
4397}
4398
4399static bool isSExtLoad(const MachineInstr *LI) {
4400 switch (LI->getOpcode()) {
4401 default:
4402 return false;
4403 case AArch64::LDURSBWi:
4404 case AArch64::LDURSHWi:
4405 case AArch64::LDURSBXi:
4406 case AArch64::LDURSHXi:
4407 case AArch64::LDURSWi:
4408 case AArch64::LDRSBWui:
4409 case AArch64::LDRSHWui:
4410 case AArch64::LDRSBXui:
4411 case AArch64::LDRSHXui:
4412 case AArch64::LDRSWui:
4413 case AArch64::LDRSBWroX:
4414 case AArch64::LDRSHWroX:
4415 case AArch64::LDRSBXroX:
4416 case AArch64::LDRSHXroX:
4417 case AArch64::LDRSWroX:
4418 case AArch64::LDRSBWroW:
4419 case AArch64::LDRSHWroW:
4420 case AArch64::LDRSBXroW:
4421 case AArch64::LDRSHXroW:
4422 case AArch64::LDRSWroW:
4423 return true;
4424 }
4425}
4426
4427bool AArch64FastISel::optimizeIntExtLoad(const Instruction *I, MVT RetVT,
4428 MVT SrcVT) {
4429 const auto *LI = dyn_cast<LoadInst>(I->getOperand(0));
4430 if (!LI || !LI->hasOneUse())
4431 return false;
4432
4433 // Check if the load instruction has already been selected.
4434 unsigned Reg = lookUpRegForValue(LI);
4435 if (!Reg)
4436 return false;
4437
4438 MachineInstr *MI = MRI.getUniqueVRegDef(Reg);
4439 if (!MI)
4440 return false;
4441
4442 // Check if the correct load instruction has been emitted - SelectionDAG might
4443 // have emitted a zero-extending load, but we need a sign-extending load.
4444 bool IsZExt = isa<ZExtInst>(I);
4445 const auto *LoadMI = MI;
4446 if (LoadMI->getOpcode() == TargetOpcode::COPY &&
4447 LoadMI->getOperand(1).getSubReg() == AArch64::sub_32) {
4448 unsigned LoadReg = MI->getOperand(1).getReg();
4449 LoadMI = MRI.getUniqueVRegDef(LoadReg);
4450 assert(LoadMI && "Expected valid instruction");
4451 }
4452 if (!(IsZExt && isZExtLoad(LoadMI)) && !(!IsZExt && isSExtLoad(LoadMI)))
4453 return false;
4454
4455 // Nothing to be done.
4456 if (RetVT != MVT::i64 || SrcVT > MVT::i32) {
4457 updateValueMap(I, Reg);
4458 return true;
4459 }
4460
4461 if (IsZExt) {
4462 unsigned Reg64 = createResultReg(&AArch64::GPR64RegClass);
4463 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4464 TII.get(AArch64::SUBREG_TO_REG), Reg64)
4465 .addImm(0)
4466 .addReg(Reg, getKillRegState(true))
4467 .addImm(AArch64::sub_32);
4468 Reg = Reg64;
4469 } else {
4470 assert((MI->getOpcode() == TargetOpcode::COPY &&
4471 MI->getOperand(1).getSubReg() == AArch64::sub_32) &&
4472 "Expected copy instruction");
4473 Reg = MI->getOperand(1).getReg();
4474 MI->eraseFromParent();
4475 }
4476 updateValueMap(I, Reg);
4477 return true;
4478}
4479
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004480bool AArch64FastISel::selectIntExt(const Instruction *I) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004481 assert((isa<ZExtInst>(I) || isa<SExtInst>(I)) &&
4482 "Unexpected integer extend instruction.");
4483 MVT RetVT;
4484 MVT SrcVT;
4485 if (!isTypeSupported(I->getType(), RetVT))
4486 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00004487
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004488 if (!isTypeSupported(I->getOperand(0)->getType(), SrcVT))
4489 return false;
4490
Juergen Ributzkacd11a282014-10-14 20:36:02 +00004491 // Try to optimize already sign-/zero-extended values from load instructions.
4492 if (optimizeIntExtLoad(I, RetVT, SrcVT))
4493 return true;
4494
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004495 unsigned SrcReg = getRegForValue(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00004496 if (!SrcReg)
4497 return false;
Juergen Ributzka42bf6652014-10-07 03:39:59 +00004498 bool SrcIsKill = hasTrivialKill(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00004499
Juergen Ributzkacd11a282014-10-14 20:36:02 +00004500 // Try to optimize already sign-/zero-extended values from function arguments.
Juergen Ributzka42bf6652014-10-07 03:39:59 +00004501 bool IsZExt = isa<ZExtInst>(I);
4502 if (const auto *Arg = dyn_cast<Argument>(I->getOperand(0))) {
4503 if ((IsZExt && Arg->hasZExtAttr()) || (!IsZExt && Arg->hasSExtAttr())) {
4504 if (RetVT == MVT::i64 && SrcVT != MVT::i64) {
4505 unsigned ResultReg = createResultReg(&AArch64::GPR64RegClass);
4506 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
4507 TII.get(AArch64::SUBREG_TO_REG), ResultReg)
4508 .addImm(0)
4509 .addReg(SrcReg, getKillRegState(SrcIsKill))
4510 .addImm(AArch64::sub_32);
4511 SrcReg = ResultReg;
4512 }
Juergen Ributzkaea5870a2014-11-10 21:05:31 +00004513 // Conservatively clear all kill flags from all uses, because we are
4514 // replacing a sign-/zero-extend instruction at IR level with a nop at MI
4515 // level. The result of the instruction at IR level might have been
4516 // trivially dead, which is now not longer true.
4517 unsigned UseReg = lookUpRegForValue(I);
4518 if (UseReg)
4519 MRI.clearKillFlags(UseReg);
4520
Juergen Ributzka42bf6652014-10-07 03:39:59 +00004521 updateValueMap(I, SrcReg);
4522 return true;
4523 }
4524 }
Juergen Ributzka51f53262014-08-05 05:43:44 +00004525
Juergen Ributzka42bf6652014-10-07 03:39:59 +00004526 unsigned ResultReg = emitIntExt(SrcVT, SrcReg, RetVT, IsZExt);
Juergen Ributzka51f53262014-08-05 05:43:44 +00004527 if (!ResultReg)
Tim Northover3b0846e2014-05-24 12:50:23 +00004528 return false;
Juergen Ributzka51f53262014-08-05 05:43:44 +00004529
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004530 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00004531 return true;
4532}
4533
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004534bool AArch64FastISel::selectRem(const Instruction *I, unsigned ISDOpcode) {
Mehdi Amini44ede332015-07-09 02:09:04 +00004535 EVT DestEVT = TLI.getValueType(DL, I->getType(), true);
Tim Northover3b0846e2014-05-24 12:50:23 +00004536 if (!DestEVT.isSimple())
4537 return false;
4538
4539 MVT DestVT = DestEVT.getSimpleVT();
4540 if (DestVT != MVT::i64 && DestVT != MVT::i32)
4541 return false;
4542
4543 unsigned DivOpc;
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004544 bool Is64bit = (DestVT == MVT::i64);
Tim Northover3b0846e2014-05-24 12:50:23 +00004545 switch (ISDOpcode) {
4546 default:
4547 return false;
4548 case ISD::SREM:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004549 DivOpc = Is64bit ? AArch64::SDIVXr : AArch64::SDIVWr;
Tim Northover3b0846e2014-05-24 12:50:23 +00004550 break;
4551 case ISD::UREM:
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004552 DivOpc = Is64bit ? AArch64::UDIVXr : AArch64::UDIVWr;
Tim Northover3b0846e2014-05-24 12:50:23 +00004553 break;
4554 }
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004555 unsigned MSubOpc = Is64bit ? AArch64::MSUBXrrr : AArch64::MSUBWrrr;
Tim Northover3b0846e2014-05-24 12:50:23 +00004556 unsigned Src0Reg = getRegForValue(I->getOperand(0));
4557 if (!Src0Reg)
4558 return false;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004559 bool Src0IsKill = hasTrivialKill(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00004560
4561 unsigned Src1Reg = getRegForValue(I->getOperand(1));
4562 if (!Src1Reg)
4563 return false;
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004564 bool Src1IsKill = hasTrivialKill(I->getOperand(1));
Tim Northover3b0846e2014-05-24 12:50:23 +00004565
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004566 const TargetRegisterClass *RC =
4567 (DestVT == MVT::i64) ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
Juergen Ributzka88e32512014-09-03 20:56:59 +00004568 unsigned QuotReg = fastEmitInst_rr(DivOpc, RC, Src0Reg, /*IsKill=*/false,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004569 Src1Reg, /*IsKill=*/false);
4570 assert(QuotReg && "Unexpected DIV instruction emission failure.");
Tim Northover3b0846e2014-05-24 12:50:23 +00004571 // The remainder is computed as numerator - (quotient * denominator) using the
4572 // MSUB instruction.
Juergen Ributzka88e32512014-09-03 20:56:59 +00004573 unsigned ResultReg = fastEmitInst_rrr(MSubOpc, RC, QuotReg, /*IsKill=*/true,
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004574 Src1Reg, Src1IsKill, Src0Reg,
4575 Src0IsKill);
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004576 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00004577 return true;
4578}
4579
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004580bool AArch64FastISel::selectMul(const Instruction *I) {
Juergen Ributzkac611d722014-09-17 20:35:41 +00004581 MVT VT;
4582 if (!isTypeSupported(I->getType(), VT, /*IsVectorAllowed=*/true))
Tim Northover3b0846e2014-05-24 12:50:23 +00004583 return false;
Tim Northover3b0846e2014-05-24 12:50:23 +00004584
Juergen Ributzkac611d722014-09-17 20:35:41 +00004585 if (VT.isVector())
4586 return selectBinaryOp(I, ISD::MUL);
4587
4588 const Value *Src0 = I->getOperand(0);
4589 const Value *Src1 = I->getOperand(1);
4590 if (const auto *C = dyn_cast<ConstantInt>(Src0))
4591 if (C->getValue().isPowerOf2())
4592 std::swap(Src0, Src1);
4593
4594 // Try to simplify to a shift instruction.
4595 if (const auto *C = dyn_cast<ConstantInt>(Src1))
4596 if (C->getValue().isPowerOf2()) {
4597 uint64_t ShiftVal = C->getValue().logBase2();
4598 MVT SrcVT = VT;
4599 bool IsZExt = true;
4600 if (const auto *ZExt = dyn_cast<ZExtInst>(Src0)) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004601 if (!isIntExtFree(ZExt)) {
4602 MVT VT;
4603 if (isValueAvailable(ZExt) && isTypeSupported(ZExt->getSrcTy(), VT)) {
4604 SrcVT = VT;
4605 IsZExt = true;
4606 Src0 = ZExt->getOperand(0);
4607 }
Juergen Ributzkac611d722014-09-17 20:35:41 +00004608 }
4609 } else if (const auto *SExt = dyn_cast<SExtInst>(Src0)) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004610 if (!isIntExtFree(SExt)) {
4611 MVT VT;
4612 if (isValueAvailable(SExt) && isTypeSupported(SExt->getSrcTy(), VT)) {
4613 SrcVT = VT;
4614 IsZExt = false;
4615 Src0 = SExt->getOperand(0);
4616 }
Juergen Ributzkac611d722014-09-17 20:35:41 +00004617 }
4618 }
4619
4620 unsigned Src0Reg = getRegForValue(Src0);
4621 if (!Src0Reg)
4622 return false;
4623 bool Src0IsKill = hasTrivialKill(Src0);
4624
4625 unsigned ResultReg =
4626 emitLSL_ri(VT, SrcVT, Src0Reg, Src0IsKill, ShiftVal, IsZExt);
4627
4628 if (ResultReg) {
4629 updateValueMap(I, ResultReg);
4630 return true;
4631 }
4632 }
Tim Northover3b0846e2014-05-24 12:50:23 +00004633
Tim Northover3b0846e2014-05-24 12:50:23 +00004634 unsigned Src0Reg = getRegForValue(I->getOperand(0));
4635 if (!Src0Reg)
4636 return false;
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00004637 bool Src0IsKill = hasTrivialKill(I->getOperand(0));
Tim Northover3b0846e2014-05-24 12:50:23 +00004638
4639 unsigned Src1Reg = getRegForValue(I->getOperand(1));
4640 if (!Src1Reg)
4641 return false;
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00004642 bool Src1IsKill = hasTrivialKill(I->getOperand(1));
Tim Northover3b0846e2014-05-24 12:50:23 +00004643
Juergen Ributzkac611d722014-09-17 20:35:41 +00004644 unsigned ResultReg = emitMul_rr(VT, Src0Reg, Src0IsKill, Src1Reg, Src1IsKill);
Juergen Ributzkaad3b0902014-07-30 22:04:25 +00004645
4646 if (!ResultReg)
4647 return false;
4648
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004649 updateValueMap(I, ResultReg);
Tim Northover3b0846e2014-05-24 12:50:23 +00004650 return true;
4651}
4652
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004653bool AArch64FastISel::selectShift(const Instruction *I) {
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004654 MVT RetVT;
Juergen Ributzkae1779e22014-09-15 21:27:56 +00004655 if (!isTypeSupported(I->getType(), RetVT, /*IsVectorAllowed=*/true))
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004656 return false;
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004657
Juergen Ributzkae1779e22014-09-15 21:27:56 +00004658 if (RetVT.isVector())
4659 return selectOperator(I, I->getOpcode());
4660
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004661 if (const auto *C = dyn_cast<ConstantInt>(I->getOperand(1))) {
4662 unsigned ResultReg = 0;
4663 uint64_t ShiftVal = C->getZExtValue();
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004664 MVT SrcVT = RetVT;
David Blaikie186d2cb2015-03-24 16:24:01 +00004665 bool IsZExt = I->getOpcode() != Instruction::AShr;
Juergen Ributzka77bc09f2014-08-29 00:19:21 +00004666 const Value *Op0 = I->getOperand(0);
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004667 if (const auto *ZExt = dyn_cast<ZExtInst>(Op0)) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004668 if (!isIntExtFree(ZExt)) {
4669 MVT TmpVT;
4670 if (isValueAvailable(ZExt) && isTypeSupported(ZExt->getSrcTy(), TmpVT)) {
4671 SrcVT = TmpVT;
4672 IsZExt = true;
4673 Op0 = ZExt->getOperand(0);
4674 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004675 }
4676 } else if (const auto *SExt = dyn_cast<SExtInst>(Op0)) {
Juergen Ributzka6ac12432014-09-30 00:49:58 +00004677 if (!isIntExtFree(SExt)) {
4678 MVT TmpVT;
4679 if (isValueAvailable(SExt) && isTypeSupported(SExt->getSrcTy(), TmpVT)) {
4680 SrcVT = TmpVT;
4681 IsZExt = false;
4682 Op0 = SExt->getOperand(0);
4683 }
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004684 }
4685 }
4686
4687 unsigned Op0Reg = getRegForValue(Op0);
4688 if (!Op0Reg)
4689 return false;
4690 bool Op0IsKill = hasTrivialKill(Op0);
4691
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004692 switch (I->getOpcode()) {
4693 default: llvm_unreachable("Unexpected instruction.");
4694 case Instruction::Shl:
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004695 ResultReg = emitLSL_ri(RetVT, SrcVT, Op0Reg, Op0IsKill, ShiftVal, IsZExt);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004696 break;
4697 case Instruction::AShr:
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004698 ResultReg = emitASR_ri(RetVT, SrcVT, Op0Reg, Op0IsKill, ShiftVal, IsZExt);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004699 break;
4700 case Instruction::LShr:
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004701 ResultReg = emitLSR_ri(RetVT, SrcVT, Op0Reg, Op0IsKill, ShiftVal, IsZExt);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004702 break;
4703 }
4704 if (!ResultReg)
4705 return false;
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004706
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004707 updateValueMap(I, ResultReg);
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004708 return true;
4709 }
4710
Juergen Ributzka99dd30f2014-08-27 00:58:26 +00004711 unsigned Op0Reg = getRegForValue(I->getOperand(0));
4712 if (!Op0Reg)
4713 return false;
4714 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
4715
Juergen Ributzka0e0b4c12014-08-21 23:06:07 +00004716 unsigned Op1Reg = getRegForValue(I->getOperand(1));
4717 if (!Op1Reg)
4718 return false;
4719 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
4720
4721 unsigned ResultReg = 0;
4722 switch (I->getOpcode()) {
4723 default: llvm_unreachable("Unexpected instruction.");
4724 case Instruction::Shl:
4725 ResultReg = emitLSL_rr(RetVT, Op0Reg, Op0IsKill, Op1Reg, Op1IsKill);
4726 break;
4727 case Instruction::AShr:
4728 ResultReg = emitASR_rr(RetVT, Op0Reg, Op0IsKill, Op1Reg, Op1IsKill);
4729 break;
4730 case Instruction::LShr:
4731 ResultReg = emitLSR_rr(RetVT, Op0Reg, Op0IsKill, Op1Reg, Op1IsKill);
4732 break;
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004733 }
4734
4735 if (!ResultReg)
4736 return false;
4737
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004738 updateValueMap(I, ResultReg);
Juergen Ributzkaa75cb112014-07-30 22:04:22 +00004739 return true;
4740}
4741
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00004742bool AArch64FastISel::selectBitCast(const Instruction *I) {
Juergen Ributzkac537bd22014-07-31 06:25:37 +00004743 MVT RetVT, SrcVT;
4744
4745 if (!isTypeLegal(I->getOperand(0)->getType(), SrcVT))
4746 return false;
4747 if (!isTypeLegal(I->getType(), RetVT))
4748 return false;
4749
4750 unsigned Opc;
4751 if (RetVT == MVT::f32 && SrcVT == MVT::i32)
4752 Opc = AArch64::FMOVWSr;
4753 else if (RetVT == MVT::f64 && SrcVT == MVT::i64)
4754 Opc = AArch64::FMOVXDr;
4755 else if (RetVT == MVT::i32 && SrcVT == MVT::f32)
4756 Opc = AArch64::FMOVSWr;
4757 else if (RetVT == MVT::i64 && SrcVT == MVT::f64)
4758 Opc = AArch64::FMOVDXr;
4759 else
4760 return false;
4761
Juergen Ributzkaaddb75a2014-08-21 20:57:57 +00004762 const TargetRegisterClass *RC = nullptr;
4763 switch (RetVT.SimpleTy) {
4764 default: llvm_unreachable("Unexpected value type.");
4765 case MVT::i32: RC = &AArch64::GPR32RegClass; break;
4766 case MVT::i64: RC = &AArch64::GPR64RegClass; break;
4767 case MVT::f32: RC = &AArch64::FPR32RegClass; break;
4768 case MVT::f64: RC = &AArch64::FPR64RegClass; break;
4769 }
Juergen Ributzkac537bd22014-07-31 06:25:37 +00004770 unsigned Op0Reg = getRegForValue(I->getOperand(0));
4771 if (!Op0Reg)
4772 return false;
4773 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Juergen Ributzka88e32512014-09-03 20:56:59 +00004774 unsigned ResultReg = fastEmitInst_r(Opc, RC, Op0Reg, Op0IsKill);
Juergen Ributzkac537bd22014-07-31 06:25:37 +00004775
4776 if (!ResultReg)
4777 return false;
4778
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00004779 updateValueMap(I, ResultReg);
Juergen Ributzkac537bd22014-07-31 06:25:37 +00004780 return true;
4781}
4782
Juergen Ributzkaafa034f2014-09-15 22:07:49 +00004783bool AArch64FastISel::selectFRem(const Instruction *I) {
4784 MVT RetVT;
4785 if (!isTypeLegal(I->getType(), RetVT))
4786 return false;
4787
4788 RTLIB::Libcall LC;
4789 switch (RetVT.SimpleTy) {
4790 default:
4791 return false;
4792 case MVT::f32:
4793 LC = RTLIB::REM_F32;
4794 break;
4795 case MVT::f64:
4796 LC = RTLIB::REM_F64;
4797 break;
4798 }
4799
4800 ArgListTy Args;
4801 Args.reserve(I->getNumOperands());
4802
4803 // Populate the argument list.
4804 for (auto &Arg : I->operands()) {
4805 ArgListEntry Entry;
4806 Entry.Val = Arg;
4807 Entry.Ty = Arg->getType();
4808 Args.push_back(Entry);
4809 }
4810
4811 CallLoweringInfo CLI;
Rafael Espindolace4c2bc2015-06-23 12:21:54 +00004812 MCContext &Ctx = MF->getContext();
4813 CLI.setCallee(DL, Ctx, TLI.getLibcallCallingConv(LC), I->getType(),
Juergen Ributzkaafa034f2014-09-15 22:07:49 +00004814 TLI.getLibcallName(LC), std::move(Args));
4815 if (!lowerCallTo(CLI))
4816 return false;
4817 updateValueMap(I, CLI.ResultReg);
4818 return true;
4819}
4820
Juergen Ributzkaf6430312014-09-17 21:55:55 +00004821bool AArch64FastISel::selectSDiv(const Instruction *I) {
4822 MVT VT;
4823 if (!isTypeLegal(I->getType(), VT))
4824 return false;
4825
4826 if (!isa<ConstantInt>(I->getOperand(1)))
4827 return selectBinaryOp(I, ISD::SDIV);
4828
4829 const APInt &C = cast<ConstantInt>(I->getOperand(1))->getValue();
4830 if ((VT != MVT::i32 && VT != MVT::i64) || !C ||
4831 !(C.isPowerOf2() || (-C).isPowerOf2()))
4832 return selectBinaryOp(I, ISD::SDIV);
4833
4834 unsigned Lg2 = C.countTrailingZeros();
4835 unsigned Src0Reg = getRegForValue(I->getOperand(0));
4836 if (!Src0Reg)
4837 return false;
4838 bool Src0IsKill = hasTrivialKill(I->getOperand(0));
4839
4840 if (cast<BinaryOperator>(I)->isExact()) {
4841 unsigned ResultReg = emitASR_ri(VT, VT, Src0Reg, Src0IsKill, Lg2);
4842 if (!ResultReg)
4843 return false;
4844 updateValueMap(I, ResultReg);
4845 return true;
4846 }
4847
Juergen Ributzka03a06112014-10-16 16:41:15 +00004848 int64_t Pow2MinusOne = (1ULL << Lg2) - 1;
4849 unsigned AddReg = emitAdd_ri_(VT, Src0Reg, /*IsKill=*/false, Pow2MinusOne);
Juergen Ributzkaf6430312014-09-17 21:55:55 +00004850 if (!AddReg)
4851 return false;
4852
4853 // (Src0 < 0) ? Pow2 - 1 : 0;
4854 if (!emitICmp_ri(VT, Src0Reg, /*IsKill=*/false, 0))
4855 return false;
4856
4857 unsigned SelectOpc;
4858 const TargetRegisterClass *RC;
4859 if (VT == MVT::i64) {
4860 SelectOpc = AArch64::CSELXr;
4861 RC = &AArch64::GPR64RegClass;
4862 } else {
4863 SelectOpc = AArch64::CSELWr;
4864 RC = &AArch64::GPR32RegClass;
4865 }
4866 unsigned SelectReg =
4867 fastEmitInst_rri(SelectOpc, RC, AddReg, /*IsKill=*/true, Src0Reg,
4868 Src0IsKill, AArch64CC::LT);
4869 if (!SelectReg)
4870 return false;
4871
4872 // Divide by Pow2 --> ashr. If we're dividing by a negative value we must also
4873 // negate the result.
4874 unsigned ZeroReg = (VT == MVT::i64) ? AArch64::XZR : AArch64::WZR;
4875 unsigned ResultReg;
4876 if (C.isNegative())
4877 ResultReg = emitAddSub_rs(/*UseAdd=*/false, VT, ZeroReg, /*IsKill=*/true,
4878 SelectReg, /*IsKill=*/true, AArch64_AM::ASR, Lg2);
4879 else
4880 ResultReg = emitASR_ri(VT, VT, SelectReg, /*IsKill=*/true, Lg2);
4881
4882 if (!ResultReg)
4883 return false;
4884
4885 updateValueMap(I, ResultReg);
4886 return true;
4887}
4888
Juergen Ributzka0af310d2014-11-13 20:50:44 +00004889/// This is mostly a copy of the existing FastISel getRegForGEPIndex code. We
4890/// have to duplicate it for AArch64, because otherwise we would fail during the
4891/// sign-extend emission.
4892std::pair<unsigned, bool> AArch64FastISel::getRegForGEPIndex(const Value *Idx) {
4893 unsigned IdxN = getRegForValue(Idx);
4894 if (IdxN == 0)
4895 // Unhandled operand. Halt "fast" selection and bail.
4896 return std::pair<unsigned, bool>(0, false);
4897
4898 bool IdxNIsKill = hasTrivialKill(Idx);
4899
4900 // If the index is smaller or larger than intptr_t, truncate or extend it.
Mehdi Amini44ede332015-07-09 02:09:04 +00004901 MVT PtrVT = TLI.getPointerTy(DL);
Juergen Ributzka0af310d2014-11-13 20:50:44 +00004902 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
4903 if (IdxVT.bitsLT(PtrVT)) {
4904 IdxN = emitIntExt(IdxVT.getSimpleVT(), IdxN, PtrVT, /*IsZExt=*/false);
4905 IdxNIsKill = true;
4906 } else if (IdxVT.bitsGT(PtrVT))
4907 llvm_unreachable("AArch64 FastISel doesn't support types larger than i64");
4908 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
4909}
4910
Juergen Ributzkaf82c9872014-10-15 18:58:07 +00004911/// This is mostly a copy of the existing FastISel GEP code, but we have to
4912/// duplicate it for AArch64, because otherwise we would bail out even for
4913/// simple cases. This is because the standard fastEmit functions don't cover
4914/// MUL at all and ADD is lowered very inefficientily.
4915bool AArch64FastISel::selectGetElementPtr(const Instruction *I) {
4916 unsigned N = getRegForValue(I->getOperand(0));
4917 if (!N)
4918 return false;
4919 bool NIsKill = hasTrivialKill(I->getOperand(0));
4920
4921 // Keep a running tab of the total offset to coalesce multiple N = N + Offset
4922 // into a single N = N + TotalOffset.
4923 uint64_t TotalOffs = 0;
Mehdi Amini44ede332015-07-09 02:09:04 +00004924 MVT VT = TLI.getPointerTy(DL);
Eduard Burtescu23c4d832016-01-20 00:26:52 +00004925 for (gep_type_iterator GTI = gep_type_begin(I), E = gep_type_end(I);
4926 GTI != E; ++GTI) {
4927 const Value *Idx = GTI.getOperand();
Peter Collingbourneab85225b2016-12-02 02:24:42 +00004928 if (auto *StTy = GTI.getStructTypeOrNull()) {
Juergen Ributzkaf82c9872014-10-15 18:58:07 +00004929 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
4930 // N = N + Offset
4931 if (Field)
4932 TotalOffs += DL.getStructLayout(StTy)->getElementOffset(Field);
Juergen Ributzkaf82c9872014-10-15 18:58:07 +00004933 } else {
Eduard Burtescu23c4d832016-01-20 00:26:52 +00004934 Type *Ty = GTI.getIndexedType();
4935
Juergen Ributzkaf82c9872014-10-15 18:58:07 +00004936 // If this is a constant subscript, handle it quickly.
4937 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
4938 if (CI->isZero())
4939 continue;
4940 // N = N + Offset
4941 TotalOffs +=
4942 DL.getTypeAllocSize(Ty) * cast<ConstantInt>(CI)->getSExtValue();
4943 continue;
4944 }
4945 if (TotalOffs) {
4946 N = emitAdd_ri_(VT, N, NIsKill, TotalOffs);
4947 if (!N)
4948 return false;
4949 NIsKill = true;
4950 TotalOffs = 0;
4951 }
4952
4953 // N = N + Idx * ElementSize;
4954 uint64_t ElementSize = DL.getTypeAllocSize(Ty);
4955 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
4956 unsigned IdxN = Pair.first;
4957 bool IdxNIsKill = Pair.second;
4958 if (!IdxN)
4959 return false;
4960
4961 if (ElementSize != 1) {
4962 unsigned C = fastEmit_i(VT, VT, ISD::Constant, ElementSize);
4963 if (!C)
4964 return false;
4965 IdxN = emitMul_rr(VT, IdxN, IdxNIsKill, C, true);
4966 if (!IdxN)
4967 return false;
4968 IdxNIsKill = true;
4969 }
4970 N = fastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
4971 if (!N)
4972 return false;
4973 }
4974 }
4975 if (TotalOffs) {
4976 N = emitAdd_ri_(VT, N, NIsKill, TotalOffs);
4977 if (!N)
4978 return false;
4979 }
4980 updateValueMap(I, N);
4981 return true;
4982}
4983
Ahmed Bougachaa0cdd792016-07-20 21:12:32 +00004984bool AArch64FastISel::selectAtomicCmpXchg(const AtomicCmpXchgInst *I) {
4985 assert(TM.getOptLevel() == CodeGenOpt::None &&
4986 "cmpxchg survived AtomicExpand at optlevel > -O0");
4987
4988 auto *RetPairTy = cast<StructType>(I->getType());
4989 Type *RetTy = RetPairTy->getTypeAtIndex(0U);
4990 assert(RetPairTy->getTypeAtIndex(1U)->isIntegerTy(1) &&
4991 "cmpxchg has a non-i1 status result");
4992
4993 MVT VT;
4994 if (!isTypeLegal(RetTy, VT))
4995 return false;
4996
4997 const TargetRegisterClass *ResRC;
Tim Northover1021d892016-08-02 20:22:36 +00004998 unsigned Opc, CmpOpc;
Ahmed Bougachaa0cdd792016-07-20 21:12:32 +00004999 // This only supports i32/i64, because i8/i16 aren't legal, and the generic
5000 // extractvalue selection doesn't support that.
5001 if (VT == MVT::i32) {
5002 Opc = AArch64::CMP_SWAP_32;
Tim Northover1021d892016-08-02 20:22:36 +00005003 CmpOpc = AArch64::SUBSWrs;
Ahmed Bougachaa0cdd792016-07-20 21:12:32 +00005004 ResRC = &AArch64::GPR32RegClass;
5005 } else if (VT == MVT::i64) {
5006 Opc = AArch64::CMP_SWAP_64;
Tim Northover1021d892016-08-02 20:22:36 +00005007 CmpOpc = AArch64::SUBSXrs;
Ahmed Bougachaa0cdd792016-07-20 21:12:32 +00005008 ResRC = &AArch64::GPR64RegClass;
5009 } else {
5010 return false;
5011 }
5012
5013 const MCInstrDesc &II = TII.get(Opc);
5014
5015 const unsigned AddrReg = constrainOperandRegClass(
5016 II, getRegForValue(I->getPointerOperand()), II.getNumDefs());
5017 const unsigned DesiredReg = constrainOperandRegClass(
5018 II, getRegForValue(I->getCompareOperand()), II.getNumDefs() + 1);
5019 const unsigned NewReg = constrainOperandRegClass(
5020 II, getRegForValue(I->getNewValOperand()), II.getNumDefs() + 2);
5021
5022 const unsigned ResultReg1 = createResultReg(ResRC);
5023 const unsigned ResultReg2 = createResultReg(&AArch64::GPR32RegClass);
Tim Northover1021d892016-08-02 20:22:36 +00005024 const unsigned ScratchReg = createResultReg(&AArch64::GPR32RegClass);
Ahmed Bougachaa0cdd792016-07-20 21:12:32 +00005025
5026 // FIXME: MachineMemOperand doesn't support cmpxchg yet.
5027 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Tim Northover1021d892016-08-02 20:22:36 +00005028 .addDef(ResultReg1)
5029 .addDef(ScratchReg)
5030 .addUse(AddrReg)
5031 .addUse(DesiredReg)
5032 .addUse(NewReg);
5033
5034 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(CmpOpc))
5035 .addDef(VT == MVT::i32 ? AArch64::WZR : AArch64::XZR)
5036 .addUse(ResultReg1)
5037 .addUse(DesiredReg)
5038 .addImm(0);
5039
5040 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AArch64::CSINCWr))
5041 .addDef(ResultReg2)
5042 .addUse(AArch64::WZR)
5043 .addUse(AArch64::WZR)
5044 .addImm(AArch64CC::NE);
Ahmed Bougachaa0cdd792016-07-20 21:12:32 +00005045
5046 assert((ResultReg1 + 1) == ResultReg2 && "Nonconsecutive result registers.");
5047 updateValueMap(I, ResultReg1, 2);
5048 return true;
5049}
5050
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00005051bool AArch64FastISel::fastSelectInstruction(const Instruction *I) {
Tim Northover3b0846e2014-05-24 12:50:23 +00005052 switch (I->getOpcode()) {
5053 default:
Juergen Ributzka30c02e32014-09-04 01:29:21 +00005054 break;
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005055 case Instruction::Add:
Juergen Ributzkaa1148b22014-09-03 01:38:36 +00005056 case Instruction::Sub:
Quentin Colombet35a47012017-04-01 01:26:17 +00005057 return selectAddSub(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005058 case Instruction::Mul:
Quentin Colombet35a47012017-04-01 01:26:17 +00005059 return selectMul(I);
Juergen Ributzkaf6430312014-09-17 21:55:55 +00005060 case Instruction::SDiv:
Quentin Colombet35a47012017-04-01 01:26:17 +00005061 return selectSDiv(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005062 case Instruction::SRem:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00005063 if (!selectBinaryOp(I, ISD::SREM))
Quentin Colombet35a47012017-04-01 01:26:17 +00005064 return selectRem(I, ISD::SREM);
5065 return true;
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005066 case Instruction::URem:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00005067 if (!selectBinaryOp(I, ISD::UREM))
Quentin Colombet35a47012017-04-01 01:26:17 +00005068 return selectRem(I, ISD::UREM);
5069 return true;
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005070 case Instruction::Shl:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005071 case Instruction::LShr:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005072 case Instruction::AShr:
Quentin Colombet35a47012017-04-01 01:26:17 +00005073 return selectShift(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005074 case Instruction::And:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005075 case Instruction::Or:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005076 case Instruction::Xor:
Quentin Colombet35a47012017-04-01 01:26:17 +00005077 return selectLogicalOp(I);
Juergen Ributzka31c80542014-09-03 17:58:10 +00005078 case Instruction::Br:
Quentin Colombet35a47012017-04-01 01:26:17 +00005079 return selectBranch(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005080 case Instruction::IndirectBr:
Quentin Colombet35a47012017-04-01 01:26:17 +00005081 return selectIndirectBr(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005082 case Instruction::BitCast:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00005083 if (!FastISel::selectBitCast(I))
Quentin Colombet35a47012017-04-01 01:26:17 +00005084 return selectBitCast(I);
5085 return true;
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005086 case Instruction::FPToSI:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00005087 if (!selectCast(I, ISD::FP_TO_SINT))
Quentin Colombet35a47012017-04-01 01:26:17 +00005088 return selectFPToInt(I, /*Signed=*/true);
5089 return true;
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005090 case Instruction::FPToUI:
Quentin Colombet35a47012017-04-01 01:26:17 +00005091 return selectFPToInt(I, /*Signed=*/false);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005092 case Instruction::ZExt:
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005093 case Instruction::SExt:
Quentin Colombet35a47012017-04-01 01:26:17 +00005094 return selectIntExt(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005095 case Instruction::Trunc:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00005096 if (!selectCast(I, ISD::TRUNCATE))
Quentin Colombet35a47012017-04-01 01:26:17 +00005097 return selectTrunc(I);
5098 return true;
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005099 case Instruction::FPExt:
Quentin Colombet35a47012017-04-01 01:26:17 +00005100 return selectFPExt(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005101 case Instruction::FPTrunc:
Quentin Colombet35a47012017-04-01 01:26:17 +00005102 return selectFPTrunc(I);
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005103 case Instruction::SIToFP:
Juergen Ributzka7a76c242014-09-03 18:46:45 +00005104 if (!selectCast(I, ISD::SINT_TO_FP))
Quentin Colombet35a47012017-04-01 01:26:17 +00005105 return selectIntToFP(I, /*Signed=*/true);
5106 return true;
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005107 case Instruction::UIToFP:
Quentin Colombet35a47012017-04-01 01:26:17 +00005108 return selectIntToFP(I, /*Signed=*/false);
Tim Northover3b0846e2014-05-24 12:50:23 +00005109 case Instruction::Load:
Quentin Colombet35a47012017-04-01 01:26:17 +00005110 return selectLoad(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00005111 case Instruction::Store:
Quentin Colombet35a47012017-04-01 01:26:17 +00005112 return selectStore(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00005113 case Instruction::FCmp:
5114 case Instruction::ICmp:
Quentin Colombet35a47012017-04-01 01:26:17 +00005115 return selectCmp(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00005116 case Instruction::Select:
Quentin Colombet35a47012017-04-01 01:26:17 +00005117 return selectSelect(I);
Tim Northover3b0846e2014-05-24 12:50:23 +00005118 case Instruction::Ret:
Quentin Colombet35a47012017-04-01 01:26:17 +00005119 return selectRet(I);
Juergen Ributzkaafa034f2014-09-15 22:07:49 +00005120 case Instruction::FRem:
Quentin Colombet35a47012017-04-01 01:26:17 +00005121 return selectFRem(I);
Juergen Ributzkaf82c9872014-10-15 18:58:07 +00005122 case Instruction::GetElementPtr:
Quentin Colombet35a47012017-04-01 01:26:17 +00005123 return selectGetElementPtr(I);
Ahmed Bougachaa0cdd792016-07-20 21:12:32 +00005124 case Instruction::AtomicCmpXchg:
Quentin Colombet35a47012017-04-01 01:26:17 +00005125 return selectAtomicCmpXchg(cast<AtomicCmpXchgInst>(I));
Tim Northover3b0846e2014-05-24 12:50:23 +00005126 }
Juergen Ributzkadbe9e172014-09-02 21:32:54 +00005127
Juergen Ributzka30c02e32014-09-04 01:29:21 +00005128 // fall-back to target-independent instruction selection.
Quentin Colombet35a47012017-04-01 01:26:17 +00005129 return selectOperator(I, I->getOpcode());
Tim Northover3b0846e2014-05-24 12:50:23 +00005130 // Silence warnings.
5131 (void)&CC_AArch64_DarwinPCS_VarArg;
5132}
5133
5134namespace llvm {
Eugene Zelenko11f69072017-01-25 00:29:26 +00005135
5136FastISel *AArch64::createFastISel(FunctionLoweringInfo &FuncInfo,
Juergen Ributzkab9e49c72014-09-15 23:20:17 +00005137 const TargetLibraryInfo *LibInfo) {
5138 return new AArch64FastISel(FuncInfo, LibInfo);
Tim Northover3b0846e2014-05-24 12:50:23 +00005139}
Eugene Zelenko11f69072017-01-25 00:29:26 +00005140
5141} // end namespace llvm