blob: e252971e3f427e47acac077bfc7813d12a95e2c8 [file] [log] [blame]
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +00001; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=SI -check-prefix=FUNC %s
Matt Arsenault7aad8fd2017-01-24 22:02:15 +00002; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=GCN -check-prefix=VI -check-prefix=FUNC %s
Matt Arsenault5ca3c722016-01-11 16:37:46 +00003; RUN: llc -march=r600 -mcpu=cypress -verify-machineinstrs < %s | FileCheck -check-prefix=EG -check-prefix=FUNC %s
4
Matt Arsenault5319b0a2016-01-11 17:02:06 +00005declare i7 @llvm.ctlz.i7(i7, i1) nounwind readnone
6declare i8 @llvm.ctlz.i8(i8, i1) nounwind readnone
7declare i16 @llvm.ctlz.i16(i16, i1) nounwind readnone
8
Matt Arsenault5ca3c722016-01-11 16:37:46 +00009declare i32 @llvm.ctlz.i32(i32, i1) nounwind readnone
10declare <2 x i32> @llvm.ctlz.v2i32(<2 x i32>, i1) nounwind readnone
11declare <4 x i32> @llvm.ctlz.v4i32(<4 x i32>, i1) nounwind readnone
12
13declare i64 @llvm.ctlz.i64(i64, i1) nounwind readnone
14declare <2 x i64> @llvm.ctlz.v2i64(<2 x i64>, i1) nounwind readnone
15declare <4 x i64> @llvm.ctlz.v4i64(<4 x i64>, i1) nounwind readnone
16
17declare i32 @llvm.r600.read.tidig.x() nounwind readnone
18
19; FUNC-LABEL: {{^}}s_ctlz_i32:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000020; GCN: s_load_dword [[VAL:s[0-9]+]], s{{\[[0-9]+:[0-9]+\]}}, {{0xb|0x2c}}
21; GCN-DAG: s_flbit_i32_b32 [[CTLZ:s[0-9]+]], [[VAL]]
Matt Arsenault0b26e472016-12-22 21:40:08 +000022; GCN-DAG: v_cmp_ne_u32_e64 vcc, [[VAL]], 0{{$}}
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000023; GCN-DAG: v_mov_b32_e32 [[VCTLZ:v[0-9]+]], [[CTLZ]]
Matt Arsenault0b26e472016-12-22 21:40:08 +000024; GCN: v_cndmask_b32_e32 [[RESULT:v[0-9]+]], 32, [[VCTLZ]], vcc
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000025; GCN: buffer_store_dword [[RESULT]]
26; GCN: s_endpgm
Matt Arsenault5ca3c722016-01-11 16:37:46 +000027
28; EG: FFBH_UINT
29; EG: CNDE_INT
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000030define amdgpu_kernel void @s_ctlz_i32(i32 addrspace(1)* noalias %out, i32 %val) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +000031 %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 false) nounwind readnone
32 store i32 %ctlz, i32 addrspace(1)* %out, align 4
33 ret void
34}
35
36; FUNC-LABEL: {{^}}v_ctlz_i32:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000037; GCN: buffer_load_dword [[VAL:v[0-9]+]],
38; GCN-DAG: v_ffbh_u32_e32 [[CTLZ:v[0-9]+]], [[VAL]]
Matt Arsenault0b26e472016-12-22 21:40:08 +000039; GCN-DAG: v_cmp_ne_u32_e32 vcc, 0, [[CTLZ]]
40; GCN: v_cndmask_b32_e32 [[RESULT:v[0-9]+]], 32, [[CTLZ]], vcc
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000041; GCN: buffer_store_dword [[RESULT]],
42; GCN: s_endpgm
Matt Arsenault5ca3c722016-01-11 16:37:46 +000043
44; EG: FFBH_UINT
45; EG: CNDE_INT
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000046define amdgpu_kernel void @v_ctlz_i32(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +000047 %val = load i32, i32 addrspace(1)* %valptr, align 4
48 %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 false) nounwind readnone
49 store i32 %ctlz, i32 addrspace(1)* %out, align 4
50 ret void
51}
52
53; FUNC-LABEL: {{^}}v_ctlz_v2i32:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000054; GCN: buffer_load_dwordx2
55; GCN: v_ffbh_u32_e32
56; GCN: v_ffbh_u32_e32
57; GCN: buffer_store_dwordx2
58; GCN: s_endpgm
Matt Arsenault5ca3c722016-01-11 16:37:46 +000059
60; EG: FFBH_UINT
61; EG: CNDE_INT
62; EG: FFBH_UINT
63; EG: CNDE_INT
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000064define amdgpu_kernel void @v_ctlz_v2i32(<2 x i32> addrspace(1)* noalias %out, <2 x i32> addrspace(1)* noalias %valptr) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +000065 %val = load <2 x i32>, <2 x i32> addrspace(1)* %valptr, align 8
66 %ctlz = call <2 x i32> @llvm.ctlz.v2i32(<2 x i32> %val, i1 false) nounwind readnone
67 store <2 x i32> %ctlz, <2 x i32> addrspace(1)* %out, align 8
68 ret void
69}
70
71; FUNC-LABEL: {{^}}v_ctlz_v4i32:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +000072; GCN: buffer_load_dwordx4
73; GCN: v_ffbh_u32_e32
74; GCN: v_ffbh_u32_e32
75; GCN: v_ffbh_u32_e32
76; GCN: v_ffbh_u32_e32
77; GCN: buffer_store_dwordx4
78; GCN: s_endpgm
Matt Arsenault5ca3c722016-01-11 16:37:46 +000079
80
81; EG-DAG: FFBH_UINT
82; EG-DAG: CNDE_INT
83
84; EG-DAG: FFBH_UINT
85; EG-DAG: CNDE_INT
86
87; EG-DAG: FFBH_UINT
88; EG-DAG: CNDE_INT
89
90; EG-DAG: FFBH_UINT
91; EG-DAG: CNDE_INT
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000092define amdgpu_kernel void @v_ctlz_v4i32(<4 x i32> addrspace(1)* noalias %out, <4 x i32> addrspace(1)* noalias %valptr) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +000093 %val = load <4 x i32>, <4 x i32> addrspace(1)* %valptr, align 16
94 %ctlz = call <4 x i32> @llvm.ctlz.v4i32(<4 x i32> %val, i1 false) nounwind readnone
95 store <4 x i32> %ctlz, <4 x i32> addrspace(1)* %out, align 16
96 ret void
97}
98
Matt Arsenault5319b0a2016-01-11 17:02:06 +000099; FUNC-LABEL: {{^}}v_ctlz_i8:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000100; GCN: buffer_load_ubyte [[VAL:v[0-9]+]],
Sam Kolton9fa16962017-04-06 15:03:28 +0000101; SI-DAG: v_ffbh_u32_e32 [[RESULT:v[0-9]+]], [[VAL]]
102; VI-DAG: v_ffbh_u32_sdwa [[RESULT:v[0-9]+]], [[VAL]] dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_0
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000103; GCN: buffer_store_byte [[RESULT]],
Tom Stellard115a6152016-11-10 16:02:37 +0000104; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000105define amdgpu_kernel void @v_ctlz_i8(i8 addrspace(1)* noalias %out, i8 addrspace(1)* noalias %valptr) nounwind {
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000106 %val = load i8, i8 addrspace(1)* %valptr
107 %ctlz = call i8 @llvm.ctlz.i8(i8 %val, i1 false) nounwind readnone
108 store i8 %ctlz, i8 addrspace(1)* %out
109 ret void
110}
111
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000112; FUNC-LABEL: {{^}}s_ctlz_i64:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000113; GCN: s_load_dwordx2 s{{\[}}[[LO:[0-9]+]]:[[HI:[0-9]+]]{{\]}}, s{{\[[0-9]+:[0-9]+\]}}, {{0xb|0x2c}}
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000114; GCN-DAG: v_cmp_eq_u32_e64 vcc, s[[HI]], 0{{$}}
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000115; GCN-DAG: s_flbit_i32_b32 [[FFBH_LO:s[0-9]+]], s[[LO]]
116; GCN-DAG: s_add_i32 [[ADD:s[0-9]+]], [[FFBH_LO]], 32
117; GCN-DAG: s_flbit_i32_b32 [[FFBH_HI:s[0-9]+]], s[[HI]]
118; GCN-DAG: v_mov_b32_e32 [[VFFBH_LO:v[0-9]+]], [[ADD]]
119; GCN-DAG: v_mov_b32_e32 [[VFFBH_HI:v[0-9]+]], [[FFBH_HI]]
120; GCN-DAG: v_cndmask_b32_e32 v[[CTLZ:[0-9]+]], [[VFFBH_HI]], [[VFFBH_LO]]
121; GCN-DAG: v_mov_b32_e32 v[[CTLZ_HI:[0-9]+]], 0{{$}}
122; GCN: {{buffer|flat}}_store_dwordx2 {{.*}}v{{\[}}[[CTLZ]]:[[CTLZ_HI]]{{\]}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000123define amdgpu_kernel void @s_ctlz_i64(i64 addrspace(1)* noalias %out, i64 %val) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000124 %ctlz = call i64 @llvm.ctlz.i64(i64 %val, i1 false)
125 store i64 %ctlz, i64 addrspace(1)* %out
126 ret void
127}
128
129; FUNC-LABEL: {{^}}s_ctlz_i64_trunc:
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000130define amdgpu_kernel void @s_ctlz_i64_trunc(i32 addrspace(1)* noalias %out, i64 %val) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000131 %ctlz = call i64 @llvm.ctlz.i64(i64 %val, i1 false)
132 %trunc = trunc i64 %ctlz to i32
133 store i32 %trunc, i32 addrspace(1)* %out
134 ret void
135}
136
137; FUNC-LABEL: {{^}}v_ctlz_i64:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000138; GCN-DAG: v_mov_b32_e32 v[[CTLZ_HI:[0-9]+]], 0{{$}}
139; GCN-DAG: {{buffer|flat}}_load_dwordx2 v{{\[}}[[LO:[0-9]+]]:[[HI:[0-9]+]]{{\]}}
Matt Arsenault5d8eb252016-09-30 01:50:20 +0000140; GCN-DAG: v_cmp_eq_u32_e64 [[CMPHI:s\[[0-9]+:[0-9]+\]]], 0, v[[HI]]
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000141; GCN-DAG: v_ffbh_u32_e32 [[FFBH_LO:v[0-9]+]], v[[LO]]
142; GCN-DAG: v_add_i32_e32 [[ADD:v[0-9]+]], vcc, 32, [[FFBH_LO]]
143; GCN-DAG: v_ffbh_u32_e32 [[FFBH_HI:v[0-9]+]], v[[HI]]
144; GCN-DAG: v_cndmask_b32_e64 v[[CTLZ:[0-9]+]], [[FFBH_HI]], [[ADD]], [[CMPHI]]
145; GCN-DAG: v_or_b32_e32 [[OR:v[0-9]+]], v[[HI]], v[[LO]]
Matt Arsenault0b26e472016-12-22 21:40:08 +0000146; GCN-DAG: v_cmp_ne_u32_e32 vcc, 0, [[OR]]
147; GCN-DAG: v_cndmask_b32_e32 v[[CLTZ_LO:[0-9]+]], 64, v[[CTLZ:[0-9]+]], vcc
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000148; GCN: {{buffer|flat}}_store_dwordx2 {{.*}}v{{\[}}[[CLTZ_LO]]:[[CTLZ_HI]]{{\]}}
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000149define amdgpu_kernel void @v_ctlz_i64(i64 addrspace(1)* noalias %out, i64 addrspace(1)* noalias %in) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000150 %tid = call i32 @llvm.r600.read.tidig.x()
151 %in.gep = getelementptr i64, i64 addrspace(1)* %in, i32 %tid
152 %out.gep = getelementptr i64, i64 addrspace(1)* %out, i32 %tid
153 %val = load i64, i64 addrspace(1)* %in.gep
154 %ctlz = call i64 @llvm.ctlz.i64(i64 %val, i1 false)
155 store i64 %ctlz, i64 addrspace(1)* %out.gep
156 ret void
157}
158
159; FUNC-LABEL: {{^}}v_ctlz_i64_trunc:
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000160define amdgpu_kernel void @v_ctlz_i64_trunc(i32 addrspace(1)* noalias %out, i64 addrspace(1)* noalias %in) nounwind {
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000161 %tid = call i32 @llvm.r600.read.tidig.x()
162 %in.gep = getelementptr i64, i64 addrspace(1)* %in, i32 %tid
163 %out.gep = getelementptr i32, i32 addrspace(1)* %out, i32 %tid
164 %val = load i64, i64 addrspace(1)* %in.gep
165 %ctlz = call i64 @llvm.ctlz.i64(i64 %val, i1 false)
166 %trunc = trunc i64 %ctlz to i32
167 store i32 %trunc, i32 addrspace(1)* %out.gep
168 ret void
169}
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000170
171; FUNC-LABEL: {{^}}v_ctlz_i32_sel_eq_neg1:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000172; GCN: buffer_load_dword [[VAL:v[0-9]+]],
173; GCN: v_ffbh_u32_e32 [[RESULT:v[0-9]+]], [[VAL]]
174; GCN: buffer_store_dword [[RESULT]],
175; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000176 define amdgpu_kernel void @v_ctlz_i32_sel_eq_neg1(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind {
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000177 %val = load i32, i32 addrspace(1)* %valptr
178 %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 false) nounwind readnone
179 %cmp = icmp eq i32 %val, 0
180 %sel = select i1 %cmp, i32 -1, i32 %ctlz
181 store i32 %sel, i32 addrspace(1)* %out
182 ret void
183}
184
185; FUNC-LABEL: {{^}}v_ctlz_i32_sel_ne_neg1:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000186; GCN: buffer_load_dword [[VAL:v[0-9]+]],
187; GCN: v_ffbh_u32_e32 [[RESULT:v[0-9]+]], [[VAL]]
188; GCN: buffer_store_dword [[RESULT]],
189; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000190define amdgpu_kernel void @v_ctlz_i32_sel_ne_neg1(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind {
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000191 %val = load i32, i32 addrspace(1)* %valptr
192 %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 false) nounwind readnone
193 %cmp = icmp ne i32 %val, 0
194 %sel = select i1 %cmp, i32 %ctlz, i32 -1
195 store i32 %sel, i32 addrspace(1)* %out
196 ret void
197}
198
199; TODO: Should be able to eliminate select here as well.
200; FUNC-LABEL: {{^}}v_ctlz_i32_sel_eq_bitwidth:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000201; GCN: buffer_load_dword
202; GCN: v_ffbh_u32_e32
203; GCN: v_cmp
204; GCN: v_cndmask
205; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000206define amdgpu_kernel void @v_ctlz_i32_sel_eq_bitwidth(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind {
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000207 %val = load i32, i32 addrspace(1)* %valptr
208 %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 false) nounwind readnone
209 %cmp = icmp eq i32 %ctlz, 32
210 %sel = select i1 %cmp, i32 -1, i32 %ctlz
211 store i32 %sel, i32 addrspace(1)* %out
212 ret void
213}
214
215; FUNC-LABEL: {{^}}v_ctlz_i32_sel_ne_bitwidth:
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000216; GCN: buffer_load_dword
217; GCN: v_ffbh_u32_e32
218; GCN: v_cmp
219; GCN: v_cndmask
220; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000221define amdgpu_kernel void @v_ctlz_i32_sel_ne_bitwidth(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind {
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000222 %val = load i32, i32 addrspace(1)* %valptr
223 %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 false) nounwind readnone
224 %cmp = icmp ne i32 %ctlz, 32
225 %sel = select i1 %cmp, i32 %ctlz, i32 -1
226 store i32 %sel, i32 addrspace(1)* %out
227 ret void
228}
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000229
230; FUNC-LABEL: {{^}}v_ctlz_i8_sel_eq_neg1:
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000231; GCN: {{buffer|flat}}_load_ubyte [[VAL:v[0-9]+]],
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000232; GCN: v_ffbh_u32_e32 [[FFBH:v[0-9]+]], [[VAL]]
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000233; GCN: {{buffer|flat}}_store_byte [[FFBH]],
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000234 define amdgpu_kernel void @v_ctlz_i8_sel_eq_neg1(i8 addrspace(1)* noalias %out, i8 addrspace(1)* noalias %valptr) nounwind {
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000235 %tid = call i32 @llvm.r600.read.tidig.x()
236 %valptr.gep = getelementptr i8, i8 addrspace(1)* %valptr, i32 %tid
237 %val = load i8, i8 addrspace(1)* %valptr.gep
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000238 %ctlz = call i8 @llvm.ctlz.i8(i8 %val, i1 false) nounwind readnone
239 %cmp = icmp eq i8 %val, 0
240 %sel = select i1 %cmp, i8 -1, i8 %ctlz
241 store i8 %sel, i8 addrspace(1)* %out
242 ret void
243}
244
245; FUNC-LABEL: {{^}}v_ctlz_i16_sel_eq_neg1:
246; SI: buffer_load_ushort [[VAL:v[0-9]+]],
247; SI: v_ffbh_u32_e32 [[FFBH:v[0-9]+]], [[VAL]]
248; SI: buffer_store_short [[FFBH]],
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000249 define amdgpu_kernel void @v_ctlz_i16_sel_eq_neg1(i16 addrspace(1)* noalias %out, i16 addrspace(1)* noalias %valptr) nounwind {
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000250 %val = load i16, i16 addrspace(1)* %valptr
251 %ctlz = call i16 @llvm.ctlz.i16(i16 %val, i1 false) nounwind readnone
252 %cmp = icmp eq i16 %val, 0
253 %sel = select i1 %cmp, i16 -1, i16 %ctlz
254 store i16 %sel, i16 addrspace(1)* %out
255 ret void
256}
257
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000258; FIXME: Need to handle non-uniform case for function below (load without gep).
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000259; FUNC-LABEL: {{^}}v_ctlz_i7_sel_eq_neg1:
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000260; GCN: {{buffer|flat}}_load_ubyte [[VAL:v[0-9]+]],
Konstantin Zhuravlyove14df4b2016-09-28 20:05:39 +0000261; GCN: v_ffbh_u32_e32 [[FFBH:v[0-9]+]], [[VAL]]
262; GCN: v_and_b32_e32 [[TRUNC:v[0-9]+]], 0x7f, [[FFBH]]
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000263; GCN: {{buffer|flat}}_store_byte [[TRUNC]],
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000264define amdgpu_kernel void @v_ctlz_i7_sel_eq_neg1(i7 addrspace(1)* noalias %out, i7 addrspace(1)* noalias %valptr) nounwind {
Konstantin Zhuravlyovf74fc602016-10-07 14:22:58 +0000265 %tid = call i32 @llvm.r600.read.tidig.x()
266 %valptr.gep = getelementptr i7, i7 addrspace(1)* %valptr, i32 %tid
267 %val = load i7, i7 addrspace(1)* %valptr.gep
Matt Arsenault5319b0a2016-01-11 17:02:06 +0000268 %ctlz = call i7 @llvm.ctlz.i7(i7 %val, i1 false) nounwind readnone
269 %cmp = icmp eq i7 %val, 0
270 %sel = select i1 %cmp, i7 -1, i7 %ctlz
271 store i7 %sel, i7 addrspace(1)* %out
272 ret void
273}