blob: 9978493b4d13e85448f082a6cd02fcb710a744df [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarded882c22013-06-03 17:40:11 +000017#include "AMDGPU.h"
Tom Stellard81d871d2013-11-13 23:36:50 +000018#include "AMDGPUFrameLowering.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000019#include "AMDGPURegisterInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000020#include "AMDGPUSubtarget.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000021#include "AMDILIntrinsicInfo.h"
Tom Stellardacfeebf2013-07-23 01:48:05 +000022#include "R600MachineFunctionInfo.h"
Tom Stellarded882c22013-06-03 17:40:11 +000023#include "SIMachineFunctionInfo.h"
Tom Stellard04c0e982014-01-22 19:24:21 +000024#include "llvm/Analysis/ValueTracking.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000025#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineRegisterInfo.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000030#include "llvm/IR/DataLayout.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000031
32using namespace llvm;
Tom Stellardaf775432013-10-23 00:44:32 +000033static bool allocateStack(unsigned ValNo, MVT ValVT, MVT LocVT,
34 CCValAssign::LocInfo LocInfo,
35 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Matt Arsenault52226f92013-12-14 18:21:59 +000036 unsigned Offset = State.AllocateStack(ValVT.getStoreSize(),
37 ArgFlags.getOrigAlign());
38 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tom Stellardaf775432013-10-23 00:44:32 +000039
40 return true;
41}
Tom Stellard75aadc22012-12-11 21:25:42 +000042
Christian Konig2c8f6d52013-03-07 09:03:52 +000043#include "AMDGPUGenCallingConv.inc"
44
Tom Stellard75aadc22012-12-11 21:25:42 +000045AMDGPUTargetLowering::AMDGPUTargetLowering(TargetMachine &TM) :
46 TargetLowering(TM, new TargetLoweringObjectFileELF()) {
47
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000048 Subtarget = &TM.getSubtarget<AMDGPUSubtarget>();
49
Tom Stellard75aadc22012-12-11 21:25:42 +000050 // Initialize target lowering borrowed from AMDIL
51 InitAMDILLowering();
52
53 // We need to custom lower some of the intrinsics
54 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
55
56 // Library functions. These default to Expand, but we have instructions
57 // for them.
58 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
59 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
60 setOperationAction(ISD::FPOW, MVT::f32, Legal);
61 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
62 setOperationAction(ISD::FABS, MVT::f32, Legal);
63 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
64 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Tom Stellard4d566b22013-11-27 21:23:20 +000065 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Tom Stellardeddfa692013-12-20 05:11:55 +000066 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Tom Stellard75aadc22012-12-11 21:25:42 +000067
Tom Stellard5643c4a2013-05-20 15:02:19 +000068 // The hardware supports ROTR, but not ROTL
69 setOperationAction(ISD::ROTL, MVT::i32, Expand);
70
Tom Stellard75aadc22012-12-11 21:25:42 +000071 // Lower floating point store/load to integer store/load to reduce the number
72 // of patterns in tablegen.
73 setOperationAction(ISD::STORE, MVT::f32, Promote);
74 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
75
Tom Stellarded2f6142013-07-18 21:43:42 +000076 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
77 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
78
Tom Stellard75aadc22012-12-11 21:25:42 +000079 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
80 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
81
Tom Stellardaf775432013-10-23 00:44:32 +000082 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
83 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
84
85 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
86 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
87
Tom Stellard7512c082013-07-12 18:14:56 +000088 setOperationAction(ISD::STORE, MVT::f64, Promote);
89 AddPromotedToType(ISD::STORE, MVT::f64, MVT::i64);
90
Tom Stellard2ffc3302013-08-26 15:05:44 +000091 // Custom lowering of vector stores is required for local address space
92 // stores.
93 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
94 // XXX: Native v2i32 local address space stores are possible, but not
95 // currently implemented.
96 setOperationAction(ISD::STORE, MVT::v2i32, Custom);
97
Tom Stellardfbab8272013-08-16 01:12:11 +000098 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Custom);
99 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Custom);
100 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Custom);
101 // XXX: This can be change to Custom, once ExpandVectorStores can
102 // handle 64-bit stores.
103 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
104
Tom Stellard75aadc22012-12-11 21:25:42 +0000105 setOperationAction(ISD::LOAD, MVT::f32, Promote);
106 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
107
Tom Stellardadf732c2013-07-18 21:43:48 +0000108 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
109 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
110
Tom Stellard75aadc22012-12-11 21:25:42 +0000111 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
112 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
113
Tom Stellardaf775432013-10-23 00:44:32 +0000114 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
115 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
116
117 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
118 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
119
Tom Stellard7512c082013-07-12 18:14:56 +0000120 setOperationAction(ISD::LOAD, MVT::f64, Promote);
121 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::i64);
122
Tom Stellardd86003e2013-08-14 23:25:00 +0000123 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
124 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000125 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
126 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
Tom Stellardd86003e2013-08-14 23:25:00 +0000127 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000128 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
129 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4f32, Custom);
130 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4i32, Custom);
131 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8f32, Custom);
132 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8i32, Custom);
Tom Stellard0344cdf2013-08-01 15:23:42 +0000133
Tom Stellardb03edec2013-08-16 01:12:16 +0000134 setLoadExtAction(ISD::EXTLOAD, MVT::v2i8, Expand);
135 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i8, Expand);
136 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i8, Expand);
137 setLoadExtAction(ISD::EXTLOAD, MVT::v4i8, Expand);
138 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i8, Expand);
139 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i8, Expand);
140 setLoadExtAction(ISD::EXTLOAD, MVT::v2i16, Expand);
141 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i16, Expand);
142 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i16, Expand);
143 setLoadExtAction(ISD::EXTLOAD, MVT::v4i16, Expand);
144 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i16, Expand);
145 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i16, Expand);
146
Tom Stellardaeb45642014-02-04 17:18:43 +0000147 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
148
Tom Stellardbeed74a2013-07-23 01:47:46 +0000149 setOperationAction(ISD::FNEG, MVT::v2f32, Expand);
150 setOperationAction(ISD::FNEG, MVT::v4f32, Expand);
151
Tom Stellardc947d8c2013-10-30 17:22:05 +0000152 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
153
Christian Konig70a50322013-03-27 09:12:51 +0000154 setOperationAction(ISD::MUL, MVT::i64, Expand);
155
Tom Stellard75aadc22012-12-11 21:25:42 +0000156 setOperationAction(ISD::UDIV, MVT::i32, Expand);
157 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
158 setOperationAction(ISD::UREM, MVT::i32, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000159 setOperationAction(ISD::VSELECT, MVT::v2f32, Expand);
160 setOperationAction(ISD::VSELECT, MVT::v4f32, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000161
Tom Stellardf6d80232013-08-21 22:14:17 +0000162 static const MVT::SimpleValueType IntTypes[] = {
163 MVT::v2i32, MVT::v4i32
Aaron Watry0a794a462013-06-25 13:55:57 +0000164 };
Tom Stellarda92ff872013-08-16 23:51:24 +0000165 const size_t NumIntTypes = array_lengthof(IntTypes);
Aaron Watry0a794a462013-06-25 13:55:57 +0000166
Tom Stellarda92ff872013-08-16 23:51:24 +0000167 for (unsigned int x = 0; x < NumIntTypes; ++x) {
Tom Stellardf6d80232013-08-21 22:14:17 +0000168 MVT::SimpleValueType VT = IntTypes[x];
Aaron Watry0a794a462013-06-25 13:55:57 +0000169 //Expand the following operations for the current type by default
170 setOperationAction(ISD::ADD, VT, Expand);
171 setOperationAction(ISD::AND, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000172 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
173 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000174 setOperationAction(ISD::MUL, VT, Expand);
175 setOperationAction(ISD::OR, VT, Expand);
176 setOperationAction(ISD::SHL, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000177 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000178 setOperationAction(ISD::SRL, VT, Expand);
179 setOperationAction(ISD::SRA, VT, Expand);
180 setOperationAction(ISD::SUB, VT, Expand);
181 setOperationAction(ISD::UDIV, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000182 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000183 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000184 setOperationAction(ISD::SELECT, VT, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000185 setOperationAction(ISD::VSELECT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000186 setOperationAction(ISD::XOR, VT, Expand);
187 }
Tom Stellarda92ff872013-08-16 23:51:24 +0000188
Tom Stellardf6d80232013-08-21 22:14:17 +0000189 static const MVT::SimpleValueType FloatTypes[] = {
190 MVT::v2f32, MVT::v4f32
Tom Stellarda92ff872013-08-16 23:51:24 +0000191 };
192 const size_t NumFloatTypes = array_lengthof(FloatTypes);
193
194 for (unsigned int x = 0; x < NumFloatTypes; ++x) {
Tom Stellardf6d80232013-08-21 22:14:17 +0000195 MVT::SimpleValueType VT = FloatTypes[x];
Tom Stellard175e7a82013-11-27 21:23:39 +0000196 setOperationAction(ISD::FABS, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000197 setOperationAction(ISD::FADD, VT, Expand);
198 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellardbfebd1f2014-02-04 17:18:37 +0000199 setOperationAction(ISD::FPOW, VT, Expand);
Tom Stellardad3aff22013-08-16 23:51:29 +0000200 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellardeddfa692013-12-20 05:11:55 +0000201 setOperationAction(ISD::FTRUNC, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000202 setOperationAction(ISD::FMUL, VT, Expand);
Tom Stellardb249b752013-08-16 23:51:33 +0000203 setOperationAction(ISD::FRINT, VT, Expand);
Tom Stellarde118b8b2013-10-29 16:37:20 +0000204 setOperationAction(ISD::FSQRT, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000205 setOperationAction(ISD::FSUB, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000206 setOperationAction(ISD::SELECT, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000207 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000208}
209
Tom Stellard28d06de2013-08-05 22:22:07 +0000210//===----------------------------------------------------------------------===//
211// Target Information
212//===----------------------------------------------------------------------===//
213
214MVT AMDGPUTargetLowering::getVectorIdxTy() const {
215 return MVT::i32;
216}
217
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000218bool AMDGPUTargetLowering::isLoadBitCastBeneficial(EVT LoadTy,
219 EVT CastTy) const {
220 if (LoadTy.getSizeInBits() != CastTy.getSizeInBits())
221 return true;
222
223 unsigned LScalarSize = LoadTy.getScalarType().getSizeInBits();
224 unsigned CastScalarSize = CastTy.getScalarType().getSizeInBits();
225
226 return ((LScalarSize <= CastScalarSize) ||
227 (CastScalarSize >= 32) ||
228 (LScalarSize < 32));
229}
Tom Stellard28d06de2013-08-05 22:22:07 +0000230
Tom Stellard75aadc22012-12-11 21:25:42 +0000231//===---------------------------------------------------------------------===//
Tom Stellardc54731a2013-07-23 23:55:03 +0000232// Target Properties
233//===---------------------------------------------------------------------===//
234
235bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
236 assert(VT.isFloatingPoint());
237 return VT == MVT::f32;
238}
239
240bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
241 assert(VT.isFloatingPoint());
242 return VT == MVT::f32;
243}
244
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000245bool AMDGPUTargetLowering::isTruncateFree(EVT Source, EVT Dest) const {
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000246 // Truncate is just accessing a subregister.
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000247 return Dest.bitsLT(Source) && (Dest.getSizeInBits() % 32 == 0);
248}
249
250bool AMDGPUTargetLowering::isTruncateFree(Type *Source, Type *Dest) const {
251 // Truncate is just accessing a subregister.
252 return Dest->getPrimitiveSizeInBits() < Source->getPrimitiveSizeInBits() &&
253 (Dest->getPrimitiveSizeInBits() % 32 == 0);
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000254}
255
Tom Stellardc54731a2013-07-23 23:55:03 +0000256//===---------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000257// TargetLowering Callbacks
258//===---------------------------------------------------------------------===//
259
Christian Konig2c8f6d52013-03-07 09:03:52 +0000260void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
261 const SmallVectorImpl<ISD::InputArg> &Ins) const {
262
263 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellard75aadc22012-12-11 21:25:42 +0000264}
265
266SDValue AMDGPUTargetLowering::LowerReturn(
267 SDValue Chain,
268 CallingConv::ID CallConv,
269 bool isVarArg,
270 const SmallVectorImpl<ISD::OutputArg> &Outs,
271 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000272 SDLoc DL, SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000273 return DAG.getNode(AMDGPUISD::RET_FLAG, DL, MVT::Other, Chain);
274}
275
276//===---------------------------------------------------------------------===//
277// Target specific lowering
278//===---------------------------------------------------------------------===//
279
280SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
281 const {
282 switch (Op.getOpcode()) {
283 default:
284 Op.getNode()->dump();
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000285 llvm_unreachable("Custom lowering code for this"
286 "instruction is not implemented yet!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000287 break;
288 // AMDIL DAG lowering
289 case ISD::SDIV: return LowerSDIV(Op, DAG);
290 case ISD::SREM: return LowerSREM(Op, DAG);
291 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
292 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
293 // AMDGPU DAG lowering
Tom Stellardd86003e2013-08-14 23:25:00 +0000294 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
295 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +0000296 case ISD::FrameIndex: return LowerFrameIndex(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000297 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
298 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
Tom Stellardc947d8c2013-10-30 17:22:05 +0000299 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000300 }
301 return Op;
302}
303
Tom Stellard04c0e982014-01-22 19:24:21 +0000304SDValue AMDGPUTargetLowering::LowerConstantInitializer(const Constant* Init,
305 const GlobalValue *GV,
306 const SDValue &InitPtr,
307 SDValue Chain,
308 SelectionDAG &DAG) const {
309 const DataLayout *TD = getTargetMachine().getDataLayout();
310 SDLoc DL(InitPtr);
311 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Init)) {
312 EVT VT = EVT::getEVT(CI->getType());
313 PointerType *PtrTy = PointerType::get(CI->getType(), 0);
314 return DAG.getStore(Chain, DL, DAG.getConstant(*CI, VT), InitPtr,
315 MachinePointerInfo(UndefValue::get(PtrTy)), false, false,
316 TD->getPrefTypeAlignment(CI->getType()));
317 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(Init)) {
318 EVT VT = EVT::getEVT(CFP->getType());
319 PointerType *PtrTy = PointerType::get(CFP->getType(), 0);
320 return DAG.getStore(Chain, DL, DAG.getConstantFP(*CFP, VT), InitPtr,
321 MachinePointerInfo(UndefValue::get(PtrTy)), false, false,
322 TD->getPrefTypeAlignment(CFP->getType()));
323 } else if (Init->getType()->isAggregateType()) {
324 EVT PtrVT = InitPtr.getValueType();
325 unsigned NumElements = Init->getType()->getArrayNumElements();
326 SmallVector<SDValue, 8> Chains;
327 for (unsigned i = 0; i < NumElements; ++i) {
328 SDValue Offset = DAG.getConstant(i * TD->getTypeAllocSize(
329 Init->getType()->getArrayElementType()), PtrVT);
330 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
331 Chains.push_back(LowerConstantInitializer(Init->getAggregateElement(i),
332 GV, Ptr, Chain, DAG));
333 }
334 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, &Chains[0],
335 Chains.size());
336 } else {
337 Init->dump();
338 llvm_unreachable("Unhandled constant initializer");
339 }
340}
341
Tom Stellardc026e8b2013-06-28 15:47:08 +0000342SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
343 SDValue Op,
344 SelectionDAG &DAG) const {
345
346 const DataLayout *TD = getTargetMachine().getDataLayout();
347 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000348 const GlobalValue *GV = G->getGlobal();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000349
Tom Stellard04c0e982014-01-22 19:24:21 +0000350 switch (G->getAddressSpace()) {
351 default: llvm_unreachable("Global Address lowering not implemented for this "
352 "address space");
353 case AMDGPUAS::LOCAL_ADDRESS: {
354 // XXX: What does the value of G->getOffset() mean?
355 assert(G->getOffset() == 0 &&
356 "Do not know what to do with an non-zero offset");
Tom Stellardc026e8b2013-06-28 15:47:08 +0000357
Tom Stellard04c0e982014-01-22 19:24:21 +0000358 unsigned Offset;
359 if (MFI->LocalMemoryObjects.count(GV) == 0) {
360 uint64_t Size = TD->getTypeAllocSize(GV->getType()->getElementType());
361 Offset = MFI->LDSSize;
362 MFI->LocalMemoryObjects[GV] = Offset;
363 // XXX: Account for alignment?
364 MFI->LDSSize += Size;
365 } else {
366 Offset = MFI->LocalMemoryObjects[GV];
367 }
368
369 return DAG.getConstant(Offset, getPointerTy(G->getAddressSpace()));
370 }
371 case AMDGPUAS::CONSTANT_ADDRESS: {
372 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
373 Type *EltType = GV->getType()->getElementType();
374 unsigned Size = TD->getTypeAllocSize(EltType);
375 unsigned Alignment = TD->getPrefTypeAlignment(EltType);
376
377 const GlobalVariable *Var = dyn_cast<GlobalVariable>(GV);
378 const Constant *Init = Var->getInitializer();
379 int FI = FrameInfo->CreateStackObject(Size, Alignment, false);
380 SDValue InitPtr = DAG.getFrameIndex(FI,
381 getPointerTy(AMDGPUAS::PRIVATE_ADDRESS));
382 SmallVector<SDNode*, 8> WorkList;
383
384 for (SDNode::use_iterator I = DAG.getEntryNode()->use_begin(),
385 E = DAG.getEntryNode()->use_end(); I != E; ++I) {
386 if (I->getOpcode() != AMDGPUISD::REGISTER_LOAD && I->getOpcode() != ISD::LOAD)
387 continue;
388 WorkList.push_back(*I);
389 }
390 SDValue Chain = LowerConstantInitializer(Init, GV, InitPtr, DAG.getEntryNode(), DAG);
391 for (SmallVector<SDNode*, 8>::iterator I = WorkList.begin(),
392 E = WorkList.end(); I != E; ++I) {
393 SmallVector<SDValue, 8> Ops;
394 Ops.push_back(Chain);
395 for (unsigned i = 1; i < (*I)->getNumOperands(); ++i) {
396 Ops.push_back((*I)->getOperand(i));
397 }
398 DAG.UpdateNodeOperands(*I, &Ops[0], Ops.size());
399 }
400 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op),
401 getPointerTy(AMDGPUAS::CONSTANT_ADDRESS));
402 }
403 }
Tom Stellardc026e8b2013-06-28 15:47:08 +0000404}
405
Tom Stellardd86003e2013-08-14 23:25:00 +0000406void AMDGPUTargetLowering::ExtractVectorElements(SDValue Op, SelectionDAG &DAG,
407 SmallVectorImpl<SDValue> &Args,
408 unsigned Start,
409 unsigned Count) const {
410 EVT VT = Op.getValueType();
411 for (unsigned i = Start, e = Start + Count; i != e; ++i) {
412 Args.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SDLoc(Op),
413 VT.getVectorElementType(),
414 Op, DAG.getConstant(i, MVT::i32)));
415 }
416}
417
418SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
419 SelectionDAG &DAG) const {
420 SmallVector<SDValue, 8> Args;
421 SDValue A = Op.getOperand(0);
422 SDValue B = Op.getOperand(1);
423
424 ExtractVectorElements(A, DAG, Args, 0,
425 A.getValueType().getVectorNumElements());
426 ExtractVectorElements(B, DAG, Args, 0,
427 B.getValueType().getVectorNumElements());
428
429 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(),
430 &Args[0], Args.size());
431}
432
433SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
434 SelectionDAG &DAG) const {
435
436 SmallVector<SDValue, 8> Args;
437 EVT VT = Op.getValueType();
438 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
439 ExtractVectorElements(Op.getOperand(0), DAG, Args, Start,
440 VT.getVectorNumElements());
441
442 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(),
443 &Args[0], Args.size());
444}
445
Tom Stellard81d871d2013-11-13 23:36:50 +0000446SDValue AMDGPUTargetLowering::LowerFrameIndex(SDValue Op,
447 SelectionDAG &DAG) const {
448
449 MachineFunction &MF = DAG.getMachineFunction();
450 const AMDGPUFrameLowering *TFL =
451 static_cast<const AMDGPUFrameLowering*>(getTargetMachine().getFrameLowering());
452
453 FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Op);
454 assert(FIN);
455
456 unsigned FrameIndex = FIN->getIndex();
457 unsigned Offset = TFL->getFrameIndexOffset(MF, FrameIndex);
458 return DAG.getConstant(Offset * 4 * TFL->getStackWidth(MF),
459 Op.getValueType());
460}
Tom Stellardd86003e2013-08-14 23:25:00 +0000461
Tom Stellard75aadc22012-12-11 21:25:42 +0000462SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
463 SelectionDAG &DAG) const {
464 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000465 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000466 EVT VT = Op.getValueType();
467
468 switch (IntrinsicID) {
469 default: return Op;
470 case AMDGPUIntrinsic::AMDIL_abs:
471 return LowerIntrinsicIABS(Op, DAG);
472 case AMDGPUIntrinsic::AMDIL_exp:
473 return DAG.getNode(ISD::FEXP2, DL, VT, Op.getOperand(1));
474 case AMDGPUIntrinsic::AMDGPU_lrp:
475 return LowerIntrinsicLRP(Op, DAG);
476 case AMDGPUIntrinsic::AMDIL_fraction:
477 return DAG.getNode(AMDGPUISD::FRACT, DL, VT, Op.getOperand(1));
Tom Stellard75aadc22012-12-11 21:25:42 +0000478 case AMDGPUIntrinsic::AMDIL_max:
479 return DAG.getNode(AMDGPUISD::FMAX, DL, VT, Op.getOperand(1),
480 Op.getOperand(2));
481 case AMDGPUIntrinsic::AMDGPU_imax:
482 return DAG.getNode(AMDGPUISD::SMAX, DL, VT, Op.getOperand(1),
483 Op.getOperand(2));
484 case AMDGPUIntrinsic::AMDGPU_umax:
485 return DAG.getNode(AMDGPUISD::UMAX, DL, VT, Op.getOperand(1),
486 Op.getOperand(2));
487 case AMDGPUIntrinsic::AMDIL_min:
488 return DAG.getNode(AMDGPUISD::FMIN, DL, VT, Op.getOperand(1),
489 Op.getOperand(2));
490 case AMDGPUIntrinsic::AMDGPU_imin:
491 return DAG.getNode(AMDGPUISD::SMIN, DL, VT, Op.getOperand(1),
492 Op.getOperand(2));
493 case AMDGPUIntrinsic::AMDGPU_umin:
494 return DAG.getNode(AMDGPUISD::UMIN, DL, VT, Op.getOperand(1),
495 Op.getOperand(2));
496 case AMDGPUIntrinsic::AMDIL_round_nearest:
497 return DAG.getNode(ISD::FRINT, DL, VT, Op.getOperand(1));
498 }
499}
500
501///IABS(a) = SMAX(sub(0, a), a)
502SDValue AMDGPUTargetLowering::LowerIntrinsicIABS(SDValue Op,
503 SelectionDAG &DAG) const {
504
Andrew Trickef9de2a2013-05-25 02:42:55 +0000505 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000506 EVT VT = Op.getValueType();
507 SDValue Neg = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT),
508 Op.getOperand(1));
509
510 return DAG.getNode(AMDGPUISD::SMAX, DL, VT, Neg, Op.getOperand(1));
511}
512
513/// Linear Interpolation
514/// LRP(a, b, c) = muladd(a, b, (1 - a) * c)
515SDValue AMDGPUTargetLowering::LowerIntrinsicLRP(SDValue Op,
516 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000517 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000518 EVT VT = Op.getValueType();
519 SDValue OneSubA = DAG.getNode(ISD::FSUB, DL, VT,
520 DAG.getConstantFP(1.0f, MVT::f32),
521 Op.getOperand(1));
522 SDValue OneSubAC = DAG.getNode(ISD::FMUL, DL, VT, OneSubA,
523 Op.getOperand(3));
Vincent Lejeune1ce13f52013-02-18 14:11:28 +0000524 return DAG.getNode(ISD::FADD, DL, VT,
525 DAG.getNode(ISD::FMUL, DL, VT, Op.getOperand(1), Op.getOperand(2)),
526 OneSubAC);
Tom Stellard75aadc22012-12-11 21:25:42 +0000527}
528
529/// \brief Generate Min/Max node
530SDValue AMDGPUTargetLowering::LowerMinMax(SDValue Op,
531 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000532 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000533 EVT VT = Op.getValueType();
534
535 SDValue LHS = Op.getOperand(0);
536 SDValue RHS = Op.getOperand(1);
537 SDValue True = Op.getOperand(2);
538 SDValue False = Op.getOperand(3);
539 SDValue CC = Op.getOperand(4);
540
541 if (VT != MVT::f32 ||
542 !((LHS == True && RHS == False) || (LHS == False && RHS == True))) {
543 return SDValue();
544 }
545
546 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
547 switch (CCOpcode) {
548 case ISD::SETOEQ:
549 case ISD::SETONE:
550 case ISD::SETUNE:
551 case ISD::SETNE:
552 case ISD::SETUEQ:
553 case ISD::SETEQ:
554 case ISD::SETFALSE:
555 case ISD::SETFALSE2:
556 case ISD::SETTRUE:
557 case ISD::SETTRUE2:
558 case ISD::SETUO:
559 case ISD::SETO:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000560 llvm_unreachable("Operation should already be optimised!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000561 case ISD::SETULE:
562 case ISD::SETULT:
563 case ISD::SETOLE:
564 case ISD::SETOLT:
565 case ISD::SETLE:
566 case ISD::SETLT: {
567 if (LHS == True)
568 return DAG.getNode(AMDGPUISD::FMIN, DL, VT, LHS, RHS);
569 else
570 return DAG.getNode(AMDGPUISD::FMAX, DL, VT, LHS, RHS);
571 }
572 case ISD::SETGT:
573 case ISD::SETGE:
574 case ISD::SETUGE:
575 case ISD::SETOGE:
576 case ISD::SETUGT:
577 case ISD::SETOGT: {
578 if (LHS == True)
579 return DAG.getNode(AMDGPUISD::FMAX, DL, VT, LHS, RHS);
580 else
581 return DAG.getNode(AMDGPUISD::FMIN, DL, VT, LHS, RHS);
582 }
583 case ISD::SETCC_INVALID:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000584 llvm_unreachable("Invalid setcc condcode!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000585 }
586 return Op;
587}
588
Tom Stellard35bb18c2013-08-26 15:06:04 +0000589SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue &Op,
590 SelectionDAG &DAG) const {
591 LoadSDNode *Load = dyn_cast<LoadSDNode>(Op);
592 EVT MemEltVT = Load->getMemoryVT().getVectorElementType();
593 EVT EltVT = Op.getValueType().getVectorElementType();
594 EVT PtrVT = Load->getBasePtr().getValueType();
595 unsigned NumElts = Load->getMemoryVT().getVectorNumElements();
596 SmallVector<SDValue, 8> Loads;
597 SDLoc SL(Op);
598
599 for (unsigned i = 0, e = NumElts; i != e; ++i) {
600 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Load->getBasePtr(),
601 DAG.getConstant(i * (MemEltVT.getSizeInBits() / 8), PtrVT));
602 Loads.push_back(DAG.getExtLoad(Load->getExtensionType(), SL, EltVT,
603 Load->getChain(), Ptr,
604 MachinePointerInfo(Load->getMemOperand()->getValue()),
605 MemEltVT, Load->isVolatile(), Load->isNonTemporal(),
606 Load->getAlignment()));
607 }
608 return DAG.getNode(ISD::BUILD_VECTOR, SL, Op.getValueType(), &Loads[0],
609 Loads.size());
610}
611
Tom Stellard2ffc3302013-08-26 15:05:44 +0000612SDValue AMDGPUTargetLowering::MergeVectorStore(const SDValue &Op,
613 SelectionDAG &DAG) const {
614 StoreSDNode *Store = dyn_cast<StoreSDNode>(Op);
615 EVT MemVT = Store->getMemoryVT();
616 unsigned MemBits = MemVT.getSizeInBits();
Tom Stellard75aadc22012-12-11 21:25:42 +0000617
Matt Arsenaultca6dcfc2014-03-05 21:47:22 +0000618 // Byte stores are really expensive, so if possible, try to pack 32-bit vector
619 // truncating store into an i32 store.
620 // XXX: We could also handle optimize other vector bitwidths.
Tom Stellard2ffc3302013-08-26 15:05:44 +0000621 if (!MemVT.isVector() || MemBits > 32) {
622 return SDValue();
623 }
624
625 SDLoc DL(Op);
626 const SDValue &Value = Store->getValue();
627 EVT VT = Value.getValueType();
628 const SDValue &Ptr = Store->getBasePtr();
629 EVT MemEltVT = MemVT.getVectorElementType();
630 unsigned MemEltBits = MemEltVT.getSizeInBits();
631 unsigned MemNumElements = MemVT.getVectorNumElements();
632 EVT PackedVT = EVT::getIntegerVT(*DAG.getContext(), MemVT.getSizeInBits());
633 SDValue Mask;
634 switch(MemEltBits) {
635 case 8:
636 Mask = DAG.getConstant(0xFF, PackedVT);
637 break;
638 case 16:
639 Mask = DAG.getConstant(0xFFFF, PackedVT);
640 break;
641 default:
642 llvm_unreachable("Cannot lower this vector store");
643 }
644 SDValue PackedValue;
645 for (unsigned i = 0; i < MemNumElements; ++i) {
646 EVT ElemVT = VT.getVectorElementType();
647 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ElemVT, Value,
648 DAG.getConstant(i, MVT::i32));
649 Elt = DAG.getZExtOrTrunc(Elt, DL, PackedVT);
650 Elt = DAG.getNode(ISD::AND, DL, PackedVT, Elt, Mask);
651 SDValue Shift = DAG.getConstant(MemEltBits * i, PackedVT);
652 Elt = DAG.getNode(ISD::SHL, DL, PackedVT, Elt, Shift);
653 if (i == 0) {
654 PackedValue = Elt;
655 } else {
656 PackedValue = DAG.getNode(ISD::OR, DL, PackedVT, PackedValue, Elt);
657 }
658 }
659 return DAG.getStore(Store->getChain(), DL, PackedValue, Ptr,
660 MachinePointerInfo(Store->getMemOperand()->getValue()),
661 Store->isVolatile(), Store->isNonTemporal(),
662 Store->getAlignment());
663}
664
665SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
666 SelectionDAG &DAG) const {
667 StoreSDNode *Store = cast<StoreSDNode>(Op);
668 EVT MemEltVT = Store->getMemoryVT().getVectorElementType();
669 EVT EltVT = Store->getValue().getValueType().getVectorElementType();
670 EVT PtrVT = Store->getBasePtr().getValueType();
671 unsigned NumElts = Store->getMemoryVT().getVectorNumElements();
672 SDLoc SL(Op);
673
674 SmallVector<SDValue, 8> Chains;
675
676 for (unsigned i = 0, e = NumElts; i != e; ++i) {
677 SDValue Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
678 Store->getValue(), DAG.getConstant(i, MVT::i32));
679 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT,
680 Store->getBasePtr(),
681 DAG.getConstant(i * (MemEltVT.getSizeInBits() / 8),
682 PtrVT));
Tom Stellardf3d166a2013-08-26 15:05:49 +0000683 Chains.push_back(DAG.getTruncStore(Store->getChain(), SL, Val, Ptr,
Tom Stellard2ffc3302013-08-26 15:05:44 +0000684 MachinePointerInfo(Store->getMemOperand()->getValue()),
Tom Stellardf3d166a2013-08-26 15:05:49 +0000685 MemEltVT, Store->isVolatile(), Store->isNonTemporal(),
Tom Stellard2ffc3302013-08-26 15:05:44 +0000686 Store->getAlignment()));
687 }
688 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, &Chains[0], NumElts);
689}
690
Tom Stellarde9373602014-01-22 19:24:14 +0000691SDValue AMDGPUTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
692 SDLoc DL(Op);
693 LoadSDNode *Load = cast<LoadSDNode>(Op);
694 ISD::LoadExtType ExtType = Load->getExtensionType();
695
Tom Stellard04c0e982014-01-22 19:24:21 +0000696 // Lower loads constant address space global variable loads
697 if (Load->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS &&
698 isa<GlobalVariable>(GetUnderlyingObject(Load->getPointerInfo().V))) {
699
700 SDValue Ptr = DAG.getZExtOrTrunc(Load->getBasePtr(), DL,
701 getPointerTy(AMDGPUAS::PRIVATE_ADDRESS));
702 Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, Ptr,
703 DAG.getConstant(2, MVT::i32));
704 return DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, Op.getValueType(),
705 Load->getChain(), Ptr,
706 DAG.getTargetConstant(0, MVT::i32), Op.getOperand(2));
707 }
708
Tom Stellarde9373602014-01-22 19:24:14 +0000709 if (Load->getAddressSpace() != AMDGPUAS::PRIVATE_ADDRESS ||
710 ExtType == ISD::NON_EXTLOAD || Load->getMemoryVT().bitsGE(MVT::i32))
711 return SDValue();
712
713
714 EVT VT = Op.getValueType();
715 EVT MemVT = Load->getMemoryVT();
716 unsigned Mask = 0;
717 if (Load->getMemoryVT() == MVT::i8) {
718 Mask = 0xff;
719 } else if (Load->getMemoryVT() == MVT::i16) {
720 Mask = 0xffff;
721 }
722 SDValue Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, Load->getBasePtr(),
723 DAG.getConstant(2, MVT::i32));
724 SDValue Ret = DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, Op.getValueType(),
725 Load->getChain(), Ptr,
726 DAG.getTargetConstant(0, MVT::i32),
727 Op.getOperand(2));
728 SDValue ByteIdx = DAG.getNode(ISD::AND, DL, MVT::i32,
729 Load->getBasePtr(),
730 DAG.getConstant(0x3, MVT::i32));
731 SDValue ShiftAmt = DAG.getNode(ISD::SHL, DL, MVT::i32, ByteIdx,
732 DAG.getConstant(3, MVT::i32));
733 Ret = DAG.getNode(ISD::SRL, DL, MVT::i32, Ret, ShiftAmt);
734 Ret = DAG.getNode(ISD::AND, DL, MVT::i32, Ret,
735 DAG.getConstant(Mask, MVT::i32));
736 if (ExtType == ISD::SEXTLOAD) {
737 SDValue SExtShift = DAG.getConstant(
738 VT.getSizeInBits() - MemVT.getSizeInBits(), MVT::i32);
739 Ret = DAG.getNode(ISD::SHL, DL, MVT::i32, Ret, SExtShift);
740 Ret = DAG.getNode(ISD::SRA, DL, MVT::i32, Ret, SExtShift);
741 }
742
743 return Ret;
744}
745
Tom Stellard2ffc3302013-08-26 15:05:44 +0000746SDValue AMDGPUTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Tom Stellarde9373602014-01-22 19:24:14 +0000747 SDLoc DL(Op);
Tom Stellard2ffc3302013-08-26 15:05:44 +0000748 SDValue Result = AMDGPUTargetLowering::MergeVectorStore(Op, DAG);
749 if (Result.getNode()) {
750 return Result;
751 }
752
753 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellarde9373602014-01-22 19:24:14 +0000754 SDValue Chain = Store->getChain();
Tom Stellard81d871d2013-11-13 23:36:50 +0000755 if ((Store->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
756 Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) &&
Tom Stellard2ffc3302013-08-26 15:05:44 +0000757 Store->getValue().getValueType().isVector()) {
758 return SplitVectorStore(Op, DAG);
759 }
Tom Stellarde9373602014-01-22 19:24:14 +0000760
761 if (Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS &&
762 Store->getMemoryVT().bitsLT(MVT::i32)) {
763 unsigned Mask = 0;
764 if (Store->getMemoryVT() == MVT::i8) {
765 Mask = 0xff;
766 } else if (Store->getMemoryVT() == MVT::i16) {
767 Mask = 0xffff;
768 }
769 SDValue TruncPtr = DAG.getZExtOrTrunc(Store->getBasePtr(), DL, MVT::i32);
770 SDValue Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, TruncPtr,
771 DAG.getConstant(2, MVT::i32));
772 SDValue Dst = DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, MVT::i32,
773 Chain, Ptr, DAG.getTargetConstant(0, MVT::i32));
774 SDValue ByteIdx = DAG.getNode(ISD::AND, DL, MVT::i32, TruncPtr,
775 DAG.getConstant(0x3, MVT::i32));
776 SDValue ShiftAmt = DAG.getNode(ISD::SHL, DL, MVT::i32, ByteIdx,
777 DAG.getConstant(3, MVT::i32));
778 SDValue SExtValue = DAG.getNode(ISD::SIGN_EXTEND, DL, MVT::i32,
779 Store->getValue());
780 SDValue MaskedValue = DAG.getNode(ISD::AND, DL, MVT::i32, SExtValue,
781 DAG.getConstant(Mask, MVT::i32));
782 SDValue ShiftedValue = DAG.getNode(ISD::SHL, DL, MVT::i32,
783 MaskedValue, ShiftAmt);
784 SDValue DstMask = DAG.getNode(ISD::SHL, DL, MVT::i32, DAG.getConstant(Mask, MVT::i32),
785 ShiftAmt);
786 DstMask = DAG.getNode(ISD::XOR, DL, MVT::i32, DstMask,
787 DAG.getConstant(0xffffffff, MVT::i32));
788 Dst = DAG.getNode(ISD::AND, DL, MVT::i32, Dst, DstMask);
789
790 SDValue Value = DAG.getNode(ISD::OR, DL, MVT::i32, Dst, ShiftedValue);
791 return DAG.getNode(AMDGPUISD::REGISTER_STORE, DL, MVT::Other,
792 Chain, Value, Ptr, DAG.getTargetConstant(0, MVT::i32));
793 }
Tom Stellard2ffc3302013-08-26 15:05:44 +0000794 return SDValue();
795}
Tom Stellard75aadc22012-12-11 21:25:42 +0000796
797SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
798 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000799 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000800 EVT VT = Op.getValueType();
801
802 SDValue Num = Op.getOperand(0);
803 SDValue Den = Op.getOperand(1);
804
805 SmallVector<SDValue, 8> Results;
806
807 // RCP = URECIP(Den) = 2^32 / Den + e
808 // e is rounding error.
809 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
810
811 // RCP_LO = umulo(RCP, Den) */
812 SDValue RCP_LO = DAG.getNode(ISD::UMULO, DL, VT, RCP, Den);
813
814 // RCP_HI = mulhu (RCP, Den) */
815 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
816
817 // NEG_RCP_LO = -RCP_LO
818 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT),
819 RCP_LO);
820
821 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
822 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, VT),
823 NEG_RCP_LO, RCP_LO,
824 ISD::SETEQ);
825 // Calculate the rounding error from the URECIP instruction
826 // E = mulhu(ABS_RCP_LO, RCP)
827 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
828
829 // RCP_A_E = RCP + E
830 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
831
832 // RCP_S_E = RCP - E
833 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
834
835 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
836 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, VT),
837 RCP_A_E, RCP_S_E,
838 ISD::SETEQ);
839 // Quotient = mulhu(Tmp0, Num)
840 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
841
842 // Num_S_Remainder = Quotient * Den
843 SDValue Num_S_Remainder = DAG.getNode(ISD::UMULO, DL, VT, Quotient, Den);
844
845 // Remainder = Num - Num_S_Remainder
846 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
847
848 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
849 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
850 DAG.getConstant(-1, VT),
851 DAG.getConstant(0, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +0000852 ISD::SETUGE);
853 // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
854 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Num,
855 Num_S_Remainder,
Tom Stellard75aadc22012-12-11 21:25:42 +0000856 DAG.getConstant(-1, VT),
857 DAG.getConstant(0, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +0000858 ISD::SETUGE);
Tom Stellard75aadc22012-12-11 21:25:42 +0000859 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
860 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
861 Remainder_GE_Zero);
862
863 // Calculate Division result:
864
865 // Quotient_A_One = Quotient + 1
866 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
867 DAG.getConstant(1, VT));
868
869 // Quotient_S_One = Quotient - 1
870 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
871 DAG.getConstant(1, VT));
872
873 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
874 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
875 Quotient, Quotient_A_One, ISD::SETEQ);
876
877 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
878 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, VT),
879 Quotient_S_One, Div, ISD::SETEQ);
880
881 // Calculate Rem result:
882
883 // Remainder_S_Den = Remainder - Den
884 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
885
886 // Remainder_A_Den = Remainder + Den
887 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
888
889 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
890 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
891 Remainder, Remainder_S_Den, ISD::SETEQ);
892
893 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
894 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, VT),
895 Remainder_A_Den, Rem, ISD::SETEQ);
896 SDValue Ops[2];
897 Ops[0] = Div;
898 Ops[1] = Rem;
899 return DAG.getMergeValues(Ops, 2, DL);
900}
901
Tom Stellardc947d8c2013-10-30 17:22:05 +0000902SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
903 SelectionDAG &DAG) const {
904 SDValue S0 = Op.getOperand(0);
905 SDLoc DL(Op);
906 if (Op.getValueType() != MVT::f32 || S0.getValueType() != MVT::i64)
907 return SDValue();
908
909 // f32 uint_to_fp i64
910 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, S0,
911 DAG.getConstant(0, MVT::i32));
912 SDValue FloatLo = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, Lo);
913 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, S0,
914 DAG.getConstant(1, MVT::i32));
915 SDValue FloatHi = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, Hi);
916 FloatHi = DAG.getNode(ISD::FMUL, DL, MVT::f32, FloatHi,
917 DAG.getConstantFP(4294967296.0f, MVT::f32)); // 2^32
918 return DAG.getNode(ISD::FADD, DL, MVT::f32, FloatLo, FloatHi);
919
920}
Tom Stellardfbab8272013-08-16 01:12:11 +0000921
Tom Stellard75aadc22012-12-11 21:25:42 +0000922//===----------------------------------------------------------------------===//
923// Helper functions
924//===----------------------------------------------------------------------===//
925
Tom Stellardaf775432013-10-23 00:44:32 +0000926void AMDGPUTargetLowering::getOriginalFunctionArgs(
927 SelectionDAG &DAG,
928 const Function *F,
929 const SmallVectorImpl<ISD::InputArg> &Ins,
930 SmallVectorImpl<ISD::InputArg> &OrigIns) const {
931
932 for (unsigned i = 0, e = Ins.size(); i < e; ++i) {
933 if (Ins[i].ArgVT == Ins[i].VT) {
934 OrigIns.push_back(Ins[i]);
935 continue;
936 }
937
938 EVT VT;
939 if (Ins[i].ArgVT.isVector() && !Ins[i].VT.isVector()) {
940 // Vector has been split into scalars.
941 VT = Ins[i].ArgVT.getVectorElementType();
942 } else if (Ins[i].VT.isVector() && Ins[i].ArgVT.isVector() &&
943 Ins[i].ArgVT.getVectorElementType() !=
944 Ins[i].VT.getVectorElementType()) {
945 // Vector elements have been promoted
946 VT = Ins[i].ArgVT;
947 } else {
948 // Vector has been spilt into smaller vectors.
949 VT = Ins[i].VT;
950 }
951
952 ISD::InputArg Arg(Ins[i].Flags, VT, VT, Ins[i].Used,
953 Ins[i].OrigArgIndex, Ins[i].PartOffset);
954 OrigIns.push_back(Arg);
955 }
956}
957
Tom Stellard75aadc22012-12-11 21:25:42 +0000958bool AMDGPUTargetLowering::isHWTrueValue(SDValue Op) const {
959 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
960 return CFP->isExactlyValue(1.0);
961 }
962 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
963 return C->isAllOnesValue();
964 }
965 return false;
966}
967
968bool AMDGPUTargetLowering::isHWFalseValue(SDValue Op) const {
969 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
970 return CFP->getValueAPF().isZero();
971 }
972 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
973 return C->isNullValue();
974 }
975 return false;
976}
977
978SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
979 const TargetRegisterClass *RC,
980 unsigned Reg, EVT VT) const {
981 MachineFunction &MF = DAG.getMachineFunction();
982 MachineRegisterInfo &MRI = MF.getRegInfo();
983 unsigned VirtualRegister;
984 if (!MRI.isLiveIn(Reg)) {
985 VirtualRegister = MRI.createVirtualRegister(RC);
986 MRI.addLiveIn(Reg, VirtualRegister);
987 } else {
988 VirtualRegister = MRI.getLiveInVirtReg(Reg);
989 }
990 return DAG.getRegister(VirtualRegister, VT);
991}
992
993#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
994
995const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
996 switch (Opcode) {
997 default: return 0;
998 // AMDIL DAG nodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000999 NODE_NAME_CASE(CALL);
1000 NODE_NAME_CASE(UMUL);
1001 NODE_NAME_CASE(DIV_INF);
1002 NODE_NAME_CASE(RET_FLAG);
1003 NODE_NAME_CASE(BRANCH_COND);
1004
1005 // AMDGPU DAG nodes
1006 NODE_NAME_CASE(DWORDADDR)
1007 NODE_NAME_CASE(FRACT)
1008 NODE_NAME_CASE(FMAX)
1009 NODE_NAME_CASE(SMAX)
1010 NODE_NAME_CASE(UMAX)
1011 NODE_NAME_CASE(FMIN)
1012 NODE_NAME_CASE(SMIN)
1013 NODE_NAME_CASE(UMIN)
1014 NODE_NAME_CASE(URECIP)
Matt Arsenault21a3faa2014-02-24 21:01:21 +00001015 NODE_NAME_CASE(DOT4)
Tom Stellard75aadc22012-12-11 21:25:42 +00001016 NODE_NAME_CASE(EXPORT)
Tom Stellardff62c352013-01-23 02:09:03 +00001017 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001018 NODE_NAME_CASE(REGISTER_LOAD)
1019 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard9fa17912013-08-14 23:24:45 +00001020 NODE_NAME_CASE(LOAD_CONSTANT)
1021 NODE_NAME_CASE(LOAD_INPUT)
1022 NODE_NAME_CASE(SAMPLE)
1023 NODE_NAME_CASE(SAMPLEB)
1024 NODE_NAME_CASE(SAMPLED)
1025 NODE_NAME_CASE(SAMPLEL)
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001026 NODE_NAME_CASE(STORE_MSKOR)
Tom Stellardafcf12f2013-09-12 02:55:14 +00001027 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
Tom Stellard75aadc22012-12-11 21:25:42 +00001028 }
1029}