blob: 9a35e1f8b75091dd750cae4238e044a2aa9ec101 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- HexagonTargetMachine.cpp - Define TargetMachine for Hexagon -------===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Jia Liub22310f2012-02-18 12:03:15 +000010// Implements the info about Hexagon target spec.
Tony Linthicum1213a7a2011-12-12 21:14:40 +000011//
12//===----------------------------------------------------------------------===//
13
Tony Linthicum1213a7a2011-12-12 21:14:40 +000014#include "HexagonTargetMachine.h"
15#include "Hexagon.h"
16#include "HexagonISelLowering.h"
Sergei Larin4d8986a2012-09-04 14:49:56 +000017#include "HexagonMachineScheduler.h"
Jyotsna Verma5eb59802013-05-07 19:53:00 +000018#include "HexagonTargetObjectFile.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000019#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000020#include "llvm/IR/Module.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000021#include "llvm/PassManager.h"
Benjamin Kramerae87d7b2012-02-06 10:19:29 +000022#include "llvm/Support/CommandLine.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000023#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/Transforms/IPO/PassManagerBuilder.h"
25#include "llvm/Transforms/Scalar.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000026
Tony Linthicum1213a7a2011-12-12 21:14:40 +000027using namespace llvm;
28
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +000029static cl:: opt<bool> DisableHardwareLoops("disable-hexagon-hwloops",
30 cl::Hidden, cl::desc("Disable Hardware Loops for Hexagon target"));
Tony Linthicum1213a7a2011-12-12 21:14:40 +000031
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +000032static cl::opt<bool> DisableHexagonMISched("disable-hexagon-misched",
33 cl::Hidden, cl::ZeroOrMore, cl::init(false),
34 cl::desc("Disable Hexagon MI Scheduling"));
Sergei Larin4d8986a2012-09-04 14:49:56 +000035
Jyotsna Verma653d8832013-03-27 11:14:24 +000036static cl::opt<bool> DisableHexagonCFGOpt("disable-hexagon-cfgopt",
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +000037 cl::Hidden, cl::ZeroOrMore, cl::init(false),
38 cl::desc("Disable Hexagon CFG Optimization"));
39
Jyotsna Verma653d8832013-03-27 11:14:24 +000040
Tony Linthicum1213a7a2011-12-12 21:14:40 +000041/// HexagonTargetMachineModule - Note that this is used on hosts that
42/// cannot link in a library unless there are references into the
43/// library. In particular, it seems that it is not possible to get
44/// things to work on Win32 without this. Though it is unused, do not
45/// remove it.
46extern "C" int HexagonTargetMachineModule;
47int HexagonTargetMachineModule = 0;
48
49extern "C" void LLVMInitializeHexagonTarget() {
50 // Register the target.
51 RegisterTargetMachine<HexagonTargetMachine> X(TheHexagonTarget);
Tony Linthicum1213a7a2011-12-12 21:14:40 +000052}
53
Sergei Larin4d8986a2012-09-04 14:49:56 +000054static ScheduleDAGInstrs *createVLIWMachineSched(MachineSchedContext *C) {
David Blaikie422b93d2014-04-21 20:32:32 +000055 return new VLIWMachineScheduler(C, make_unique<ConvergingVLIWScheduler>());
Sergei Larin4d8986a2012-09-04 14:49:56 +000056}
57
58static MachineSchedRegistry
59SchedCustomRegistry("hexagon", "Run Hexagon's custom scheduler",
60 createVLIWMachineSched);
Tony Linthicum1213a7a2011-12-12 21:14:40 +000061
62/// HexagonTargetMachine ctor - Create an ILP32 architecture model.
63///
64
65/// Hexagon_TODO: Do I need an aggregate alignment?
66///
67HexagonTargetMachine::HexagonTargetMachine(const Target &T, StringRef TT,
68 StringRef CPU, StringRef FS,
Craig Topperb5454082012-03-17 09:24:09 +000069 const TargetOptions &Options,
Eric Christopher0d0b3602014-06-27 00:13:43 +000070 Reloc::Model RM, CodeModel::Model CM,
Tony Linthicum1213a7a2011-12-12 21:14:40 +000071 CodeGenOpt::Level OL)
Eric Christopher0d0b3602014-06-27 00:13:43 +000072 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Aditya Nandakumara2719322014-11-13 09:26:31 +000073 TLOF(make_unique<HexagonTargetObjectFile>()),
Eric Christopherc4c63ae2014-06-27 00:27:40 +000074 Subtarget(TT, CPU, FS, *this) {
Rafael Espindola227144c2013-05-13 01:16:13 +000075 initAsmInfo();
Tony Linthicum1213a7a2011-12-12 21:14:40 +000076}
77
Andrew Trickccb67362012-02-03 05:12:41 +000078namespace {
79/// Hexagon Code Generator Pass Configuration Options.
80class HexagonPassConfig : public TargetPassConfig {
81public:
Andrew Trickf8ea1082012-02-04 02:56:59 +000082 HexagonPassConfig(HexagonTargetMachine *TM, PassManagerBase &PM)
Sergei Larin4d8986a2012-09-04 14:49:56 +000083 : TargetPassConfig(TM, PM) {
Andrew Trick978674b2013-09-20 05:14:41 +000084 // FIXME: Rather than calling enablePass(&MachineSchedulerID) below, define
85 // HexagonSubtarget::enableMachineScheduler() { return true; }.
86 // That will bypass the SelectionDAG VLIW scheduler, which is probably just
87 // hurting compile time and will be removed eventually anyway.
88 if (DisableHexagonMISched)
89 disablePass(&MachineSchedulerID);
90 else
Sergei Larin4d8986a2012-09-04 14:49:56 +000091 enablePass(&MachineSchedulerID);
Sergei Larin4d8986a2012-09-04 14:49:56 +000092 }
Andrew Trickccb67362012-02-03 05:12:41 +000093
94 HexagonTargetMachine &getHexagonTargetMachine() const {
95 return getTM<HexagonTargetMachine>();
96 }
97
Craig Topper906c2cd2014-04-29 07:58:16 +000098 ScheduleDAGInstrs *
99 createMachineScheduler(MachineSchedContext *C) const override {
Andrew Trick978674b2013-09-20 05:14:41 +0000100 return createVLIWMachineSched(C);
101 }
102
Craig Topper906c2cd2014-04-29 07:58:16 +0000103 bool addInstSelector() override;
104 bool addPreRegAlloc() override;
105 bool addPostRegAlloc() override;
106 bool addPreSched2() override;
107 bool addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000108};
109} // namespace
110
Andrew Trickf8ea1082012-02-04 02:56:59 +0000111TargetPassConfig *HexagonTargetMachine::createPassConfig(PassManagerBase &PM) {
112 return new HexagonPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000113}
114
115bool HexagonPassConfig::addInstSelector() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000116 HexagonTargetMachine &TM = getHexagonTargetMachine();
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000117 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Jyotsna Verma653d8832013-03-27 11:14:24 +0000118
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000119 if (!NoOpt)
120 addPass(createHexagonRemoveExtendArgs(TM));
Jyotsna Verma653d8832013-03-27 11:14:24 +0000121
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000122 addPass(createHexagonISelDag(TM, getOptLevel()));
Jyotsna Verma653d8832013-03-27 11:14:24 +0000123
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000124 if (!NoOpt) {
Jyotsna Verma653d8832013-03-27 11:14:24 +0000125 addPass(createHexagonPeephole());
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000126 printAndVerify("After hexagon peephole pass");
127 }
Jyotsna Verma653d8832013-03-27 11:14:24 +0000128
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000129 return false;
130}
131
Andrew Trickccb67362012-02-03 05:12:41 +0000132bool HexagonPassConfig::addPreRegAlloc() {
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000133 if (getOptLevel() != CodeGenOpt::None)
134 if (!DisableHardwareLoops)
135 addPass(createHexagonHardwareLoops());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000136 return false;
137}
138
Andrew Trickccb67362012-02-03 05:12:41 +0000139bool HexagonPassConfig::addPostRegAlloc() {
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000140 const HexagonTargetMachine &TM = getHexagonTargetMachine();
141 if (getOptLevel() != CodeGenOpt::None)
142 if (!DisableHexagonCFGOpt)
143 addPass(createHexagonCFGOptimizer(TM));
144 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000145}
146
Andrew Trickccb67362012-02-03 05:12:41 +0000147bool HexagonPassConfig::addPreSched2() {
Jyotsna Verma5eb59802013-05-07 19:53:00 +0000148 const HexagonTargetMachine &TM = getHexagonTargetMachine();
Jyotsna Verma5eb59802013-05-07 19:53:00 +0000149
Jyotsna Verma803e5062013-05-14 18:54:06 +0000150 addPass(createHexagonCopyToCombine());
Jyotsna Verma5eb59802013-05-07 19:53:00 +0000151 if (getOptLevel() != CodeGenOpt::None)
152 addPass(&IfConverterID);
Eric Christopher0120db52014-05-21 22:42:07 +0000153 addPass(createHexagonSplitConst32AndConst64(TM));
154 printAndVerify("After hexagon split const32/64 pass");
Jyotsna Verma5eb59802013-05-07 19:53:00 +0000155 return true;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000156}
157
Andrew Trickccb67362012-02-03 05:12:41 +0000158bool HexagonPassConfig::addPreEmitPass() {
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000159 const HexagonTargetMachine &TM = getHexagonTargetMachine();
160 bool NoOpt = (getOptLevel() == CodeGenOpt::None);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000161
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000162 if (!NoOpt)
Jyotsna Verma653d8832013-03-27 11:14:24 +0000163 addPass(createHexagonNewValueJump());
Sirish Pande4bd20c52012-05-12 05:10:30 +0000164
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000165 // Expand Spill code for predicate registers.
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000166 addPass(createHexagonExpandPredSpillCode(TM));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000167
168 // Split up TFRcondsets into conditional transfers.
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000169 addPass(createHexagonSplitTFRCondSets(TM));
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000170
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000171 // Create Packets.
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000172 if (!NoOpt) {
173 if (!DisableHardwareLoops)
174 addPass(createHexagonFixupHwLoops());
Jyotsna Verma653d8832013-03-27 11:14:24 +0000175 addPass(createHexagonPacketizer());
Krzysztof Parzyszek59df52c2013-05-06 21:25:45 +0000176 }
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000177
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000178 return false;
179}