blob: 7d48634f2068136ce9b1580cde25f7403855f2ac [file] [log] [blame]
Alex Bradbury89718422017-10-19 21:37:38 +00001//===-- RISCVFrameLowering.cpp - RISCV Frame Information ------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Bradbury89718422017-10-19 21:37:38 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains the RISCV implementation of TargetFrameLowering class.
10//
11//===----------------------------------------------------------------------===//
12
13#include "RISCVFrameLowering.h"
Alex Bradburyc85be0d2018-01-10 19:41:03 +000014#include "RISCVMachineFunctionInfo.h"
Alex Bradbury89718422017-10-19 21:37:38 +000015#include "RISCVSubtarget.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineRegisterInfo.h"
Alex Bradbury0715d352018-01-11 11:17:19 +000020#include "llvm/CodeGen/RegisterScavenging.h"
Hsiangkai Wang04ddf392019-06-12 03:04:22 +000021#include "llvm/MC/MCDwarf.h"
Alex Bradbury89718422017-10-19 21:37:38 +000022
23using namespace llvm;
24
Alex Bradbury7d6aa1f2018-01-18 11:34:02 +000025bool RISCVFrameLowering::hasFP(const MachineFunction &MF) const {
26 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
27
28 const MachineFrameInfo &MFI = MF.getFrameInfo();
29 return MF.getTarget().Options.DisableFramePointerElim(MF) ||
30 RegInfo->needsStackRealignment(MF) || MFI.hasVarSizedObjects() ||
31 MFI.isFrameAddressTaken();
32}
Alex Bradbury89718422017-10-19 21:37:38 +000033
Alex Bradburyb014e3d2017-12-11 12:34:11 +000034// Determines the size of the frame and maximum call frame size.
35void RISCVFrameLowering::determineFrameLayout(MachineFunction &MF) const {
36 MachineFrameInfo &MFI = MF.getFrameInfo();
37 const RISCVRegisterInfo *RI = STI.getRegisterInfo();
38
39 // Get the number of bytes to allocate from the FrameInfo.
40 uint64_t FrameSize = MFI.getStackSize();
41
42 // Get the alignment.
Sam Elliottcd44aee2019-08-08 14:40:54 +000043 unsigned StackAlign = getStackAlignment();
44 if (RI->needsStackRealignment(MF)) {
45 unsigned MaxStackAlign = std::max(StackAlign, MFI.getMaxAlignment());
46 FrameSize += (MaxStackAlign - StackAlign);
47 StackAlign = MaxStackAlign;
48 }
49
50 // Set Max Call Frame Size
51 uint64_t MaxCallSize = alignTo(MFI.getMaxCallFrameSize(), StackAlign);
52 MFI.setMaxCallFrameSize(MaxCallSize);
Alex Bradburyb014e3d2017-12-11 12:34:11 +000053
Alex Bradburyb014e3d2017-12-11 12:34:11 +000054 // Make sure the frame is aligned.
55 FrameSize = alignTo(FrameSize, StackAlign);
56
57 // Update frame info.
58 MFI.setStackSize(FrameSize);
59}
60
61void RISCVFrameLowering::adjustReg(MachineBasicBlock &MBB,
62 MachineBasicBlock::iterator MBBI,
Luis Marquesfa06e952019-08-16 14:27:50 +000063 const DebugLoc &DL, Register DestReg,
64 Register SrcReg, int64_t Val,
Alex Bradburyb014e3d2017-12-11 12:34:11 +000065 MachineInstr::MIFlag Flag) const {
Alex Bradbury9fea4882018-01-10 19:53:46 +000066 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
Alex Bradburyb014e3d2017-12-11 12:34:11 +000067 const RISCVInstrInfo *TII = STI.getInstrInfo();
68
69 if (DestReg == SrcReg && Val == 0)
70 return;
71
Alex Bradbury9fea4882018-01-10 19:53:46 +000072 if (isInt<12>(Val)) {
73 BuildMI(MBB, MBBI, DL, TII->get(RISCV::ADDI), DestReg)
74 .addReg(SrcReg)
75 .addImm(Val)
76 .setMIFlag(Flag);
Shiva Chena49a16d2019-09-13 04:03:32 +000077 } else {
Alex Bradbury9fea4882018-01-10 19:53:46 +000078 unsigned Opc = RISCV::ADD;
79 bool isSub = Val < 0;
80 if (isSub) {
81 Val = -Val;
82 Opc = RISCV::SUB;
83 }
Alex Bradburyb014e3d2017-12-11 12:34:11 +000084
Daniel Sanders38368742019-08-12 22:41:02 +000085 Register ScratchReg = MRI.createVirtualRegister(&RISCV::GPRRegClass);
Shiva Chena49a16d2019-09-13 04:03:32 +000086 TII->movImm(MBB, MBBI, DL, ScratchReg, Val, Flag);
Alex Bradbury9fea4882018-01-10 19:53:46 +000087 BuildMI(MBB, MBBI, DL, TII->get(Opc), DestReg)
88 .addReg(SrcReg)
89 .addReg(ScratchReg, RegState::Kill)
90 .setMIFlag(Flag);
Alex Bradbury9fea4882018-01-10 19:53:46 +000091 }
Alex Bradburyb014e3d2017-12-11 12:34:11 +000092}
93
94// Returns the register used to hold the frame pointer.
Luis Marquesfa06e952019-08-16 14:27:50 +000095static Register getFPReg(const RISCVSubtarget &STI) { return RISCV::X8; }
Alex Bradburyb014e3d2017-12-11 12:34:11 +000096
97// Returns the register used to hold the stack pointer.
Luis Marquesfa06e952019-08-16 14:27:50 +000098static Register getSPReg(const RISCVSubtarget &STI) { return RISCV::X2; }
Alex Bradburyb014e3d2017-12-11 12:34:11 +000099
Alex Bradbury89718422017-10-19 21:37:38 +0000100void RISCVFrameLowering::emitPrologue(MachineFunction &MF,
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000101 MachineBasicBlock &MBB) const {
102 assert(&MF.front() == &MBB && "Shrink-wrapping not yet supported");
103
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000104 MachineFrameInfo &MFI = MF.getFrameInfo();
Alex Bradburyc85be0d2018-01-10 19:41:03 +0000105 auto *RVFI = MF.getInfo<RISCVMachineFunctionInfo>();
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000106 const RISCVRegisterInfo *RI = STI.getRegisterInfo();
107 const RISCVInstrInfo *TII = STI.getInstrInfo();
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000108 MachineBasicBlock::iterator MBBI = MBB.begin();
109
Sam Elliottcd44aee2019-08-08 14:40:54 +0000110 if (RI->needsStackRealignment(MF) && MFI.hasVarSizedObjects()) {
111 report_fatal_error(
112 "RISC-V backend can't currently handle functions that need stack "
113 "realignment and have variable sized objects");
114 }
115
Luis Marquesfa06e952019-08-16 14:27:50 +0000116 Register FPReg = getFPReg(STI);
117 Register SPReg = getSPReg(STI);
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000118
119 // Debug location must be unknown since the first debug location is used
120 // to determine the end of the prologue.
121 DebugLoc DL;
122
123 // Determine the correct frame layout
124 determineFrameLayout(MF);
125
126 // FIXME (note copied from Lanai): This appears to be overallocating. Needs
127 // investigation. Get the number of bytes to allocate from the FrameInfo.
128 uint64_t StackSize = MFI.getStackSize();
129
130 // Early exit if there is no need to allocate on the stack
131 if (StackSize == 0 && !MFI.adjustsStack())
132 return;
133
134 // Allocate space on the stack if necessary.
135 adjustReg(MBB, MBBI, DL, SPReg, SPReg, -StackSize, MachineInstr::FrameSetup);
136
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000137 // Emit ".cfi_def_cfa_offset StackSize"
138 unsigned CFIIndex = MF.addFrameInst(
139 MCCFIInstruction::createDefCfaOffset(nullptr, -StackSize));
140 BuildMI(MBB, MBBI, DL, TII->get(TargetOpcode::CFI_INSTRUCTION))
141 .addCFIIndex(CFIIndex);
142
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000143 // The frame pointer is callee-saved, and code has been generated for us to
144 // save it to the stack. We need to skip over the storing of callee-saved
145 // registers as the frame pointer must be modified after it has been saved
146 // to the stack, not before.
147 // FIXME: assumes exactly one instruction is used to save each callee-saved
148 // register.
149 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
150 std::advance(MBBI, CSI.size());
151
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000152 // Iterate over list of callee-saved registers and emit .cfi_offset
153 // directives.
154 for (const auto &Entry : CSI) {
155 int64_t Offset = MFI.getObjectOffset(Entry.getFrameIdx());
Luis Marquesfa06e952019-08-16 14:27:50 +0000156 Register Reg = Entry.getReg();
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000157 unsigned CFIIndex = MF.addFrameInst(MCCFIInstruction::createOffset(
158 nullptr, RI->getDwarfRegNum(Reg, true), Offset));
159 BuildMI(MBB, MBBI, DL, TII->get(TargetOpcode::CFI_INSTRUCTION))
160 .addCFIIndex(CFIIndex);
161 }
162
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000163 // Generate new FP.
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000164 if (hasFP(MF)) {
Alex Bradbury7d6aa1f2018-01-18 11:34:02 +0000165 adjustReg(MBB, MBBI, DL, FPReg, SPReg,
166 StackSize - RVFI->getVarArgsSaveSize(), MachineInstr::FrameSetup);
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000167
168 // Emit ".cfi_def_cfa $fp, 0"
169 unsigned CFIIndex = MF.addFrameInst(MCCFIInstruction::createDefCfa(
170 nullptr, RI->getDwarfRegNum(FPReg, true), 0));
171 BuildMI(MBB, MBBI, DL, TII->get(TargetOpcode::CFI_INSTRUCTION))
172 .addCFIIndex(CFIIndex);
Sam Elliottcd44aee2019-08-08 14:40:54 +0000173
174 // Realign Stack
175 const RISCVRegisterInfo *RI = STI.getRegisterInfo();
176 if (RI->needsStackRealignment(MF)) {
177 unsigned MaxAlignment = MFI.getMaxAlignment();
178
179 const RISCVInstrInfo *TII = STI.getInstrInfo();
180 if (isInt<12>(-(int)MaxAlignment)) {
181 BuildMI(MBB, MBBI, DL, TII->get(RISCV::ANDI), SPReg)
182 .addReg(SPReg)
183 .addImm(-(int)MaxAlignment);
184 } else {
185 unsigned ShiftAmount = countTrailingZeros(MaxAlignment);
Luis Marquesfa06e952019-08-16 14:27:50 +0000186 Register VR =
Sam Elliottcd44aee2019-08-08 14:40:54 +0000187 MF.getRegInfo().createVirtualRegister(&RISCV::GPRRegClass);
188 BuildMI(MBB, MBBI, DL, TII->get(RISCV::SRLI), VR)
189 .addReg(SPReg)
190 .addImm(ShiftAmount);
191 BuildMI(MBB, MBBI, DL, TII->get(RISCV::SLLI), SPReg)
192 .addReg(VR)
193 .addImm(ShiftAmount);
194 }
195 }
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000196 }
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000197}
Alex Bradbury89718422017-10-19 21:37:38 +0000198
199void RISCVFrameLowering::emitEpilogue(MachineFunction &MF,
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000200 MachineBasicBlock &MBB) const {
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000201 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
202 const RISCVRegisterInfo *RI = STI.getRegisterInfo();
203 MachineFrameInfo &MFI = MF.getFrameInfo();
Alex Bradburyc85be0d2018-01-10 19:41:03 +0000204 auto *RVFI = MF.getInfo<RISCVMachineFunctionInfo>();
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000205 DebugLoc DL = MBBI->getDebugLoc();
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000206 const RISCVInstrInfo *TII = STI.getInstrInfo();
Luis Marquesfa06e952019-08-16 14:27:50 +0000207 Register FPReg = getFPReg(STI);
208 Register SPReg = getSPReg(STI);
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000209
210 // Skip to before the restores of callee-saved registers
211 // FIXME: assumes exactly one instruction is used to restore each
212 // callee-saved register.
Ana Pazos61b28ede72018-08-24 23:13:59 +0000213 auto LastFrameDestroy = std::prev(MBBI, MFI.getCalleeSavedInfo().size());
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000214
215 uint64_t StackSize = MFI.getStackSize();
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000216 uint64_t FPOffset = StackSize - RVFI->getVarArgsSaveSize();
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000217
218 // Restore the stack pointer using the value of the frame pointer. Only
219 // necessary if the stack pointer was modified, meaning the stack size is
220 // unknown.
221 if (RI->needsStackRealignment(MF) || MFI.hasVarSizedObjects()) {
Alex Bradbury7d6aa1f2018-01-18 11:34:02 +0000222 assert(hasFP(MF) && "frame pointer should not have been eliminated");
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000223 adjustReg(MBB, LastFrameDestroy, DL, SPReg, FPReg, -FPOffset,
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000224 MachineInstr::FrameDestroy);
225 }
226
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000227 if (hasFP(MF)) {
228 // To find the instruction restoring FP from stack.
229 for (auto &I = LastFrameDestroy; I != MBBI; ++I) {
230 if (I->mayLoad() && I->getOperand(0).isReg()) {
Daniel Sanders38368742019-08-12 22:41:02 +0000231 Register DestReg = I->getOperand(0).getReg();
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000232 if (DestReg == FPReg) {
233 // If there is frame pointer, after restoring $fp registers, we
234 // need adjust CFA to ($sp - FPOffset).
235 // Emit ".cfi_def_cfa $sp, -FPOffset"
236 unsigned CFIIndex = MF.addFrameInst(MCCFIInstruction::createDefCfa(
237 nullptr, RI->getDwarfRegNum(SPReg, true), -FPOffset));
238 BuildMI(MBB, std::next(I), DL,
239 TII->get(TargetOpcode::CFI_INSTRUCTION))
240 .addCFIIndex(CFIIndex);
241 break;
242 }
243 }
244 }
245 }
246
247 // Add CFI directives for callee-saved registers.
248 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
249 // Iterate over list of callee-saved registers and emit .cfi_restore
250 // directives.
251 for (const auto &Entry : CSI) {
Luis Marquesfa06e952019-08-16 14:27:50 +0000252 Register Reg = Entry.getReg();
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000253 unsigned CFIIndex = MF.addFrameInst(MCCFIInstruction::createRestore(
254 nullptr, RI->getDwarfRegNum(Reg, true)));
255 BuildMI(MBB, MBBI, DL, TII->get(TargetOpcode::CFI_INSTRUCTION))
256 .addCFIIndex(CFIIndex);
257 }
258
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000259 // Deallocate stack
260 adjustReg(MBB, MBBI, DL, SPReg, SPReg, StackSize, MachineInstr::FrameDestroy);
Hsiangkai Wang04ddf392019-06-12 03:04:22 +0000261
262 // After restoring $sp, we need to adjust CFA to $(sp + 0)
263 // Emit ".cfi_def_cfa_offset 0"
264 unsigned CFIIndex =
265 MF.addFrameInst(MCCFIInstruction::createDefCfaOffset(nullptr, 0));
266 BuildMI(MBB, MBBI, DL, TII->get(TargetOpcode::CFI_INSTRUCTION))
267 .addCFIIndex(CFIIndex);
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000268}
Alex Bradbury660bcce2017-12-11 11:53:54 +0000269
270int RISCVFrameLowering::getFrameIndexReference(const MachineFunction &MF,
271 int FI,
272 unsigned &FrameReg) const {
273 const MachineFrameInfo &MFI = MF.getFrameInfo();
274 const TargetRegisterInfo *RI = MF.getSubtarget().getRegisterInfo();
Alex Bradburyc85be0d2018-01-10 19:41:03 +0000275 const auto *RVFI = MF.getInfo<RISCVMachineFunctionInfo>();
Alex Bradbury660bcce2017-12-11 11:53:54 +0000276
277 // Callee-saved registers should be referenced relative to the stack
278 // pointer (positive offset), otherwise use the frame pointer (negative
279 // offset).
280 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
281 int MinCSFI = 0;
282 int MaxCSFI = -1;
283
284 int Offset = MFI.getObjectOffset(FI) - getOffsetOfLocalArea() +
285 MFI.getOffsetAdjustment();
286
287 if (CSI.size()) {
288 MinCSFI = CSI[0].getFrameIdx();
289 MaxCSFI = CSI[CSI.size() - 1].getFrameIdx();
290 }
291
Alex Bradbury660bcce2017-12-11 11:53:54 +0000292 if (FI >= MinCSFI && FI <= MaxCSFI) {
293 FrameReg = RISCV::X2;
294 Offset += MF.getFrameInfo().getStackSize();
Sam Elliottcd44aee2019-08-08 14:40:54 +0000295 } else if (RI->needsStackRealignment(MF)) {
296 assert(!MFI.hasVarSizedObjects() &&
297 "Unexpected combination of stack realignment and varsized objects");
298 // If the stack was realigned, the frame pointer is set in order to allow
299 // SP to be restored, but we still access stack objects using SP.
300 FrameReg = RISCV::X2;
301 Offset += MF.getFrameInfo().getStackSize();
Alex Bradburyc85be0d2018-01-10 19:41:03 +0000302 } else {
303 FrameReg = RI->getFrameRegister(MF);
Alex Bradbury7d6aa1f2018-01-18 11:34:02 +0000304 if (hasFP(MF))
305 Offset += RVFI->getVarArgsSaveSize();
306 else
307 Offset += MF.getFrameInfo().getStackSize();
Alex Bradbury660bcce2017-12-11 11:53:54 +0000308 }
309 return Offset;
310}
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000311
312void RISCVFrameLowering::determineCalleeSaves(MachineFunction &MF,
313 BitVector &SavedRegs,
314 RegScavenger *RS) const {
315 TargetFrameLowering::determineCalleeSaves(MF, SavedRegs, RS);
Alex Bradbury7d6aa1f2018-01-18 11:34:02 +0000316 // Unconditionally spill RA and FP only if the function uses a frame
317 // pointer.
318 if (hasFP(MF)) {
319 SavedRegs.set(RISCV::X1);
320 SavedRegs.set(RISCV::X8);
321 }
Ana Pazos2e4106b2018-07-26 17:49:43 +0000322
323 // If interrupt is enabled and there are calls in the handler,
324 // unconditionally save all Caller-saved registers and
325 // all FP registers, regardless whether they are used.
326 MachineFrameInfo &MFI = MF.getFrameInfo();
327
328 if (MF.getFunction().hasFnAttribute("interrupt") && MFI.hasCalls()) {
329
330 static const MCPhysReg CSRegs[] = { RISCV::X1, /* ra */
331 RISCV::X5, RISCV::X6, RISCV::X7, /* t0-t2 */
332 RISCV::X10, RISCV::X11, /* a0-a1, a2-a7 */
333 RISCV::X12, RISCV::X13, RISCV::X14, RISCV::X15, RISCV::X16, RISCV::X17,
334 RISCV::X28, RISCV::X29, RISCV::X30, RISCV::X31, 0 /* t3-t6 */
335 };
336
337 for (unsigned i = 0; CSRegs[i]; ++i)
338 SavedRegs.set(CSRegs[i]);
339
340 if (MF.getSubtarget<RISCVSubtarget>().hasStdExtD() ||
341 MF.getSubtarget<RISCVSubtarget>().hasStdExtF()) {
342
343 // If interrupt is enabled, this list contains all FP registers.
344 const MCPhysReg * Regs = MF.getRegInfo().getCalleeSavedRegs();
345
346 for (unsigned i = 0; Regs[i]; ++i)
347 if (RISCV::FPR32RegClass.contains(Regs[i]) ||
348 RISCV::FPR64RegClass.contains(Regs[i]))
349 SavedRegs.set(Regs[i]);
350 }
351 }
Alex Bradburyb014e3d2017-12-11 12:34:11 +0000352}
Alex Bradbury0715d352018-01-11 11:17:19 +0000353
354void RISCVFrameLowering::processFunctionBeforeFrameFinalized(
355 MachineFunction &MF, RegScavenger *RS) const {
356 const TargetRegisterInfo *RegInfo = MF.getSubtarget().getRegisterInfo();
357 MachineFrameInfo &MFI = MF.getFrameInfo();
358 const TargetRegisterClass *RC = &RISCV::GPRRegClass;
359 // estimateStackSize has been observed to under-estimate the final stack
360 // size, so give ourselves wiggle-room by checking for stack size
361 // representable an 11-bit signed field rather than 12-bits.
362 // FIXME: It may be possible to craft a function with a small stack that
363 // still needs an emergency spill slot for branch relaxation. This case
364 // would currently be missed.
365 if (!isInt<11>(MFI.estimateStackSize(MF))) {
366 int RegScavFI = MFI.CreateStackObject(
367 RegInfo->getSpillSize(*RC), RegInfo->getSpillAlignment(*RC), false);
368 RS->addScavengingFrameIndex(RegScavFI);
369 }
370}
Shiva Chencbd498a2018-03-20 01:39:17 +0000371
372// Not preserve stack space within prologue for outgoing variables when the
373// function contains variable size objects and let eliminateCallFramePseudoInstr
374// preserve stack space for it.
375bool RISCVFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
376 return !MF.getFrameInfo().hasVarSizedObjects();
377}
378
379// Eliminate ADJCALLSTACKDOWN, ADJCALLSTACKUP pseudo instructions.
380MachineBasicBlock::iterator RISCVFrameLowering::eliminateCallFramePseudoInstr(
381 MachineFunction &MF, MachineBasicBlock &MBB,
382 MachineBasicBlock::iterator MI) const {
Luis Marquesfa06e952019-08-16 14:27:50 +0000383 Register SPReg = RISCV::X2;
Shiva Chencbd498a2018-03-20 01:39:17 +0000384 DebugLoc DL = MI->getDebugLoc();
385
386 if (!hasReservedCallFrame(MF)) {
387 // If space has not been reserved for a call frame, ADJCALLSTACKDOWN and
388 // ADJCALLSTACKUP must be converted to instructions manipulating the stack
389 // pointer. This is necessary when there is a variable length stack
390 // allocation (e.g. alloca), which means it's not possible to allocate
391 // space for outgoing arguments from within the function prologue.
392 int64_t Amount = MI->getOperand(0).getImm();
393
394 if (Amount != 0) {
395 // Ensure the stack remains aligned after adjustment.
396 Amount = alignSPAdjust(Amount);
397
398 if (MI->getOpcode() == RISCV::ADJCALLSTACKDOWN)
399 Amount = -Amount;
400
401 adjustReg(MBB, MI, DL, SPReg, SPReg, Amount, MachineInstr::NoFlags);
402 }
403 }
404
405 return MBB.erase(MI);
406}