blob: dc359448e1ee0f9782860f489768a3988a2387d9 [file] [log] [blame]
Alex Bradbury89718422017-10-19 21:37:38 +00001//===-- RISCVMCInstLower.cpp - Convert RISCV MachineInstr to an MCInst ------=//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Alex Bradbury89718422017-10-19 21:37:38 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains code to lower RISCV MachineInstrs to their corresponding
10// MCInst records.
11//
12//===----------------------------------------------------------------------===//
13
14#include "RISCV.h"
Alex Bradburyec8aa912017-11-08 13:24:21 +000015#include "MCTargetDesc/RISCVMCExpr.h"
16#include "llvm/CodeGen/AsmPrinter.h"
Alex Bradbury89718422017-10-19 21:37:38 +000017#include "llvm/CodeGen/MachineBasicBlock.h"
18#include "llvm/CodeGen/MachineInstr.h"
19#include "llvm/MC/MCAsmInfo.h"
20#include "llvm/MC/MCContext.h"
21#include "llvm/MC/MCExpr.h"
22#include "llvm/MC/MCInst.h"
23#include "llvm/Support/ErrorHandling.h"
24#include "llvm/Support/raw_ostream.h"
25
26using namespace llvm;
27
Alex Bradburyec8aa912017-11-08 13:24:21 +000028static MCOperand lowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym,
29 const AsmPrinter &AP) {
30 MCContext &Ctx = AP.OutContext;
31 RISCVMCExpr::VariantKind Kind;
32
33 switch (MO.getTargetFlags()) {
34 default:
35 llvm_unreachable("Unknown target flag on GV operand");
36 case RISCVII::MO_None:
37 Kind = RISCVMCExpr::VK_RISCV_None;
38 break;
Alex Bradbury44668ae2019-04-01 14:53:17 +000039 case RISCVII::MO_CALL:
40 Kind = RISCVMCExpr::VK_RISCV_CALL;
41 break;
Alex Bradburyec8aa912017-11-08 13:24:21 +000042 case RISCVII::MO_LO:
43 Kind = RISCVMCExpr::VK_RISCV_LO;
44 break;
45 case RISCVII::MO_HI:
46 Kind = RISCVMCExpr::VK_RISCV_HI;
47 break;
Alex Bradburyda20f5c2019-04-01 14:42:56 +000048 case RISCVII::MO_PCREL_LO:
49 Kind = RISCVMCExpr::VK_RISCV_PCREL_LO;
50 break;
51 case RISCVII::MO_PCREL_HI:
52 Kind = RISCVMCExpr::VK_RISCV_PCREL_HI;
53 break;
Lewis Revilla5240362019-06-11 12:57:47 +000054 case RISCVII::MO_GOT_HI:
55 Kind = RISCVMCExpr::VK_RISCV_GOT_HI;
56 break;
Alex Bradburyec8aa912017-11-08 13:24:21 +000057 }
58
59 const MCExpr *ME =
60 MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_None, Ctx);
61
Alex Bradbury315cd3a2018-01-10 21:05:07 +000062 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Alex Bradburyec8aa912017-11-08 13:24:21 +000063 ME = MCBinaryExpr::createAdd(
64 ME, MCConstantExpr::create(MO.getOffset(), Ctx), Ctx);
65
Alex Bradbury315cd3a2018-01-10 21:05:07 +000066 if (Kind != RISCVMCExpr::VK_RISCV_None)
67 ME = RISCVMCExpr::create(ME, Kind, Ctx);
Alex Bradburyec8aa912017-11-08 13:24:21 +000068 return MCOperand::createExpr(ME);
69}
70
71bool llvm::LowerRISCVMachineOperandToMCOperand(const MachineOperand &MO,
72 MCOperand &MCOp,
73 const AsmPrinter &AP) {
74 switch (MO.getType()) {
75 default:
76 report_fatal_error("LowerRISCVMachineInstrToMCInst: unknown operand type");
77 case MachineOperand::MO_Register:
78 // Ignore all implicit register operands.
79 if (MO.isImplicit())
80 return false;
81 MCOp = MCOperand::createReg(MO.getReg());
82 break;
Alex Bradburya3376752017-11-08 13:41:21 +000083 case MachineOperand::MO_RegisterMask:
84 // Regmasks are like implicit defs.
85 return false;
Alex Bradburyec8aa912017-11-08 13:24:21 +000086 case MachineOperand::MO_Immediate:
87 MCOp = MCOperand::createImm(MO.getImm());
88 break;
Alex Bradbury74913e12017-11-08 13:31:40 +000089 case MachineOperand::MO_MachineBasicBlock:
Alex Bradbury315cd3a2018-01-10 21:05:07 +000090 MCOp = lowerSymbolOperand(MO, MO.getMBB()->getSymbol(), AP);
Alex Bradbury74913e12017-11-08 13:31:40 +000091 break;
Alex Bradburyec8aa912017-11-08 13:24:21 +000092 case MachineOperand::MO_GlobalAddress:
93 MCOp = lowerSymbolOperand(MO, AP.getSymbol(MO.getGlobal()), AP);
94 break;
Alex Bradburyffc435e2017-11-21 08:11:03 +000095 case MachineOperand::MO_BlockAddress:
96 MCOp = lowerSymbolOperand(
97 MO, AP.GetBlockAddressSymbol(MO.getBlockAddress()), AP);
98 break;
99 case MachineOperand::MO_ExternalSymbol:
100 MCOp = lowerSymbolOperand(
101 MO, AP.GetExternalSymbolSymbol(MO.getSymbolName()), AP);
102 break;
Alex Bradbury80c8eb72018-03-20 13:26:12 +0000103 case MachineOperand::MO_ConstantPoolIndex:
104 MCOp = lowerSymbolOperand(MO, AP.GetCPISymbol(MO.getIndex()), AP);
105 break;
Alex Bradburyec8aa912017-11-08 13:24:21 +0000106 }
107 return true;
108}
109
110void llvm::LowerRISCVMachineInstrToMCInst(const MachineInstr *MI, MCInst &OutMI,
111 const AsmPrinter &AP) {
Alex Bradbury89718422017-10-19 21:37:38 +0000112 OutMI.setOpcode(MI->getOpcode());
113
114 for (const MachineOperand &MO : MI->operands()) {
115 MCOperand MCOp;
Alex Bradburyec8aa912017-11-08 13:24:21 +0000116 if (LowerRISCVMachineOperandToMCOperand(MO, MCOp, AP))
117 OutMI.addOperand(MCOp);
Alex Bradbury89718422017-10-19 21:37:38 +0000118 }
119}