blob: 54db5ad4374b04cf662c1209dd8f9d91503650ac [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- HexagonAsmPrinter.cpp - Print machine instrs to Hexagon assembly --===//
Tony Linthicum1213a7a2011-12-12 21:14:40 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to Hexagon assembly language. This printer is
12// the output mechanism used by `llc'.
13//
Tony Linthicum1213a7a2011-12-12 21:14:40 +000014//===----------------------------------------------------------------------===//
15
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "Hexagon.h"
Jyotsna Verma7503a622013-02-20 16:13:27 +000017#include "HexagonAsmPrinter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "HexagonMachineFunctionInfo.h"
Jyotsna Verma7503a622013-02-20 16:13:27 +000019#include "HexagonSubtarget.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000020#include "HexagonTargetMachine.h"
Colin LeMahieuff062612014-11-20 21:56:35 +000021#include "MCTargetDesc/HexagonInstPrinter.h"
Colin LeMahieu1174fea2015-02-19 21:10:50 +000022#include "MCTargetDesc/HexagonMCInstrInfo.h"
Colin LeMahieube8c4532015-06-05 16:00:11 +000023#include "MCTargetDesc/HexagonMCShuffler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/ADT/StringExtras.h"
Evandro Menezes5cee6212012-04-12 17:55:53 +000025#include "llvm/Analysis/ConstantFolding.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000026#include "llvm/CodeGen/AsmPrinter.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
28#include "llvm/CodeGen/MachineInstr.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/CodeGen/MachineModuleInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000031#include "llvm/IR/Constants.h"
32#include "llvm/IR/DataLayout.h"
33#include "llvm/IR/DerivedTypes.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000034#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/Module.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000036#include "llvm/MC/MCAsmInfo.h"
Evandro Menezes5cee6212012-04-12 17:55:53 +000037#include "llvm/MC/MCContext.h"
38#include "llvm/MC/MCExpr.h"
39#include "llvm/MC/MCInst.h"
40#include "llvm/MC/MCSection.h"
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +000041#include "llvm/MC/MCSectionELF.h"
Evandro Menezes5cee6212012-04-12 17:55:53 +000042#include "llvm/MC/MCStreamer.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000043#include "llvm/MC/MCSymbol.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000044#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Support/Debug.h"
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +000046#include "llvm/Support/ELF.h"
Evandro Menezes5cee6212012-04-12 17:55:53 +000047#include "llvm/Support/Format.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000048#include "llvm/Support/MathExtras.h"
Craig Topperb25fda92012-03-17 18:46:09 +000049#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/Support/raw_ostream.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000051#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000052#include "llvm/Target/TargetLoweringObjectFile.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000053#include "llvm/Target/TargetOptions.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000054#include "llvm/Target/TargetRegisterInfo.h"
Tony Linthicum1213a7a2011-12-12 21:14:40 +000055
56using namespace llvm;
57
Krzysztof Parzyszek8d8b2292015-12-02 23:08:29 +000058namespace llvm {
59 void HexagonLowerToMC(const MCInstrInfo &MCII, const MachineInstr *MI,
60 MCInst &MCB, HexagonAsmPrinter &AP);
61}
62
Chandler Carruth84e68b22014-04-22 02:41:26 +000063#define DEBUG_TYPE "asm-printer"
64
Tony Linthicum1213a7a2011-12-12 21:14:40 +000065static cl::opt<bool> AlignCalls(
66 "hexagon-align-calls", cl::Hidden, cl::init(true),
67 cl::desc("Insert falign after call instruction for Hexagon target"));
68
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +000069// Given a scalar register return its pair.
70inline static unsigned getHexagonRegisterPair(unsigned Reg,
71 const MCRegisterInfo *RI) {
72 assert(Hexagon::IntRegsRegClass.contains(Reg));
73 MCSuperRegIterator SR(Reg, RI, false);
74 unsigned Pair = *SR;
75 assert(Hexagon::DoubleRegsRegClass.contains(Pair));
76 return Pair;
77}
78
David Blaikie94598322015-01-18 20:29:04 +000079HexagonAsmPrinter::HexagonAsmPrinter(TargetMachine &TM,
80 std::unique_ptr<MCStreamer> Streamer)
Eric Christopher8f276db2015-02-03 06:40:22 +000081 : AsmPrinter(TM, std::move(Streamer)), Subtarget(nullptr) {}
David Blaikie94598322015-01-18 20:29:04 +000082
Evandro Menezes5cee6212012-04-12 17:55:53 +000083void HexagonAsmPrinter::printOperand(const MachineInstr *MI, unsigned OpNo,
Krzysztof Parzyszek29c567a2016-07-26 17:31:02 +000084 raw_ostream &O) {
Evandro Menezes5cee6212012-04-12 17:55:53 +000085 const MachineOperand &MO = MI->getOperand(OpNo);
Tony Linthicum1213a7a2011-12-12 21:14:40 +000086
Evandro Menezes5cee6212012-04-12 17:55:53 +000087 switch (MO.getType()) {
Sirish Pandef8e5e3c2012-05-03 21:52:53 +000088 default: llvm_unreachable ("<unknown operand type>");
Evandro Menezes5cee6212012-04-12 17:55:53 +000089 case MachineOperand::MO_Register:
90 O << HexagonInstPrinter::getRegisterName(MO.getReg());
91 return;
92 case MachineOperand::MO_Immediate:
93 O << MO.getImm();
94 return;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000095 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +000096 MO.getMBB()->getSymbol()->print(O, MAI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +000097 return;
Tony Linthicum1213a7a2011-12-12 21:14:40 +000098 case MachineOperand::MO_ConstantPoolIndex:
Matt Arsenault8b643552015-06-09 00:31:39 +000099 GetCPISymbol(MO.getIndex())->print(O, MAI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000100 return;
Evandro Menezes5cee6212012-04-12 17:55:53 +0000101 case MachineOperand::MO_GlobalAddress:
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000102 // Computing the address of a global symbol, not calling it.
Matt Arsenault8b643552015-06-09 00:31:39 +0000103 getSymbol(MO.getGlobal())->print(O, MAI);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000104 printOffset(MO.getOffset(), O);
105 return;
106 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000107}
108
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000109//
110// isBlockOnlyReachableByFallthrough - We need to override this since the
111// default AsmPrinter does not print labels for any basic block that
112// is only reachable by a fall through. That works for all cases except
113// for the case in which the basic block is reachable by a fall through but
114// through an indirect from a jump table. In this case, the jump table
115// will contain a label not defined by AsmPrinter.
116//
117bool HexagonAsmPrinter::
118isBlockOnlyReachableByFallthrough(const MachineBasicBlock *MBB) const {
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000119 if (MBB->hasAddressTaken())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000120 return false;
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000121 return AsmPrinter::isBlockOnlyReachableByFallthrough(MBB);
122}
123
124
125/// PrintAsmOperand - Print out an operand for an inline asm expression.
126///
127bool HexagonAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
128 unsigned AsmVariant,
129 const char *ExtraCode,
Evandro Menezes5cee6212012-04-12 17:55:53 +0000130 raw_ostream &OS) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000131 // Does this asm operand have a single letter operand modifier?
132 if (ExtraCode && ExtraCode[0]) {
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000133 if (ExtraCode[1] != 0)
134 return true; // Unknown modifier.
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000135
136 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000137 default:
138 // See if this is a generic print operand
139 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, OS);
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000140 case 'c': // Don't print "$" before a global var name or constant.
141 // Hexagon never has a prefix.
142 printOperand(MI, OpNo, OS);
143 return false;
Krzysztof Parzyszek29c567a2016-07-26 17:31:02 +0000144 case 'L':
145 case 'H': { // The highest-numbered register of a pair.
146 const MachineOperand &MO = MI->getOperand(OpNo);
147 const MachineFunction &MF = *MI->getParent()->getParent();
148 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
149 if (!MO.isReg())
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000150 return true;
Krzysztof Parzyszek29c567a2016-07-26 17:31:02 +0000151 unsigned RegNumber = MO.getReg();
152 // This should be an assert in the frontend.
153 if (Hexagon::DoubleRegsRegClass.contains(RegNumber))
154 RegNumber = TRI->getSubReg(RegNumber, ExtraCode[0] == 'L' ?
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000155 Hexagon::isub_lo :
156 Hexagon::isub_hi);
Krzysztof Parzyszek29c567a2016-07-26 17:31:02 +0000157 OS << HexagonInstPrinter::getRegisterName(RegNumber);
158 return false;
159 }
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000160 case 'I':
161 // Write 'i' if an integer constant, otherwise nothing. Used to print
162 // addi vs add, etc.
163 if (MI->getOperand(OpNo).isImm())
164 OS << "i";
165 return false;
166 }
167 }
168
169 printOperand(MI, OpNo, OS);
170 return false;
171}
172
173bool HexagonAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Krzysztof Parzyszek067debe2016-08-19 14:12:51 +0000174 unsigned OpNo, unsigned AsmVariant,
175 const char *ExtraCode,
176 raw_ostream &O) {
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000177 if (ExtraCode && ExtraCode[0])
178 return true; // Unknown modifier.
179
180 const MachineOperand &Base = MI->getOperand(OpNo);
181 const MachineOperand &Offset = MI->getOperand(OpNo+1);
182
183 if (Base.isReg())
184 printOperand(MI, OpNo, O);
185 else
Craig Toppere55c5562012-02-07 02:50:20 +0000186 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000187
188 if (Offset.isImm()) {
189 if (Offset.getImm())
190 O << " + #" << Offset.getImm();
191 }
192 else
Craig Toppere55c5562012-02-07 02:50:20 +0000193 llvm_unreachable("Unimplemented");
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000194
195 return false;
196}
197
Benjamin Kramerab8cc022016-01-12 14:58:49 +0000198static MCSymbol *smallData(AsmPrinter &AP, const MachineInstr &MI,
199 MCStreamer &OutStreamer, const MCOperand &Imm,
200 int AlignSize) {
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000201 MCSymbol *Sym;
202 int64_t Value;
203 if (Imm.getExpr()->evaluateAsAbsolute(Value)) {
204 StringRef sectionPrefix;
205 std::string ImmString;
206 StringRef Name;
207 if (AlignSize == 8) {
208 Name = ".CONST_0000000000000000";
209 sectionPrefix = ".gnu.linkonce.l8";
210 ImmString = utohexstr(Value);
211 } else {
212 Name = ".CONST_00000000";
213 sectionPrefix = ".gnu.linkonce.l4";
214 ImmString = utohexstr(static_cast<uint32_t>(Value));
215 }
216
217 std::string symbolName = // Yes, leading zeros are kept.
218 Name.drop_back(ImmString.size()).str() + ImmString;
219 std::string sectionName = sectionPrefix.str() + symbolName;
220
221 MCSectionELF *Section = OutStreamer.getContext().getELFSection(
222 sectionName, ELF::SHT_PROGBITS, ELF::SHF_WRITE | ELF::SHF_ALLOC);
223 OutStreamer.SwitchSection(Section);
224
225 Sym = AP.OutContext.getOrCreateSymbol(Twine(symbolName));
226 if (Sym->isUndefined()) {
227 OutStreamer.EmitLabel(Sym);
228 OutStreamer.EmitSymbolAttribute(Sym, MCSA_Global);
229 OutStreamer.EmitIntValue(Value, AlignSize);
230 OutStreamer.EmitCodeAlignment(AlignSize);
231 }
232 } else {
233 assert(Imm.isExpr() && "Expected expression and found none");
234 const MachineOperand &MO = MI.getOperand(1);
235 assert(MO.isGlobal() || MO.isCPI() || MO.isJTI());
236 MCSymbol *MOSymbol = nullptr;
237 if (MO.isGlobal())
238 MOSymbol = AP.getSymbol(MO.getGlobal());
239 else if (MO.isCPI())
240 MOSymbol = AP.GetCPISymbol(MO.getIndex());
241 else if (MO.isJTI())
242 MOSymbol = AP.GetJTISymbol(MO.getIndex());
243 else
244 llvm_unreachable("Unknown operand type!");
245
246 StringRef SymbolName = MOSymbol->getName();
247 std::string LitaName = ".CONST_" + SymbolName.str();
248
249 MCSectionELF *Section = OutStreamer.getContext().getELFSection(
250 ".lita", ELF::SHT_PROGBITS, ELF::SHF_WRITE | ELF::SHF_ALLOC);
251
252 OutStreamer.SwitchSection(Section);
253 Sym = AP.OutContext.getOrCreateSymbol(Twine(LitaName));
254 if (Sym->isUndefined()) {
255 OutStreamer.EmitLabel(Sym);
256 OutStreamer.EmitSymbolAttribute(Sym, MCSA_Local);
257 OutStreamer.EmitValue(Imm.getExpr(), AlignSize);
258 OutStreamer.EmitCodeAlignment(AlignSize);
259 }
260 }
261 return Sym;
262}
263
264void HexagonAsmPrinter::HexagonProcessInstruction(MCInst &Inst,
265 const MachineInstr &MI) {
266 MCInst &MappedInst = static_cast <MCInst &>(Inst);
267 const MCRegisterInfo *RI = OutStreamer->getContext().getRegisterInfo();
268
269 switch (Inst.getOpcode()) {
270 default: return;
271
Colin LeMahieuecef1d92016-02-16 20:38:17 +0000272 case Hexagon::A2_iconst: {
273 Inst.setOpcode(Hexagon::A2_addi);
274 MCOperand Reg = Inst.getOperand(0);
275 MCOperand S16 = Inst.getOperand(1);
276 HexagonMCInstrInfo::setMustNotExtend(*S16.getExpr());
277 HexagonMCInstrInfo::setS23_2_reloc(*S16.getExpr());
278 Inst.clear();
279 Inst.addOperand(Reg);
280 Inst.addOperand(MCOperand::createReg(Hexagon::R0));
281 Inst.addOperand(S16);
282 break;
283 }
284
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000285 // "$dst = CONST64(#$src1)",
Krzysztof Parzyszeka3386502016-08-10 16:46:36 +0000286 case Hexagon::CONST64:
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000287 if (!OutStreamer->hasRawTextSupport()) {
288 const MCOperand &Imm = MappedInst.getOperand(1);
289 MCSectionSubPair Current = OutStreamer->getCurrentSection();
290
291 MCSymbol *Sym = smallData(*this, MI, *OutStreamer, Imm, 8);
292
293 OutStreamer->SwitchSection(Current.first, Current.second);
294 MCInst TmpInst;
295 MCOperand &Reg = MappedInst.getOperand(0);
296 TmpInst.setOpcode(Hexagon::L2_loadrdgp);
297 TmpInst.addOperand(Reg);
298 TmpInst.addOperand(MCOperand::createExpr(
299 MCSymbolRefExpr::create(Sym, OutContext)));
300 MappedInst = TmpInst;
301
302 }
303 break;
304 case Hexagon::CONST32:
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000305 if (!OutStreamer->hasRawTextSupport()) {
306 MCOperand &Imm = MappedInst.getOperand(1);
307 MCSectionSubPair Current = OutStreamer->getCurrentSection();
308 MCSymbol *Sym = smallData(*this, MI, *OutStreamer, Imm, 4);
309 OutStreamer->SwitchSection(Current.first, Current.second);
310 MCInst TmpInst;
311 MCOperand &Reg = MappedInst.getOperand(0);
312 TmpInst.setOpcode(Hexagon::L2_loadrigp);
313 TmpInst.addOperand(Reg);
Colin LeMahieuc7b21242016-02-15 18:47:55 +0000314 TmpInst.addOperand(MCOperand::createExpr(HexagonMCExpr::create(
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000315 MCSymbolRefExpr::create(Sym, OutContext), OutContext)));
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000316 MappedInst = TmpInst;
317 }
318 break;
319
320 // C2_pxfer_map maps to C2_or instruction. Though, it's possible to use
321 // C2_or during instruction selection itself but it results
322 // into suboptimal code.
323 case Hexagon::C2_pxfer_map: {
324 MCOperand &Ps = Inst.getOperand(1);
325 MappedInst.setOpcode(Hexagon::C2_or);
326 MappedInst.addOperand(Ps);
327 return;
328 }
329
330 // Vector reduce complex multiply by scalar, Rt & 1 map to :hi else :lo
331 // The insn is mapped from the 4 operand to the 3 operand raw form taking
332 // 3 register pairs.
333 case Hexagon::M2_vrcmpys_acc_s1: {
334 MCOperand &Rt = Inst.getOperand(3);
335 assert (Rt.isReg() && "Expected register and none was found");
336 unsigned Reg = RI->getEncodingValue(Rt.getReg());
337 if (Reg & 1)
338 MappedInst.setOpcode(Hexagon::M2_vrcmpys_acc_s1_h);
339 else
340 MappedInst.setOpcode(Hexagon::M2_vrcmpys_acc_s1_l);
341 Rt.setReg(getHexagonRegisterPair(Rt.getReg(), RI));
342 return;
343 }
344 case Hexagon::M2_vrcmpys_s1: {
345 MCOperand &Rt = Inst.getOperand(2);
346 assert (Rt.isReg() && "Expected register and none was found");
347 unsigned Reg = RI->getEncodingValue(Rt.getReg());
348 if (Reg & 1)
349 MappedInst.setOpcode(Hexagon::M2_vrcmpys_s1_h);
350 else
351 MappedInst.setOpcode(Hexagon::M2_vrcmpys_s1_l);
352 Rt.setReg(getHexagonRegisterPair(Rt.getReg(), RI));
353 return;
354 }
355
356 case Hexagon::M2_vrcmpys_s1rp: {
357 MCOperand &Rt = Inst.getOperand(2);
358 assert (Rt.isReg() && "Expected register and none was found");
359 unsigned Reg = RI->getEncodingValue(Rt.getReg());
360 if (Reg & 1)
361 MappedInst.setOpcode(Hexagon::M2_vrcmpys_s1rp_h);
362 else
363 MappedInst.setOpcode(Hexagon::M2_vrcmpys_s1rp_l);
364 Rt.setReg(getHexagonRegisterPair(Rt.getReg(), RI));
365 return;
366 }
367
368 case Hexagon::A4_boundscheck: {
369 MCOperand &Rs = Inst.getOperand(1);
370 assert (Rs.isReg() && "Expected register and none was found");
371 unsigned Reg = RI->getEncodingValue(Rs.getReg());
372 if (Reg & 1) // Odd mapped to raw:hi, regpair is rodd:odd-1, like r3:2
373 MappedInst.setOpcode(Hexagon::A4_boundscheck_hi);
374 else // raw:lo
375 MappedInst.setOpcode(Hexagon::A4_boundscheck_lo);
376 Rs.setReg(getHexagonRegisterPair(Rs.getReg(), RI));
377 return;
378 }
379 case Hexagon::S5_asrhub_rnd_sat_goodsyntax: {
380 MCOperand &MO = MappedInst.getOperand(2);
381 int64_t Imm;
382 MCExpr const *Expr = MO.getExpr();
383 bool Success = Expr->evaluateAsAbsolute(Imm);
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000384 assert (Success && "Expected immediate and none was found");
385 (void)Success;
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000386 MCInst TmpInst;
387 if (Imm == 0) {
388 TmpInst.setOpcode(Hexagon::S2_vsathub);
389 TmpInst.addOperand(MappedInst.getOperand(0));
390 TmpInst.addOperand(MappedInst.getOperand(1));
391 MappedInst = TmpInst;
392 return;
393 }
394 TmpInst.setOpcode(Hexagon::S5_asrhub_rnd_sat);
395 TmpInst.addOperand(MappedInst.getOperand(0));
396 TmpInst.addOperand(MappedInst.getOperand(1));
397 const MCExpr *One = MCConstantExpr::create(1, OutContext);
398 const MCExpr *Sub = MCBinaryExpr::createSub(Expr, One, OutContext);
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000399 TmpInst.addOperand(
Colin LeMahieuc7b21242016-02-15 18:47:55 +0000400 MCOperand::createExpr(HexagonMCExpr::create(Sub, OutContext)));
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000401 MappedInst = TmpInst;
402 return;
403 }
404 case Hexagon::S5_vasrhrnd_goodsyntax:
405 case Hexagon::S2_asr_i_p_rnd_goodsyntax: {
406 MCOperand &MO2 = MappedInst.getOperand(2);
407 MCExpr const *Expr = MO2.getExpr();
408 int64_t Imm;
409 bool Success = Expr->evaluateAsAbsolute(Imm);
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000410 assert (Success && "Expected immediate and none was found");
411 (void)Success;
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000412 MCInst TmpInst;
413 if (Imm == 0) {
414 TmpInst.setOpcode(Hexagon::A2_combinew);
415 TmpInst.addOperand(MappedInst.getOperand(0));
416 MCOperand &MO1 = MappedInst.getOperand(1);
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000417 unsigned High = RI->getSubReg(MO1.getReg(), Hexagon::isub_hi);
418 unsigned Low = RI->getSubReg(MO1.getReg(), Hexagon::isub_lo);
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000419 // Add a new operand for the second register in the pair.
420 TmpInst.addOperand(MCOperand::createReg(High));
421 TmpInst.addOperand(MCOperand::createReg(Low));
422 MappedInst = TmpInst;
423 return;
424 }
425
426 if (Inst.getOpcode() == Hexagon::S2_asr_i_p_rnd_goodsyntax)
427 TmpInst.setOpcode(Hexagon::S2_asr_i_p_rnd);
428 else
429 TmpInst.setOpcode(Hexagon::S5_vasrhrnd);
430 TmpInst.addOperand(MappedInst.getOperand(0));
431 TmpInst.addOperand(MappedInst.getOperand(1));
432 const MCExpr *One = MCConstantExpr::create(1, OutContext);
433 const MCExpr *Sub = MCBinaryExpr::createSub(Expr, One, OutContext);
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000434 TmpInst.addOperand(
Colin LeMahieuc7b21242016-02-15 18:47:55 +0000435 MCOperand::createExpr(HexagonMCExpr::create(Sub, OutContext)));
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000436 MappedInst = TmpInst;
437 return;
438 }
439 // if ("#u5==0") Assembler mapped to: "Rd=Rs"; else Rd=asr(Rs,#u5-1):rnd
440 case Hexagon::S2_asr_i_r_rnd_goodsyntax: {
441 MCOperand &MO = Inst.getOperand(2);
442 MCExpr const *Expr = MO.getExpr();
443 int64_t Imm;
444 bool Success = Expr->evaluateAsAbsolute(Imm);
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000445 assert (Success && "Expected immediate and none was found");
446 (void)Success;
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000447 MCInst TmpInst;
448 if (Imm == 0) {
449 TmpInst.setOpcode(Hexagon::A2_tfr);
450 TmpInst.addOperand(MappedInst.getOperand(0));
451 TmpInst.addOperand(MappedInst.getOperand(1));
452 MappedInst = TmpInst;
453 return;
454 }
455 TmpInst.setOpcode(Hexagon::S2_asr_i_r_rnd);
456 TmpInst.addOperand(MappedInst.getOperand(0));
457 TmpInst.addOperand(MappedInst.getOperand(1));
458 const MCExpr *One = MCConstantExpr::create(1, OutContext);
459 const MCExpr *Sub = MCBinaryExpr::createSub(Expr, One, OutContext);
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000460 TmpInst.addOperand(
Colin LeMahieuc7b21242016-02-15 18:47:55 +0000461 MCOperand::createExpr(HexagonMCExpr::create(Sub, OutContext)));
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000462 MappedInst = TmpInst;
463 return;
464 }
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000465
466 // Translate a "$Rdd = #imm" to "$Rdd = combine(#[-1,0], #imm)"
467 case Hexagon::A2_tfrpi: {
468 MCInst TmpInst;
469 MCOperand &Rdd = MappedInst.getOperand(0);
470 MCOperand &MO = MappedInst.getOperand(1);
471
472 TmpInst.setOpcode(Hexagon::A2_combineii);
473 TmpInst.addOperand(Rdd);
474 int64_t Imm;
475 bool Success = MO.getExpr()->evaluateAsAbsolute(Imm);
476 if (Success && Imm < 0) {
477 const MCExpr *MOne = MCConstantExpr::create(-1, OutContext);
Colin LeMahieuc7b21242016-02-15 18:47:55 +0000478 TmpInst.addOperand(MCOperand::createExpr(HexagonMCExpr::create(MOne, OutContext)));
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000479 } else {
480 const MCExpr *Zero = MCConstantExpr::create(0, OutContext);
Colin LeMahieuc7b21242016-02-15 18:47:55 +0000481 TmpInst.addOperand(MCOperand::createExpr(HexagonMCExpr::create(Zero, OutContext)));
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000482 }
483 TmpInst.addOperand(MO);
484 MappedInst = TmpInst;
485 return;
486 }
487 // Translate a "$Rdd = $Rss" to "$Rdd = combine($Rs, $Rt)"
488 case Hexagon::A2_tfrp: {
489 MCOperand &MO = MappedInst.getOperand(1);
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000490 unsigned High = RI->getSubReg(MO.getReg(), Hexagon::isub_hi);
491 unsigned Low = RI->getSubReg(MO.getReg(), Hexagon::isub_lo);
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000492 MO.setReg(High);
493 // Add a new operand for the second register in the pair.
494 MappedInst.addOperand(MCOperand::createReg(Low));
495 MappedInst.setOpcode(Hexagon::A2_combinew);
496 return;
497 }
498
499 case Hexagon::A2_tfrpt:
500 case Hexagon::A2_tfrpf: {
501 MCOperand &MO = MappedInst.getOperand(2);
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000502 unsigned High = RI->getSubReg(MO.getReg(), Hexagon::isub_hi);
503 unsigned Low = RI->getSubReg(MO.getReg(), Hexagon::isub_lo);
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000504 MO.setReg(High);
505 // Add a new operand for the second register in the pair.
506 MappedInst.addOperand(MCOperand::createReg(Low));
507 MappedInst.setOpcode((Inst.getOpcode() == Hexagon::A2_tfrpt)
508 ? Hexagon::C2_ccombinewt
509 : Hexagon::C2_ccombinewf);
510 return;
511 }
512 case Hexagon::A2_tfrptnew:
513 case Hexagon::A2_tfrpfnew: {
514 MCOperand &MO = MappedInst.getOperand(2);
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000515 unsigned High = RI->getSubReg(MO.getReg(), Hexagon::isub_hi);
516 unsigned Low = RI->getSubReg(MO.getReg(), Hexagon::isub_lo);
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000517 MO.setReg(High);
518 // Add a new operand for the second register in the pair.
519 MappedInst.addOperand(MCOperand::createReg(Low));
520 MappedInst.setOpcode((Inst.getOpcode() == Hexagon::A2_tfrptnew)
521 ? Hexagon::C2_ccombinewnewt
522 : Hexagon::C2_ccombinewnewf);
523 return;
524 }
525
526 case Hexagon::M2_mpysmi: {
527 MCOperand &Imm = MappedInst.getOperand(2);
528 MCExpr const *Expr = Imm.getExpr();
529 int64_t Value;
530 bool Success = Expr->evaluateAsAbsolute(Value);
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000531 assert(Success);
532 (void)Success;
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000533 if (Value < 0 && Value > -256) {
534 MappedInst.setOpcode(Hexagon::M2_mpysin);
Colin LeMahieuc7b21242016-02-15 18:47:55 +0000535 Imm.setExpr(HexagonMCExpr::create(
Colin LeMahieu98c8e072016-02-15 18:42:07 +0000536 MCUnaryExpr::createMinus(Expr, OutContext), OutContext));
537 } else
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000538 MappedInst.setOpcode(Hexagon::M2_mpysip);
539 return;
540 }
541
542 case Hexagon::A2_addsp: {
543 MCOperand &Rt = Inst.getOperand(1);
544 assert (Rt.isReg() && "Expected register and none was found");
545 unsigned Reg = RI->getEncodingValue(Rt.getReg());
546 if (Reg & 1)
547 MappedInst.setOpcode(Hexagon::A2_addsph);
548 else
549 MappedInst.setOpcode(Hexagon::A2_addspl);
550 Rt.setReg(getHexagonRegisterPair(Rt.getReg(), RI));
551 return;
552 }
Krzysztof Parzyszekeabc0d02016-08-16 17:14:44 +0000553 case Hexagon::V6_vd0:
554 case Hexagon::V6_vd0_128B: {
Krzysztof Parzyszek372bd802015-12-15 17:05:45 +0000555 MCInst TmpInst;
556 assert (Inst.getOperand(0).isReg() &&
557 "Expected register and none was found");
558
559 TmpInst.setOpcode(Hexagon::V6_vxor);
560 TmpInst.addOperand(Inst.getOperand(0));
561 TmpInst.addOperand(Inst.getOperand(0));
562 TmpInst.addOperand(Inst.getOperand(0));
563 MappedInst = TmpInst;
564 return;
565 }
566
567 }
568}
569
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000570
571/// printMachineInstruction -- Print out a single Hexagon MI in Darwin syntax to
572/// the current output stream.
573///
574void HexagonAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Colin LeMahieuf0af6e52015-11-13 17:42:46 +0000575 MCInst MCB = HexagonMCInstrInfo::createBundle();
Krzysztof Parzyszek8d8b2292015-12-02 23:08:29 +0000576 const MCInstrInfo &MCII = *Subtarget->getInstrInfo();
Colin LeMahieu68d967d2015-05-29 14:44:13 +0000577
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000578 if (MI->isBundle()) {
Colin LeMahieu68d967d2015-05-29 14:44:13 +0000579 const MachineBasicBlock* MBB = MI->getParent();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000580 MachineBasicBlock::const_instr_iterator MII = MI->getIterator();
Colin LeMahieu68d967d2015-05-29 14:44:13 +0000581 unsigned IgnoreCount = 0;
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000582
Colin LeMahieu7c572b22015-12-03 16:37:21 +0000583 for (++MII; MII != MBB->instr_end() && MII->isInsideBundle(); ++MII)
Colin LeMahieu68d967d2015-05-29 14:44:13 +0000584 if (MII->getOpcode() == TargetOpcode::DBG_VALUE ||
585 MII->getOpcode() == TargetOpcode::IMPLICIT_DEF)
586 ++IgnoreCount;
Colin LeMahieu7c572b22015-12-03 16:37:21 +0000587 else
Krzysztof Parzyszek8d8b2292015-12-02 23:08:29 +0000588 HexagonLowerToMC(MCII, &*MII, MCB, *this);
Sirish Pandef8e5e3c2012-05-03 21:52:53 +0000589 }
Colin LeMahieu7c572b22015-12-03 16:37:21 +0000590 else
Krzysztof Parzyszek8d8b2292015-12-02 23:08:29 +0000591 HexagonLowerToMC(MCII, MI, MCB, *this);
Colin LeMahieu7c572b22015-12-03 16:37:21 +0000592
593 bool Ok = HexagonMCInstrInfo::canonicalizePacket(
594 MCII, *Subtarget, OutStreamer->getContext(), MCB, nullptr);
595 assert(Ok);
596 (void)Ok;
597 if(HexagonMCInstrInfo::bundleSize(MCB) == 0)
598 return;
599 OutStreamer->EmitInstruction(MCB, getSubtargetInfo());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000600}
601
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000602extern "C" void LLVMInitializeHexagonAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +0000603 RegisterAsmPrinter<HexagonAsmPrinter> X(getTheHexagonTarget());
Tony Linthicum1213a7a2011-12-12 21:14:40 +0000604}