blob: 9ac2bc0d99e22469f33b173b09a8c5874e5e1803 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrXOP.td - XOP Instruction Set ---------------*- tablegen -*-===//
Jan Sjödin7c0face2011-12-12 19:37:49 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Jia Liub22310f2012-02-18 12:03:15 +00008//===----------------------------------------------------------------------===//
Jan Sjödin7c0face2011-12-12 19:37:49 +00009//
10// This file describes XOP (eXtended OPerations)
11//
Jia Liub22310f2012-02-18 12:03:15 +000012//===----------------------------------------------------------------------===//
Jan Sjödin7c0face2011-12-12 19:37:49 +000013
Jan Sjödin21f83d92012-01-11 15:20:20 +000014multiclass xop2op<bits<8> opc, string OpcodeStr, Intrinsic Int, PatFrag memop> {
Jan Sjödin7c0face2011-12-12 19:37:49 +000015 def rr : IXOP<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
16 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +000017 [(set VR128:$dst, (Int VR128:$src))]>, VEX;
18 def rm : IXOP<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Jan Sjödin7c0face2011-12-12 19:37:49 +000019 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +000020 [(set VR128:$dst, (Int (bitconvert (memop addr:$src))))]>, VEX;
Jan Sjödin7c0face2011-12-12 19:37:49 +000021}
22
23let isAsmParserOnly = 1 in {
Jan Sjödin21f83d92012-01-11 15:20:20 +000024 defm VPHSUBWD : xop2op<0xE2, "vphsubwd", int_x86_xop_vphsubwd, memopv2i64>;
25 defm VPHSUBDQ : xop2op<0xE3, "vphsubdq", int_x86_xop_vphsubdq, memopv2i64>;
26 defm VPHSUBBW : xop2op<0xE1, "vphsubbw", int_x86_xop_vphsubbw, memopv2i64>;
27 defm VPHADDWQ : xop2op<0xC7, "vphaddwq", int_x86_xop_vphaddwq, memopv2i64>;
28 defm VPHADDWD : xop2op<0xC6, "vphaddwd", int_x86_xop_vphaddwd, memopv2i64>;
29 defm VPHADDUWQ : xop2op<0xD7, "vphadduwq", int_x86_xop_vphadduwq, memopv2i64>;
30 defm VPHADDUWD : xop2op<0xD6, "vphadduwd", int_x86_xop_vphadduwd, memopv2i64>;
31 defm VPHADDUDQ : xop2op<0xDB, "vphaddudq", int_x86_xop_vphaddudq, memopv2i64>;
32 defm VPHADDUBW : xop2op<0xD1, "vphaddubw", int_x86_xop_vphaddubw, memopv2i64>;
33 defm VPHADDUBQ : xop2op<0xD3, "vphaddubq", int_x86_xop_vphaddubq, memopv2i64>;
34 defm VPHADDUBD : xop2op<0xD2, "vphaddubd", int_x86_xop_vphaddubd, memopv2i64>;
35 defm VPHADDDQ : xop2op<0xCB, "vphadddq", int_x86_xop_vphadddq, memopv2i64>;
36 defm VPHADDBW : xop2op<0xC1, "vphaddbw", int_x86_xop_vphaddbw, memopv2i64>;
37 defm VPHADDBQ : xop2op<0xC3, "vphaddbq", int_x86_xop_vphaddbq, memopv2i64>;
38 defm VPHADDBD : xop2op<0xC2, "vphaddbd", int_x86_xop_vphaddbd, memopv2i64>;
39 defm VFRCZPS : xop2op<0x80, "vfrczps", int_x86_xop_vfrcz_ps, memopv4f32>;
40 defm VFRCZPD : xop2op<0x81, "vfrczpd", int_x86_xop_vfrcz_pd, memopv2f64>;
Jan Sjödin7c0face2011-12-12 19:37:49 +000041}
42
Jan Sjödin21f83d92012-01-11 15:20:20 +000043// Scalar load 2 addr operand instructions
44let Constraints = "$src1 = $dst" in {
45multiclass xop2opsld<bits<8> opc, string OpcodeStr, Intrinsic Int,
46 Operand memop, ComplexPattern mem_cpat> {
47 def rr : IXOP<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1,
48 VR128:$src2),
49 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
50 [(set VR128:$dst, (Int VR128:$src1, VR128:$src2))]>, VEX;
51 def rm : IXOP<opc, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1,
52 memop:$src2),
53 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
54 [(set VR128:$dst, (Int VR128:$src1,
55 (bitconvert mem_cpat:$src2)))]>, VEX;
56}
57
58} // Constraints = "$src1 = $dst"
59
60let isAsmParserOnly = 1 in {
61 defm VFRCZSS : xop2opsld<0x82, "vfrczss", int_x86_xop_vfrcz_ss,
62 ssmem, sse_load_f32>;
63 defm VFRCZSD : xop2opsld<0x83, "vfrczsd", int_x86_xop_vfrcz_sd,
64 sdmem, sse_load_f64>;
65}
66
67
68multiclass xop2op256<bits<8> opc, string OpcodeStr, Intrinsic Int,
69 PatFrag memop> {
Jan Sjödin7c0face2011-12-12 19:37:49 +000070 def rrY : IXOP<opc, MRMSrcReg, (outs VR256:$dst), (ins VR256:$src),
71 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +000072 [(set VR256:$dst, (Int VR256:$src))]>, VEX, VEX_L;
Jan Sjödin7c0face2011-12-12 19:37:49 +000073 def rmY : IXOP<opc, MRMSrcMem, (outs VR256:$dst), (ins f256mem:$src),
74 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +000075 [(set VR256:$dst, (Int (bitconvert (memop addr:$src))))]>, VEX;
Jan Sjödin7c0face2011-12-12 19:37:49 +000076}
77
78let isAsmParserOnly = 1 in {
Jan Sjödin21f83d92012-01-11 15:20:20 +000079 defm VFRCZPS : xop2op256<0x80, "vfrczps", int_x86_xop_vfrcz_ps_256,
80 memopv8f32>;
81 defm VFRCZPD : xop2op256<0x81, "vfrczpd", int_x86_xop_vfrcz_pd_256,
82 memopv4f64>;
Jan Sjödin7c0face2011-12-12 19:37:49 +000083}
84
Jan Sjödin21f83d92012-01-11 15:20:20 +000085multiclass xop3op<bits<8> opc, string OpcodeStr, Intrinsic Int> {
Jan Sjödin7c0face2011-12-12 19:37:49 +000086 def rr : IXOP<opc, MRMSrcReg, (outs VR128:$dst),
87 (ins VR128:$src1, VR128:$src2),
88 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +000089 [(set VR128:$dst, (Int VR128:$src1, VR128:$src2))]>, VEX_4VOp3;
Jan Sjödin7c0face2011-12-12 19:37:49 +000090 def rm : IXOP<opc, MRMSrcMem, (outs VR128:$dst),
91 (ins VR128:$src1, f128mem:$src2),
92 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +000093 [(set VR128:$dst,
94 (Int VR128:$src1, (bitconvert (memopv2i64 addr:$src2))))]>,
95 VEX_4V, VEX_W;
Jan Sjödin7c0face2011-12-12 19:37:49 +000096 def mr : IXOP<opc, MRMSrcMem, (outs VR128:$dst),
97 (ins f128mem:$src1, VR128:$src2),
98 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +000099 [(set VR128:$dst,
100 (Int (bitconvert (memopv2i64 addr:$src1)), VR128:$src2))]>,
101 VEX_4VOp3;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000102}
103
104let isAsmParserOnly = 1 in {
Jan Sjödin21f83d92012-01-11 15:20:20 +0000105 defm VPSHLW : xop3op<0x95, "vpshlw", int_x86_xop_vpshlw>;
106 defm VPSHLQ : xop3op<0x97, "vpshlq", int_x86_xop_vpshlq>;
107 defm VPSHLD : xop3op<0x96, "vpshld", int_x86_xop_vpshld>;
108 defm VPSHLB : xop3op<0x94, "vpshlb", int_x86_xop_vpshlb>;
109 defm VPSHAW : xop3op<0x99, "vpshaw", int_x86_xop_vpshaw>;
110 defm VPSHAQ : xop3op<0x9B, "vpshaq", int_x86_xop_vpshaq>;
111 defm VPSHAD : xop3op<0x9A, "vpshad", int_x86_xop_vpshad>;
112 defm VPSHAB : xop3op<0x98, "vpshab", int_x86_xop_vpshab>;
113 defm VPROTW : xop3op<0x91, "vprotw", int_x86_xop_vprotw>;
114 defm VPROTQ : xop3op<0x93, "vprotq", int_x86_xop_vprotq>;
115 defm VPROTD : xop3op<0x92, "vprotd", int_x86_xop_vprotd>;
116 defm VPROTB : xop3op<0x90, "vprotb", int_x86_xop_vprotb>;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000117}
118
119multiclass xop3opimm<bits<8> opc, string OpcodeStr> {
Craig Topperca29bcf2012-01-30 01:10:15 +0000120 let neverHasSideEffects = 1 in {
121 def ri : IXOPi8<opc, MRMSrcReg, (outs VR128:$dst),
122 (ins VR128:$src1, i8imm:$src2),
123 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
124 []>, VEX;
125 let mayLoad = 1 in
126 def mi : IXOPi8<opc, MRMSrcMem, (outs VR128:$dst),
127 (ins f128mem:$src1, i8imm:$src2),
128 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
129 []>, VEX;
130 }
Jan Sjödin7c0face2011-12-12 19:37:49 +0000131}
132
133let isAsmParserOnly = 1 in {
134 defm VPROTW : xop3opimm<0xC1, "vprotw">;
135 defm VPROTQ : xop3opimm<0xC3, "vprotq">;
136 defm VPROTD : xop3opimm<0xC2, "vprotd">;
137 defm VPROTB : xop3opimm<0xC0, "vprotb">;
138}
139
140// Instruction where second source can be memory, but third must be register
Jan Sjödin21f83d92012-01-11 15:20:20 +0000141multiclass xop4opm2<bits<8> opc, string OpcodeStr, Intrinsic Int> {
Jan Sjödin7c0face2011-12-12 19:37:49 +0000142 def rr : IXOPi8<opc, MRMSrcReg, (outs VR128:$dst),
143 (ins VR128:$src1, VR128:$src2, VR128:$src3),
144 !strconcat(OpcodeStr,
145 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +0000146 [(set VR128:$dst,
147 (Int VR128:$src1, VR128:$src2, VR128:$src3))]>, VEX_4V, VEX_I8IMM;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000148 def rm : IXOPi8<opc, MRMSrcMem, (outs VR128:$dst),
149 (ins VR128:$src1, f128mem:$src2, VR128:$src3),
150 !strconcat(OpcodeStr,
151 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +0000152 [(set VR128:$dst,
153 (Int VR128:$src1, (bitconvert (memopv2i64 addr:$src2)),
154 VR128:$src3))]>, VEX_4V, VEX_I8IMM;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000155}
156
157let isAsmParserOnly = 1 in {
Jan Sjödin21f83d92012-01-11 15:20:20 +0000158 defm VPMADCSWD : xop4opm2<0xB6, "vpmadcswd", int_x86_xop_vpmadcswd>;
159 defm VPMADCSSWD : xop4opm2<0xA6, "vpmadcsswd", int_x86_xop_vpmadcsswd>;
160 defm VPMACSWW : xop4opm2<0x95, "vpmacsww", int_x86_xop_vpmacsww>;
161 defm VPMACSWD : xop4opm2<0x96, "vpmacswd", int_x86_xop_vpmacswd>;
162 defm VPMACSSWW : xop4opm2<0x85, "vpmacssww", int_x86_xop_vpmacssww>;
163 defm VPMACSSWD : xop4opm2<0x86, "vpmacsswd", int_x86_xop_vpmacsswd>;
164 defm VPMACSSDQL : xop4opm2<0x87, "vpmacssdql", int_x86_xop_vpmacssdql>;
165 defm VPMACSSDQH : xop4opm2<0x8F, "vpmacssdqh", int_x86_xop_vpmacssdqh>;
166 defm VPMACSSDD : xop4opm2<0x8E, "vpmacssdd", int_x86_xop_vpmacssdd>;
167 defm VPMACSDQL : xop4opm2<0x97, "vpmacsdql", int_x86_xop_vpmacsdql>;
168 defm VPMACSDQH : xop4opm2<0x9F, "vpmacsdqh", int_x86_xop_vpmacsdqh>;
169 defm VPMACSDD : xop4opm2<0x9E, "vpmacsdd", int_x86_xop_vpmacsdd>;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000170}
171
172// Instruction where second source can be memory, third must be imm8
Craig Toppera54893c2012-06-09 17:02:24 +0000173multiclass xop4opimm<bits<8> opc, string OpcodeStr, Intrinsic Int> {
Jan Sjödin7c0face2011-12-12 19:37:49 +0000174 def ri : IXOPi8<opc, MRMSrcReg, (outs VR128:$dst),
175 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
176 !strconcat(OpcodeStr,
177 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Craig Toppera54893c2012-06-09 17:02:24 +0000178 [(set VR128:$dst, (Int VR128:$src1, VR128:$src2, imm:$src3))]>,
179 VEX_4V;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000180 def mi : IXOPi8<opc, MRMSrcMem, (outs VR128:$dst),
181 (ins VR128:$src1, f128mem:$src2, i8imm:$src3),
182 !strconcat(OpcodeStr,
183 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Craig Topperca29bcf2012-01-30 01:10:15 +0000184 [(set VR128:$dst,
Craig Toppera54893c2012-06-09 17:02:24 +0000185 (Int VR128:$src1, (bitconvert (memopv2i64 addr:$src2)),
186 imm:$src3))]>, VEX_4V;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000187}
188
189let isAsmParserOnly = 1 in {
Craig Toppera54893c2012-06-09 17:02:24 +0000190 defm VPCOMB : xop4opimm<0xCC, "vpcomb", int_x86_xop_vpcomb>;
191 defm VPCOMW : xop4opimm<0xCD, "vpcomw", int_x86_xop_vpcomw>;
192 defm VPCOMD : xop4opimm<0xCE, "vpcomd", int_x86_xop_vpcomd>;
193 defm VPCOMQ : xop4opimm<0xCF, "vpcomq", int_x86_xop_vpcomq>;
194 defm VPCOMUB : xop4opimm<0xEC, "vpcomub", int_x86_xop_vpcomub>;
195 defm VPCOMUW : xop4opimm<0xED, "vpcomuw", int_x86_xop_vpcomuw>;
196 defm VPCOMUD : xop4opimm<0xEE, "vpcomud", int_x86_xop_vpcomud>;
197 defm VPCOMUQ : xop4opimm<0xEF, "vpcomuq", int_x86_xop_vpcomuq>;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000198}
199
200// Instruction where either second or third source can be memory
Craig Topperca29bcf2012-01-30 01:10:15 +0000201multiclass xop4op<bits<8> opc, string OpcodeStr, Intrinsic Int> {
Jan Sjödin7c0face2011-12-12 19:37:49 +0000202 def rr : IXOPi8<opc, MRMSrcReg, (outs VR128:$dst),
203 (ins VR128:$src1, VR128:$src2, VR128:$src3),
204 !strconcat(OpcodeStr,
205 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Craig Topperca29bcf2012-01-30 01:10:15 +0000206 [(set VR128:$dst, (Int VR128:$src1, VR128:$src2, VR128:$src3))]>,
207 VEX_4V, VEX_I8IMM;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000208 def rm : IXOPi8<opc, MRMSrcMem, (outs VR128:$dst),
209 (ins VR128:$src1, VR128:$src2, f128mem:$src3),
210 !strconcat(OpcodeStr,
211 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Craig Topperca29bcf2012-01-30 01:10:15 +0000212 [(set VR128:$dst,
213 (Int VR128:$src1, VR128:$src2,
214 (bitconvert (memopv2i64 addr:$src3))))]>,
215 VEX_4V, VEX_I8IMM, VEX_W, MemOp4;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000216 def mr : IXOPi8<opc, MRMSrcMem, (outs VR128:$dst),
217 (ins VR128:$src1, f128mem:$src2, VR128:$src3),
218 !strconcat(OpcodeStr,
219 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Craig Topperca29bcf2012-01-30 01:10:15 +0000220 [(set VR128:$dst,
221 (Int VR128:$src1, (bitconvert (memopv2i64 addr:$src2)),
222 VR128:$src3))]>,
223 VEX_4V, VEX_I8IMM;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000224}
225
226let isAsmParserOnly = 1 in {
Craig Topperca29bcf2012-01-30 01:10:15 +0000227 defm VPPERM : xop4op<0xA3, "vpperm", int_x86_xop_vpperm>;
228 defm VPCMOV : xop4op<0xA2, "vpcmov", int_x86_xop_vpcmov>;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000229}
230
Craig Topperca29bcf2012-01-30 01:10:15 +0000231multiclass xop4op256<bits<8> opc, string OpcodeStr, Intrinsic Int> {
Jan Sjödin7c0face2011-12-12 19:37:49 +0000232 def rrY : IXOPi8<opc, MRMSrcReg, (outs VR256:$dst),
233 (ins VR256:$src1, VR256:$src2, VR256:$src3),
234 !strconcat(OpcodeStr,
235 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Craig Topperca29bcf2012-01-30 01:10:15 +0000236 [(set VR256:$dst, (Int VR256:$src1, VR256:$src2, VR256:$src3))]>,
237 VEX_4V, VEX_I8IMM;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000238 def rmY : IXOPi8<opc, MRMSrcMem, (outs VR256:$dst),
239 (ins VR256:$src1, VR256:$src2, f256mem:$src3),
240 !strconcat(OpcodeStr,
241 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Craig Topperca29bcf2012-01-30 01:10:15 +0000242 [(set VR256:$dst,
243 (Int VR256:$src1, VR256:$src2,
244 (bitconvert (memopv4i64 addr:$src3))))]>,
245 VEX_4V, VEX_I8IMM, VEX_W, MemOp4;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000246 def mrY : IXOPi8<opc, MRMSrcMem, (outs VR256:$dst),
247 (ins VR256:$src1, f256mem:$src2, VR256:$src3),
248 !strconcat(OpcodeStr,
249 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Craig Topperca29bcf2012-01-30 01:10:15 +0000250 [(set VR256:$dst,
251 (Int VR256:$src1, (bitconvert (memopv4i64 addr:$src2)),
252 VR256:$src3))]>,
253 VEX_4V, VEX_I8IMM;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000254}
255
256let isAsmParserOnly = 1 in {
Craig Topperca29bcf2012-01-30 01:10:15 +0000257 defm VPCMOV : xop4op256<0xA2, "vpcmov", int_x86_xop_vpcmov_256>;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000258}
259
Jan Sjödin21f83d92012-01-11 15:20:20 +0000260multiclass xop5op<bits<8> opc, string OpcodeStr, Intrinsic Int128,
261 Intrinsic Int256, PatFrag ld_128, PatFrag ld_256> {
Jan Sjödin7c0face2011-12-12 19:37:49 +0000262 def rr : IXOP5<opc, MRMSrcReg, (outs VR128:$dst),
263 (ins VR128:$src1, VR128:$src2, VR128:$src3, i8imm:$src4),
264 !strconcat(OpcodeStr,
265 "\t{$src4, $src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3, $src4}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +0000266 [(set VR128:$dst,
267 (Int128 VR128:$src1, VR128:$src2, VR128:$src3, imm:$src4))]>;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000268 def rm : IXOP5<opc, MRMSrcMem, (outs VR128:$dst),
269 (ins VR128:$src1, VR128:$src2, f128mem:$src3, i8imm:$src4),
270 !strconcat(OpcodeStr,
271 "\t{$src4, $src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3, $src4}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +0000272 [(set VR128:$dst,
273 (Int128 VR128:$src1, VR128:$src2, (ld_128 addr:$src3), imm:$src4))]>,
274 VEX_W, MemOp4;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000275 def mr : IXOP5<opc, MRMSrcMem, (outs VR128:$dst),
276 (ins VR128:$src1, f128mem:$src2, VR128:$src3, i8imm:$src4),
277 !strconcat(OpcodeStr,
278 "\t{$src4, $src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3, $src4}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +0000279 [(set VR128:$dst,
280 (Int128 VR128:$src1, (ld_128 addr:$src2), VR128:$src3, imm:$src4))]>;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000281 def rrY : IXOP5<opc, MRMSrcReg, (outs VR256:$dst),
282 (ins VR256:$src1, VR256:$src2, VR256:$src3, i8imm:$src4),
283 !strconcat(OpcodeStr,
284 "\t{$src4, $src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3, $src4}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +0000285 [(set VR256:$dst,
286 (Int256 VR256:$src1, VR256:$src2, VR256:$src3, imm:$src4))]>;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000287 def rmY : IXOP5<opc, MRMSrcMem, (outs VR256:$dst),
288 (ins VR256:$src1, VR256:$src2, f256mem:$src3, i8imm:$src4),
289 !strconcat(OpcodeStr,
290 "\t{$src4, $src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3, $src4}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +0000291 [(set VR256:$dst,
292 (Int256 VR256:$src1, VR256:$src2, (ld_256 addr:$src3), imm:$src4))]>,
293 VEX_W, MemOp4;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000294 def mrY : IXOP5<opc, MRMSrcMem, (outs VR256:$dst),
295 (ins VR256:$src1, f256mem:$src2, VR256:$src3, i8imm:$src4),
296 !strconcat(OpcodeStr,
297 "\t{$src4, $src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3, $src4}"),
Jan Sjödin21f83d92012-01-11 15:20:20 +0000298 [(set VR256:$dst,
299 (Int256 VR256:$src1, (ld_256 addr:$src2), VR256:$src3, imm:$src4))]>;
Jan Sjödin7c0face2011-12-12 19:37:49 +0000300}
301
Jan Sjödin21f83d92012-01-11 15:20:20 +0000302defm VPERMIL2PD : xop5op<0x49, "vpermil2pd", int_x86_xop_vpermil2pd,
303 int_x86_xop_vpermil2pd_256, memopv2f64, memopv4f64>;
304defm VPERMIL2PS : xop5op<0x48, "vpermil2ps", int_x86_xop_vpermil2ps,
305 int_x86_xop_vpermil2ps_256, memopv4f32, memopv8f32>;
306