blob: 99bd003c8fc57065cdfdfb55cbf18314feae6ea1 [file] [log] [blame]
David Greenc7e55d42019-07-24 11:51:36 +00001; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
David Green047a0b62019-07-24 17:26:26 +00002; RUN: llc -mtriple=thumbv8.1m.main-arm-none-eabi -mattr=+mve.fp -verify-machineinstrs %s -o - | FileCheck %s
David Greenc7e55d42019-07-24 11:51:36 +00003
4define arm_aapcs_vfpcc <4 x i32> @sext_v4i1_v4i32(<4 x i32> %src) {
5; CHECK-LABEL: sext_v4i1_v4i32:
6; CHECK: @ %bb.0: @ %entry
David Green047a0b62019-07-24 17:26:26 +00007; CHECK-NEXT: vmov.i32 q1, #0x0
8; CHECK-NEXT: vmov.i8 q2, #0xff
David Greenc7e55d42019-07-24 11:51:36 +00009; CHECK-NEXT: vcmp.s32 gt, q0, zr
David Green047a0b62019-07-24 17:26:26 +000010; CHECK-NEXT: vpsel q0, q2, q1
David Greenc7e55d42019-07-24 11:51:36 +000011; CHECK-NEXT: bx lr
12entry:
13 %c = icmp sgt <4 x i32> %src, zeroinitializer
14 %0 = sext <4 x i1> %c to <4 x i32>
15 ret <4 x i32> %0
16}
17
18define arm_aapcs_vfpcc <8 x i16> @sext_v8i1_v8i16(<8 x i16> %src) {
19; CHECK-LABEL: sext_v8i1_v8i16:
20; CHECK: @ %bb.0: @ %entry
David Green047a0b62019-07-24 17:26:26 +000021; CHECK-NEXT: vmov.i16 q1, #0x0
22; CHECK-NEXT: vmov.i8 q2, #0xff
David Greenc7e55d42019-07-24 11:51:36 +000023; CHECK-NEXT: vcmp.s16 gt, q0, zr
David Green047a0b62019-07-24 17:26:26 +000024; CHECK-NEXT: vpsel q0, q2, q1
David Greenc7e55d42019-07-24 11:51:36 +000025; CHECK-NEXT: bx lr
26entry:
27 %c = icmp sgt <8 x i16> %src, zeroinitializer
28 %0 = sext <8 x i1> %c to <8 x i16>
29 ret <8 x i16> %0
30}
31
32define arm_aapcs_vfpcc <16 x i8> @sext_v16i1_v16i8(<16 x i8> %src) {
33; CHECK-LABEL: sext_v16i1_v16i8:
34; CHECK: @ %bb.0: @ %entry
David Green047a0b62019-07-24 17:26:26 +000035; CHECK-NEXT: vmov.i8 q1, #0x0
36; CHECK-NEXT: vmov.i8 q2, #0xff
David Greenc7e55d42019-07-24 11:51:36 +000037; CHECK-NEXT: vcmp.s8 gt, q0, zr
David Green047a0b62019-07-24 17:26:26 +000038; CHECK-NEXT: vpsel q0, q2, q1
David Greenc7e55d42019-07-24 11:51:36 +000039; CHECK-NEXT: bx lr
40entry:
41 %c = icmp sgt <16 x i8> %src, zeroinitializer
42 %0 = sext <16 x i1> %c to <16 x i8>
43 ret <16 x i8> %0
44}
45
46define arm_aapcs_vfpcc <2 x i64> @sext_v2i1_v2i64(<2 x i64> %src) {
47; CHECK-LABEL: sext_v2i1_v2i64:
48; CHECK: @ %bb.0: @ %entry
David Greenc7e55d42019-07-24 11:51:36 +000049; CHECK-NEXT: vmov r1, s2
David Green047a0b62019-07-24 17:26:26 +000050; CHECK-NEXT: movs r2, #0
51; CHECK-NEXT: vmov r0, s3
52; CHECK-NEXT: vmov r3, s0
53; CHECK-NEXT: rsbs r1, r1, #0
54; CHECK-NEXT: vmov r1, s1
55; CHECK-NEXT: sbcs.w r0, r2, r0
David Greenc7e55d42019-07-24 11:51:36 +000056; CHECK-NEXT: mov.w r0, #0
57; CHECK-NEXT: it lt
58; CHECK-NEXT: movlt r0, #1
59; CHECK-NEXT: cmp r0, #0
David Green2f3574c2019-09-03 11:30:54 +000060; CHECK-NEXT: csetm r0, ne
David Green047a0b62019-07-24 17:26:26 +000061; CHECK-NEXT: rsbs r3, r3, #0
62; CHECK-NEXT: sbcs.w r1, r2, r1
David Greenc7e55d42019-07-24 11:51:36 +000063; CHECK-NEXT: it lt
64; CHECK-NEXT: movlt r2, #1
65; CHECK-NEXT: cmp r2, #0
David Green2f3574c2019-09-03 11:30:54 +000066; CHECK-NEXT: csetm r1, ne
David Green57cc65ff2019-09-03 10:53:07 +000067; CHECK-NEXT: vmov.32 q0[0], r1
68; CHECK-NEXT: vmov.32 q0[1], r1
David Green047a0b62019-07-24 17:26:26 +000069; CHECK-NEXT: vmov.32 q0[2], r0
70; CHECK-NEXT: vmov.32 q0[3], r0
David Greenc7e55d42019-07-24 11:51:36 +000071; CHECK-NEXT: bx lr
72entry:
73 %c = icmp sgt <2 x i64> %src, zeroinitializer
74 %0 = sext <2 x i1> %c to <2 x i64>
75 ret <2 x i64> %0
76}
77
78
79define arm_aapcs_vfpcc <4 x i32> @zext_v4i1_v4i32(<4 x i32> %src) {
80; CHECK-LABEL: zext_v4i1_v4i32:
81; CHECK: @ %bb.0: @ %entry
David Green047a0b62019-07-24 17:26:26 +000082; CHECK-NEXT: vmov.i32 q1, #0x0
83; CHECK-NEXT: vmov.i32 q2, #0x1
David Greenc7e55d42019-07-24 11:51:36 +000084; CHECK-NEXT: vcmp.s32 gt, q0, zr
David Green047a0b62019-07-24 17:26:26 +000085; CHECK-NEXT: vpsel q0, q2, q1
David Greenc7e55d42019-07-24 11:51:36 +000086; CHECK-NEXT: bx lr
87entry:
88 %c = icmp sgt <4 x i32> %src, zeroinitializer
89 %0 = zext <4 x i1> %c to <4 x i32>
90 ret <4 x i32> %0
91}
92
93define arm_aapcs_vfpcc <8 x i16> @zext_v8i1_v8i16(<8 x i16> %src) {
94; CHECK-LABEL: zext_v8i1_v8i16:
95; CHECK: @ %bb.0: @ %entry
David Green047a0b62019-07-24 17:26:26 +000096; CHECK-NEXT: vmov.i16 q1, #0x0
97; CHECK-NEXT: vmov.i16 q2, #0x1
David Greenc7e55d42019-07-24 11:51:36 +000098; CHECK-NEXT: vcmp.s16 gt, q0, zr
David Green047a0b62019-07-24 17:26:26 +000099; CHECK-NEXT: vpsel q0, q2, q1
David Greenc7e55d42019-07-24 11:51:36 +0000100; CHECK-NEXT: bx lr
101entry:
102 %c = icmp sgt <8 x i16> %src, zeroinitializer
103 %0 = zext <8 x i1> %c to <8 x i16>
104 ret <8 x i16> %0
105}
106
107define arm_aapcs_vfpcc <16 x i8> @zext_v16i1_v16i8(<16 x i8> %src) {
108; CHECK-LABEL: zext_v16i1_v16i8:
109; CHECK: @ %bb.0: @ %entry
David Green047a0b62019-07-24 17:26:26 +0000110; CHECK-NEXT: vmov.i8 q1, #0x0
111; CHECK-NEXT: vmov.i8 q2, #0x1
David Greenc7e55d42019-07-24 11:51:36 +0000112; CHECK-NEXT: vcmp.s8 gt, q0, zr
David Green047a0b62019-07-24 17:26:26 +0000113; CHECK-NEXT: vpsel q0, q2, q1
David Greenc7e55d42019-07-24 11:51:36 +0000114; CHECK-NEXT: bx lr
115entry:
116 %c = icmp sgt <16 x i8> %src, zeroinitializer
117 %0 = zext <16 x i1> %c to <16 x i8>
118 ret <16 x i8> %0
119}
120
121define arm_aapcs_vfpcc <2 x i64> @zext_v2i1_v2i64(<2 x i64> %src) {
122; CHECK-LABEL: zext_v2i1_v2i64:
123; CHECK: @ %bb.0: @ %entry
David Green047a0b62019-07-24 17:26:26 +0000124; CHECK-NEXT: vmov r2, s2
125; CHECK-NEXT: adr r1, .LCPI7_0
126; CHECK-NEXT: vldrw.u32 q1, [r1]
127; CHECK-NEXT: vmov r1, s3
128; CHECK-NEXT: vmov r3, s0
129; CHECK-NEXT: movs r0, #0
130; CHECK-NEXT: rsbs r2, r2, #0
131; CHECK-NEXT: vmov r2, s1
132; CHECK-NEXT: sbcs.w r1, r0, r1
133; CHECK-NEXT: mov.w r1, #0
134; CHECK-NEXT: it lt
135; CHECK-NEXT: movlt r1, #1
136; CHECK-NEXT: cmp r1, #0
David Green2f3574c2019-09-03 11:30:54 +0000137; CHECK-NEXT: csetm r1, ne
David Green047a0b62019-07-24 17:26:26 +0000138; CHECK-NEXT: rsbs r3, r3, #0
139; CHECK-NEXT: sbcs.w r2, r0, r2
David Greenc7e55d42019-07-24 11:51:36 +0000140; CHECK-NEXT: it lt
141; CHECK-NEXT: movlt r0, #1
142; CHECK-NEXT: cmp r0, #0
David Green2f3574c2019-09-03 11:30:54 +0000143; CHECK-NEXT: csetm r0, ne
David Green047a0b62019-07-24 17:26:26 +0000144; CHECK-NEXT: vmov.32 q0[0], r0
145; CHECK-NEXT: vmov.32 q0[2], r1
146; CHECK-NEXT: vand q0, q0, q1
David Greenc7e55d42019-07-24 11:51:36 +0000147; CHECK-NEXT: bx lr
148; CHECK-NEXT: .p2align 4
149; CHECK-NEXT: @ %bb.1:
150; CHECK-NEXT: .LCPI7_0:
151; CHECK-NEXT: .long 1 @ 0x1
152; CHECK-NEXT: .long 0 @ 0x0
153; CHECK-NEXT: .long 1 @ 0x1
154; CHECK-NEXT: .long 0 @ 0x0
155entry:
156 %c = icmp sgt <2 x i64> %src, zeroinitializer
157 %0 = zext <2 x i1> %c to <2 x i64>
158 ret <2 x i64> %0
159}
David Green047a0b62019-07-24 17:26:26 +0000160
161
David Green04f2f322019-08-15 09:26:51 +0000162define arm_aapcs_vfpcc <4 x i32> @trunc_v4i1_v4i32(<4 x i32> %src) {
163; CHECK-LABEL: trunc_v4i1_v4i32:
164; CHECK: @ %bb.0: @ %entry
165; CHECK-NEXT: vmov.i32 q1, #0x0
166; CHECK-NEXT: vcmp.i32 ne, q0, zr
167; CHECK-NEXT: vpsel q0, q0, q1
168; CHECK-NEXT: bx lr
169entry:
170 %0 = trunc <4 x i32> %src to <4 x i1>
171 %1 = select <4 x i1> %0, <4 x i32> %src, <4 x i32> zeroinitializer
172 ret <4 x i32> %1
173}
174
175define arm_aapcs_vfpcc <8 x i16> @trunc_v8i1_v8i16(<8 x i16> %src) {
176; CHECK-LABEL: trunc_v8i1_v8i16:
177; CHECK: @ %bb.0: @ %entry
178; CHECK-NEXT: vmov.i32 q1, #0x0
179; CHECK-NEXT: vcmp.i32 ne, q0, zr
180; CHECK-NEXT: vpsel q0, q0, q1
181; CHECK-NEXT: bx lr
182entry:
183 %0 = trunc <8 x i16> %src to <8 x i1>
184 %1 = select <8 x i1> %0, <8 x i16> %src, <8 x i16> zeroinitializer
185 ret <8 x i16> %1
186}
187
188define arm_aapcs_vfpcc <16 x i8> @trunc_v16i1_v16i8(<16 x i8> %src) {
189; CHECK-LABEL: trunc_v16i1_v16i8:
190; CHECK: @ %bb.0: @ %entry
191; CHECK-NEXT: vmov.i32 q1, #0x0
192; CHECK-NEXT: vcmp.i32 ne, q0, zr
193; CHECK-NEXT: vpsel q0, q0, q1
194; CHECK-NEXT: bx lr
195entry:
196 %0 = trunc <16 x i8> %src to <16 x i1>
197 %1 = select <16 x i1> %0, <16 x i8> %src, <16 x i8> zeroinitializer
198 ret <16 x i8> %1
199}
200
201define arm_aapcs_vfpcc <2 x i64> @trunc_v2i1_v2i64(<2 x i64> %src) {
202; CHECK-LABEL: trunc_v2i1_v2i64:
203; CHECK: @ %bb.0: @ %entry
204; CHECK-NEXT: vmov r1, s0
205; CHECK-NEXT: vmov r0, s2
206; CHECK-NEXT: and r1, r1, #1
207; CHECK-NEXT: rsbs r1, r1, #0
208; CHECK-NEXT: and r0, r0, #1
209; CHECK-NEXT: vmov.32 q1[0], r1
210; CHECK-NEXT: rsbs r0, r0, #0
211; CHECK-NEXT: vmov.32 q1[1], r1
212; CHECK-NEXT: vmov.32 q1[2], r0
213; CHECK-NEXT: vmov.32 q1[3], r0
214; CHECK-NEXT: vand q0, q0, q1
215; CHECK-NEXT: bx lr
216entry:
217 %0 = trunc <2 x i64> %src to <2 x i1>
218 %1 = select <2 x i1> %0, <2 x i64> %src, <2 x i64> zeroinitializer
219 ret <2 x i64> %1
220}
221
222
David Green047a0b62019-07-24 17:26:26 +0000223define arm_aapcs_vfpcc <4 x float> @uitofp_v4i1_v4f32(<4 x i32> %src) {
224; CHECK-LABEL: uitofp_v4i1_v4f32:
225; CHECK: @ %bb.0: @ %entry
David Green9cf344e2019-07-28 13:53:39 +0000226; CHECK-NEXT: vmov.i32 q1, #0x0
227; CHECK-NEXT: vmov.f32 q2, #1.000000e+00
David Green047a0b62019-07-24 17:26:26 +0000228; CHECK-NEXT: vcmp.s32 gt, q0, zr
David Green9cf344e2019-07-28 13:53:39 +0000229; CHECK-NEXT: vpsel q0, q2, q1
David Green047a0b62019-07-24 17:26:26 +0000230; CHECK-NEXT: bx lr
231entry:
232 %c = icmp sgt <4 x i32> %src, zeroinitializer
233 %0 = uitofp <4 x i1> %c to <4 x float>
234 ret <4 x float> %0
235}
236
237define arm_aapcs_vfpcc <4 x float> @sitofp_v4i1_v4f32(<4 x i32> %src) {
238; CHECK-LABEL: sitofp_v4i1_v4f32:
239; CHECK: @ %bb.0: @ %entry
David Green9cf344e2019-07-28 13:53:39 +0000240; CHECK-NEXT: vmov.i32 q1, #0x0
241; CHECK-NEXT: vmov.f32 q2, #-1.000000e+00
David Green047a0b62019-07-24 17:26:26 +0000242; CHECK-NEXT: vcmp.s32 gt, q0, zr
David Green9cf344e2019-07-28 13:53:39 +0000243; CHECK-NEXT: vpsel q0, q2, q1
David Green047a0b62019-07-24 17:26:26 +0000244; CHECK-NEXT: bx lr
245entry:
246 %c = icmp sgt <4 x i32> %src, zeroinitializer
247 %0 = sitofp <4 x i1> %c to <4 x float>
248 ret <4 x float> %0
249}
250
251define arm_aapcs_vfpcc <4 x float> @fptoui_v4i1_v4f32(<4 x float> %src) {
252; CHECK-LABEL: fptoui_v4i1_v4f32:
253; CHECK: @ %bb.0: @ %entry
David Green047a0b62019-07-24 17:26:26 +0000254; CHECK-NEXT: vmov.i32 q1, #0x0
David Green9cf344e2019-07-28 13:53:39 +0000255; CHECK-NEXT: vmov.f32 q2, #1.000000e+00
256; CHECK-NEXT: vcmp.f32 ne, q0, zr
David Green047a0b62019-07-24 17:26:26 +0000257; CHECK-NEXT: vpsel q0, q2, q1
258; CHECK-NEXT: bx lr
259entry:
260 %0 = fptoui <4 x float> %src to <4 x i1>
261 %s = select <4 x i1> %0, <4 x float> <float 1.0, float 1.0, float 1.0, float 1.0>, <4 x float> zeroinitializer
262 ret <4 x float> %s
263}
264
265define arm_aapcs_vfpcc <4 x float> @fptosi_v4i1_v4f32(<4 x float> %src) {
266; CHECK-LABEL: fptosi_v4i1_v4f32:
267; CHECK: @ %bb.0: @ %entry
David Green047a0b62019-07-24 17:26:26 +0000268; CHECK-NEXT: vmov.i32 q1, #0x0
David Green9cf344e2019-07-28 13:53:39 +0000269; CHECK-NEXT: vmov.f32 q2, #1.000000e+00
270; CHECK-NEXT: vcmp.f32 ne, q0, zr
David Green047a0b62019-07-24 17:26:26 +0000271; CHECK-NEXT: vpsel q0, q2, q1
272; CHECK-NEXT: bx lr
273entry:
274 %0 = fptosi <4 x float> %src to <4 x i1>
275 %s = select <4 x i1> %0, <4 x float> <float 1.0, float 1.0, float 1.0, float 1.0>, <4 x float> zeroinitializer
276 ret <4 x float> %s
277}
278
David Green9cf344e2019-07-28 13:53:39 +0000279
280
281define arm_aapcs_vfpcc <8 x half> @uitofp_v8i1_v8f16(<8 x i16> %src) {
282; CHECK-LABEL: uitofp_v8i1_v8f16:
283; CHECK: @ %bb.0: @ %entry
284; CHECK-NEXT: vmov.i16 q1, #0x0
285; CHECK-NEXT: vmov.i16 q2, #0x3c00
286; CHECK-NEXT: vcmp.s16 gt, q0, zr
287; CHECK-NEXT: vpsel q0, q2, q1
288; CHECK-NEXT: bx lr
289entry:
290 %c = icmp sgt <8 x i16> %src, zeroinitializer
291 %0 = uitofp <8 x i1> %c to <8 x half>
292 ret <8 x half> %0
293}
294
295define arm_aapcs_vfpcc <8 x half> @sitofp_v8i1_v8f16(<8 x i16> %src) {
296; CHECK-LABEL: sitofp_v8i1_v8f16:
297; CHECK: @ %bb.0: @ %entry
298; CHECK-NEXT: vmov.i16 q1, #0x0
299; CHECK-NEXT: vmov.i16 q2, #0xbc00
300; CHECK-NEXT: vcmp.s16 gt, q0, zr
301; CHECK-NEXT: vpsel q0, q2, q1
302; CHECK-NEXT: bx lr
303entry:
304 %c = icmp sgt <8 x i16> %src, zeroinitializer
305 %0 = sitofp <8 x i1> %c to <8 x half>
306 ret <8 x half> %0
307}
308
309define arm_aapcs_vfpcc <8 x half> @fptoui_v8i1_v8f16(<8 x half> %src) {
310; CHECK-LABEL: fptoui_v8i1_v8f16:
311; CHECK: @ %bb.0: @ %entry
312; CHECK-NEXT: vmov.i32 q1, #0x0
313; CHECK-NEXT: vmov.i16 q2, #0x3c00
314; CHECK-NEXT: vcmp.f16 ne, q0, zr
315; CHECK-NEXT: vpsel q0, q2, q1
316; CHECK-NEXT: bx lr
317entry:
318 %0 = fptoui <8 x half> %src to <8 x i1>
319 %s = select <8 x i1> %0, <8 x half> <half 1.0, half 1.0, half 1.0, half 1.0, half 1.0, half 1.0, half 1.0, half 1.0>, <8 x half> zeroinitializer
320 ret <8 x half> %s
321}
322
323define arm_aapcs_vfpcc <8 x half> @fptosi_v8i1_v8f16(<8 x half> %src) {
324; CHECK-LABEL: fptosi_v8i1_v8f16:
325; CHECK: @ %bb.0: @ %entry
326; CHECK-NEXT: vmov.i32 q1, #0x0
327; CHECK-NEXT: vmov.i16 q2, #0x3c00
328; CHECK-NEXT: vcmp.f16 ne, q0, zr
329; CHECK-NEXT: vpsel q0, q2, q1
330; CHECK-NEXT: bx lr
331entry:
332 %0 = fptosi <8 x half> %src to <8 x i1>
333 %s = select <8 x i1> %0, <8 x half> <half 1.0, half 1.0, half 1.0, half 1.0, half 1.0, half 1.0, half 1.0, half 1.0>, <8 x half> zeroinitializer
334 ret <8 x half> %s
335}