blob: 5195ef2fe958e484bead977586f28b322921ca6c [file] [log] [blame]
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +00001//===--------------------- InstrBuilder.cpp ---------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10///
11/// This file implements the InstrBuilder interface.
12///
13//===----------------------------------------------------------------------===//
14
15#include "InstrBuilder.h"
Andrea Di Biagio2145b132018-06-20 10:08:11 +000016#include "llvm/ADT/APInt.h"
Andrea Di Biagio2008c7c2018-06-04 12:23:07 +000017#include "llvm/ADT/DenseMap.h"
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000018#include "llvm/MC/MCInst.h"
19#include "llvm/Support/Debug.h"
Andrea Di Biagio24fb4fc2018-05-04 13:52:12 +000020#include "llvm/Support/WithColor.h"
Andrea Di Biagio88347792018-07-09 12:30:55 +000021#include "llvm/Support/raw_ostream.h"
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000022
23#define DEBUG_TYPE "llvm-mca"
24
25namespace mca {
26
27using namespace llvm;
28
Andrea Di Biagio94fafdf2018-03-24 16:05:36 +000029static void initializeUsedResources(InstrDesc &ID,
30 const MCSchedClassDesc &SCDesc,
31 const MCSubtargetInfo &STI,
32 ArrayRef<uint64_t> ProcResourceMasks) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000033 const MCSchedModel &SM = STI.getSchedModel();
34
35 // Populate resources consumed.
36 using ResourcePlusCycles = std::pair<uint64_t, ResourceUsage>;
37 std::vector<ResourcePlusCycles> Worklist;
Andrea Di Biagio2008c7c2018-06-04 12:23:07 +000038
39 // Track cycles contributed by resources that are in a "Super" relationship.
40 // This is required if we want to correctly match the behavior of method
41 // SubtargetEmitter::ExpandProcResource() in Tablegen. When computing the set
42 // of "consumed" processor resources and resource cycles, the logic in
43 // ExpandProcResource() doesn't update the number of resource cycles
44 // contributed by a "Super" resource to a group.
45 // We need to take this into account when we find that a processor resource is
46 // part of a group, and it is also used as the "Super" of other resources.
47 // This map stores the number of cycles contributed by sub-resources that are
48 // part of a "Super" resource. The key value is the "Super" resource mask ID.
49 DenseMap<uint64_t, unsigned> SuperResources;
50
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000051 for (unsigned I = 0, E = SCDesc.NumWriteProcResEntries; I < E; ++I) {
52 const MCWriteProcResEntry *PRE = STI.getWriteProcResBegin(&SCDesc) + I;
53 const MCProcResourceDesc &PR = *SM.getProcResource(PRE->ProcResourceIdx);
54 uint64_t Mask = ProcResourceMasks[PRE->ProcResourceIdx];
55 if (PR.BufferSize != -1)
56 ID.Buffers.push_back(Mask);
57 CycleSegment RCy(0, PRE->Cycles, false);
58 Worklist.emplace_back(ResourcePlusCycles(Mask, ResourceUsage(RCy)));
Andrea Di Biagio2008c7c2018-06-04 12:23:07 +000059 if (PR.SuperIdx) {
60 uint64_t Super = ProcResourceMasks[PR.SuperIdx];
61 SuperResources[Super] += PRE->Cycles;
62 }
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000063 }
64
65 // Sort elements by mask popcount, so that we prioritize resource units over
66 // resource groups, and smaller groups over larger groups.
Andrea Di Biagioa7699122018-09-28 10:47:24 +000067 sort(Worklist, [](const ResourcePlusCycles &A, const ResourcePlusCycles &B) {
68 unsigned popcntA = countPopulation(A.first);
69 unsigned popcntB = countPopulation(B.first);
70 if (popcntA < popcntB)
71 return true;
72 if (popcntA > popcntB)
73 return false;
74 return A.first < B.first;
75 });
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +000076
77 uint64_t UsedResourceUnits = 0;
78
79 // Remove cycles contributed by smaller resources.
80 for (unsigned I = 0, E = Worklist.size(); I < E; ++I) {
81 ResourcePlusCycles &A = Worklist[I];
82 if (!A.second.size()) {
83 A.second.NumUnits = 0;
84 A.second.setReserved();
85 ID.Resources.emplace_back(A);
86 continue;
87 }
88
89 ID.Resources.emplace_back(A);
90 uint64_t NormalizedMask = A.first;
91 if (countPopulation(A.first) == 1) {
92 UsedResourceUnits |= A.first;
93 } else {
94 // Remove the leading 1 from the resource group mask.
95 NormalizedMask ^= PowerOf2Floor(NormalizedMask);
96 }
97
98 for (unsigned J = I + 1; J < E; ++J) {
99 ResourcePlusCycles &B = Worklist[J];
100 if ((NormalizedMask & B.first) == NormalizedMask) {
Andrea Di Biagio2008c7c2018-06-04 12:23:07 +0000101 B.second.CS.Subtract(A.second.size() - SuperResources[A.first]);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000102 if (countPopulation(B.first) > 1)
103 B.second.NumUnits++;
104 }
105 }
106 }
107
108 // A SchedWrite may specify a number of cycles in which a resource group
109 // is reserved. For example (on target x86; cpu Haswell):
110 //
111 // SchedWriteRes<[HWPort0, HWPort1, HWPort01]> {
112 // let ResourceCycles = [2, 2, 3];
113 // }
114 //
115 // This means:
116 // Resource units HWPort0 and HWPort1 are both used for 2cy.
117 // Resource group HWPort01 is the union of HWPort0 and HWPort1.
118 // Since this write touches both HWPort0 and HWPort1 for 2cy, HWPort01
119 // will not be usable for 2 entire cycles from instruction issue.
120 //
121 // On top of those 2cy, SchedWriteRes explicitly specifies an extra latency
122 // of 3 cycles for HWPort01. This tool assumes that the 3cy latency is an
123 // extra delay on top of the 2 cycles latency.
124 // During those extra cycles, HWPort01 is not usable by other instructions.
125 for (ResourcePlusCycles &RPC : ID.Resources) {
126 if (countPopulation(RPC.first) > 1 && !RPC.second.isReserved()) {
127 // Remove the leading 1 from the resource group mask.
128 uint64_t Mask = RPC.first ^ PowerOf2Floor(RPC.first);
129 if ((Mask & UsedResourceUnits) == Mask)
130 RPC.second.setReserved();
131 }
132 }
133
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000134 LLVM_DEBUG({
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000135 for (const std::pair<uint64_t, ResourceUsage> &R : ID.Resources)
136 dbgs() << "\t\tMask=" << R.first << ", cy=" << R.second.size() << '\n';
137 for (const uint64_t R : ID.Buffers)
138 dbgs() << "\t\tBuffer Mask=" << R << '\n';
Andrea Di Biagio7b3d1622018-03-20 12:58:34 +0000139 });
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000140}
141
142static void computeMaxLatency(InstrDesc &ID, const MCInstrDesc &MCDesc,
143 const MCSchedClassDesc &SCDesc,
144 const MCSubtargetInfo &STI) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000145 if (MCDesc.isCall()) {
146 // We cannot estimate how long this call will take.
147 // Artificially set an arbitrarily high latency (100cy).
Andrea Di Biagioc95a1302018-03-13 15:59:59 +0000148 ID.MaxLatency = 100U;
149 return;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000150 }
151
Andrea Di Biagioc95a1302018-03-13 15:59:59 +0000152 int Latency = MCSchedModel::computeInstrLatency(STI, SCDesc);
153 // If latency is unknown, then conservatively assume a MaxLatency of 100cy.
154 ID.MaxLatency = Latency < 0 ? 100U : static_cast<unsigned>(Latency);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000155}
156
Matt Davis4bcf3692018-08-13 18:11:48 +0000157Error InstrBuilder::populateWrites(InstrDesc &ID, const MCInst &MCI,
158 unsigned SchedClassID) {
Andrea Di Biagio88347792018-07-09 12:30:55 +0000159 const MCInstrDesc &MCDesc = MCII.get(MCI.getOpcode());
160 const MCSchedModel &SM = STI.getSchedModel();
161 const MCSchedClassDesc &SCDesc = *SM.getSchedClassDesc(SchedClassID);
162
Andrea Di Biagioace775e2018-06-21 12:14:49 +0000163 // These are for now the (strong) assumptions made by this algorithm:
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000164 // * The number of explicit and implicit register definitions in a MCInst
165 // matches the number of explicit and implicit definitions according to
166 // the opcode descriptor (MCInstrDesc).
167 // * Register definitions take precedence over register uses in the operands
168 // list.
169 // * If an opcode specifies an optional definition, then the optional
170 // definition is always the last operand in the sequence, and it can be
171 // set to zero (i.e. "no register").
172 //
173 // These assumptions work quite well for most out-of-order in-tree targets
174 // like x86. This is mainly because the vast majority of instructions is
175 // expanded to MCInst using a straightforward lowering logic that preserves
176 // the ordering of the operands.
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000177 unsigned NumExplicitDefs = MCDesc.getNumDefs();
178 unsigned NumImplicitDefs = MCDesc.getNumImplicitDefs();
179 unsigned NumWriteLatencyEntries = SCDesc.NumWriteLatencyEntries;
180 unsigned TotalDefs = NumExplicitDefs + NumImplicitDefs;
181 if (MCDesc.hasOptionalDef())
182 TotalDefs++;
183 ID.Writes.resize(TotalDefs);
184 // Iterate over the operands list, and skip non-register operands.
185 // The first NumExplictDefs register operands are expected to be register
186 // definitions.
187 unsigned CurrentDef = 0;
188 unsigned i = 0;
189 for (; i < MCI.getNumOperands() && CurrentDef < NumExplicitDefs; ++i) {
190 const MCOperand &Op = MCI.getOperand(i);
191 if (!Op.isReg())
192 continue;
193
194 WriteDescriptor &Write = ID.Writes[CurrentDef];
195 Write.OpIndex = i;
196 if (CurrentDef < NumWriteLatencyEntries) {
197 const MCWriteLatencyEntry &WLE =
198 *STI.getWriteLatencyEntry(&SCDesc, CurrentDef);
199 // Conservatively default to MaxLatency.
Andrea Di Biagio88347792018-07-09 12:30:55 +0000200 Write.Latency =
201 WLE.Cycles < 0 ? ID.MaxLatency : static_cast<unsigned>(WLE.Cycles);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000202 Write.SClassOrWriteResourceID = WLE.WriteResourceID;
203 } else {
204 // Assign a default latency for this write.
205 Write.Latency = ID.MaxLatency;
206 Write.SClassOrWriteResourceID = 0;
207 }
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000208 Write.IsOptionalDef = false;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000209 LLVM_DEBUG({
Andrea Di Biagio23fbe7c2018-07-13 14:55:47 +0000210 dbgs() << "\t\t[Def] OpIdx=" << Write.OpIndex
211 << ", Latency=" << Write.Latency
Andrea Di Biagio7b3d1622018-03-20 12:58:34 +0000212 << ", WriteResourceID=" << Write.SClassOrWriteResourceID << '\n';
213 });
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000214 CurrentDef++;
215 }
216
Matt Davis4bcf3692018-08-13 18:11:48 +0000217 if (CurrentDef != NumExplicitDefs) {
218 return make_error<StringError>(
219 "error: Expected more register operand definitions.",
220 inconvertibleErrorCode());
221 }
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000222
223 CurrentDef = 0;
224 for (CurrentDef = 0; CurrentDef < NumImplicitDefs; ++CurrentDef) {
225 unsigned Index = NumExplicitDefs + CurrentDef;
226 WriteDescriptor &Write = ID.Writes[Index];
Andrea Di Biagio21f0fdb2018-06-22 16:37:05 +0000227 Write.OpIndex = ~CurrentDef;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000228 Write.RegisterID = MCDesc.getImplicitDefs()[CurrentDef];
Andrea Di Biagio6fd62fe2018-04-02 13:46:49 +0000229 if (Index < NumWriteLatencyEntries) {
230 const MCWriteLatencyEntry &WLE =
231 *STI.getWriteLatencyEntry(&SCDesc, Index);
232 // Conservatively default to MaxLatency.
Andrea Di Biagio88347792018-07-09 12:30:55 +0000233 Write.Latency =
234 WLE.Cycles < 0 ? ID.MaxLatency : static_cast<unsigned>(WLE.Cycles);
Andrea Di Biagio6fd62fe2018-04-02 13:46:49 +0000235 Write.SClassOrWriteResourceID = WLE.WriteResourceID;
236 } else {
237 // Assign a default latency for this write.
238 Write.Latency = ID.MaxLatency;
239 Write.SClassOrWriteResourceID = 0;
240 }
241
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000242 Write.IsOptionalDef = false;
243 assert(Write.RegisterID != 0 && "Expected a valid phys register!");
Andrea Di Biagio23fbe7c2018-07-13 14:55:47 +0000244 LLVM_DEBUG({
245 dbgs() << "\t\t[Def] OpIdx=" << Write.OpIndex
246 << ", PhysReg=" << MRI.getName(Write.RegisterID)
247 << ", Latency=" << Write.Latency
248 << ", WriteResourceID=" << Write.SClassOrWriteResourceID << '\n';
249 });
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000250 }
251
252 if (MCDesc.hasOptionalDef()) {
253 // Always assume that the optional definition is the last operand of the
254 // MCInst sequence.
255 const MCOperand &Op = MCI.getOperand(MCI.getNumOperands() - 1);
256 if (i == MCI.getNumOperands() || !Op.isReg())
Matt Davis4bcf3692018-08-13 18:11:48 +0000257 return make_error<StringError>(
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000258 "error: expected a register operand for an optional "
Matt Davis4bcf3692018-08-13 18:11:48 +0000259 "definition. Instruction has not be correctly analyzed.",
260 inconvertibleErrorCode());
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000261
262 WriteDescriptor &Write = ID.Writes[TotalDefs - 1];
263 Write.OpIndex = MCI.getNumOperands() - 1;
264 // Assign a default latency for this write.
265 Write.Latency = ID.MaxLatency;
266 Write.SClassOrWriteResourceID = 0;
267 Write.IsOptionalDef = true;
268 }
Matt Davis4bcf3692018-08-13 18:11:48 +0000269
270 return ErrorSuccess();
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000271}
272
Matt Davis4bcf3692018-08-13 18:11:48 +0000273Error InstrBuilder::populateReads(InstrDesc &ID, const MCInst &MCI,
274 unsigned SchedClassID) {
Andrea Di Biagio88347792018-07-09 12:30:55 +0000275 const MCInstrDesc &MCDesc = MCII.get(MCI.getOpcode());
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000276 unsigned NumExplicitDefs = MCDesc.getNumDefs();
Andrea Di Biagio88347792018-07-09 12:30:55 +0000277
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000278 // Skip explicit definitions.
Andrea Di Biagio88347792018-07-09 12:30:55 +0000279 unsigned i = 0;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000280 for (; i < MCI.getNumOperands() && NumExplicitDefs; ++i) {
281 const MCOperand &Op = MCI.getOperand(i);
282 if (Op.isReg())
283 NumExplicitDefs--;
284 }
285
Matt Davis4bcf3692018-08-13 18:11:48 +0000286 if (NumExplicitDefs) {
287 return make_error<StringError>(
288 "error: Expected more register operand definitions. ",
289 inconvertibleErrorCode());
290 }
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000291
292 unsigned NumExplicitUses = MCI.getNumOperands() - i;
293 unsigned NumImplicitUses = MCDesc.getNumImplicitUses();
294 if (MCDesc.hasOptionalDef()) {
295 assert(NumExplicitUses);
296 NumExplicitUses--;
297 }
298 unsigned TotalUses = NumExplicitUses + NumImplicitUses;
299 if (!TotalUses)
Matt Davis4bcf3692018-08-13 18:11:48 +0000300 return ErrorSuccess();
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000301
302 ID.Reads.resize(TotalUses);
303 for (unsigned CurrentUse = 0; CurrentUse < NumExplicitUses; ++CurrentUse) {
304 ReadDescriptor &Read = ID.Reads[CurrentUse];
305 Read.OpIndex = i + CurrentUse;
Andrea Di Biagio0a837ef2018-03-29 14:26:56 +0000306 Read.UseIndex = CurrentUse;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000307 Read.SchedClassID = SchedClassID;
Andrea Di Biagio23fbe7c2018-07-13 14:55:47 +0000308 LLVM_DEBUG(dbgs() << "\t\t[Use] OpIdx=" << Read.OpIndex
309 << ", UseIndex=" << Read.UseIndex << '\n');
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000310 }
311
312 for (unsigned CurrentUse = 0; CurrentUse < NumImplicitUses; ++CurrentUse) {
313 ReadDescriptor &Read = ID.Reads[NumExplicitUses + CurrentUse];
Andrea Di Biagio21f0fdb2018-06-22 16:37:05 +0000314 Read.OpIndex = ~CurrentUse;
Andrea Di Biagio6fd62fe2018-04-02 13:46:49 +0000315 Read.UseIndex = NumExplicitUses + CurrentUse;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000316 Read.RegisterID = MCDesc.getImplicitUses()[CurrentUse];
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000317 Read.SchedClassID = SchedClassID;
Andrea Di Biagio23fbe7c2018-07-13 14:55:47 +0000318 LLVM_DEBUG(dbgs() << "\t\t[Use] OpIdx=" << Read.OpIndex << ", RegisterID="
319 << MRI.getName(Read.RegisterID) << '\n');
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000320 }
Matt Davis4bcf3692018-08-13 18:11:48 +0000321 return ErrorSuccess();
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000322}
323
Matt Davis4bcf3692018-08-13 18:11:48 +0000324Expected<const InstrDesc &>
325InstrBuilder::createInstrDescImpl(const MCInst &MCI) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000326 assert(STI.getSchedModel().hasInstrSchedModel() &&
327 "Itineraries are not yet supported!");
328
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000329 // Obtain the instruction descriptor from the opcode.
Andrea Di Biagio88347792018-07-09 12:30:55 +0000330 unsigned short Opcode = MCI.getOpcode();
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000331 const MCInstrDesc &MCDesc = MCII.get(Opcode);
332 const MCSchedModel &SM = STI.getSchedModel();
333
334 // Then obtain the scheduling class information from the instruction.
Andrea Di Biagio49c85912018-05-04 13:10:10 +0000335 unsigned SchedClassID = MCDesc.getSchedClass();
Andrea Di Biagio39e5a562018-06-04 15:43:09 +0000336 unsigned CPUID = SM.getProcessorID();
337
338 // Try to solve variant scheduling classes.
339 if (SchedClassID) {
340 while (SchedClassID && SM.getSchedClassDesc(SchedClassID)->isVariant())
341 SchedClassID = STI.resolveVariantSchedClass(SchedClassID, &MCI, CPUID);
342
Matt Davis4bcf3692018-08-13 18:11:48 +0000343 if (!SchedClassID) {
344 return make_error<StringError>("unable to resolve this variant class.",
345 inconvertibleErrorCode());
346 }
Andrea Di Biagio39e5a562018-06-04 15:43:09 +0000347 }
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000348
Matt Davis4bcf3692018-08-13 18:11:48 +0000349 // Check if this instruction is supported. Otherwise, report an error.
Andrea Di Biagio88347792018-07-09 12:30:55 +0000350 const MCSchedClassDesc &SCDesc = *SM.getSchedClassDesc(SchedClassID);
351 if (SCDesc.NumMicroOps == MCSchedClassDesc::InvalidNumMicroOps) {
352 std::string ToString;
Andrea Di Biagioa7699122018-09-28 10:47:24 +0000353 raw_string_ostream OS(ToString);
Andrea Di Biagio88347792018-07-09 12:30:55 +0000354 WithColor::error() << "found an unsupported instruction in the input"
355 << " assembly sequence.\n";
356 MCIP.printInst(&MCI, OS, "", STI);
357 OS.flush();
Andrea Di Biagio88347792018-07-09 12:30:55 +0000358 WithColor::note() << "instruction: " << ToString << '\n';
Matt Davis4bcf3692018-08-13 18:11:48 +0000359 return make_error<StringError>(
360 "Don't know how to analyze unsupported instructions",
361 inconvertibleErrorCode());
Andrea Di Biagio88347792018-07-09 12:30:55 +0000362 }
363
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000364 // Create a new empty descriptor.
Andrea Di Biagio7b3d1622018-03-20 12:58:34 +0000365 std::unique_ptr<InstrDesc> ID = llvm::make_unique<InstrDesc>();
Andrea Di Biagio39e5a562018-06-04 15:43:09 +0000366 ID->NumMicroOps = SCDesc.NumMicroOps;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000367
368 if (MCDesc.isCall()) {
369 // We don't correctly model calls.
Andrea Di Biagio24fb4fc2018-05-04 13:52:12 +0000370 WithColor::warning() << "found a call in the input assembly sequence.\n";
371 WithColor::note() << "call instructions are not correctly modeled. "
372 << "Assume a latency of 100cy.\n";
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000373 }
374
375 if (MCDesc.isReturn()) {
Andrea Di Biagio24fb4fc2018-05-04 13:52:12 +0000376 WithColor::warning() << "found a return instruction in the input"
377 << " assembly sequence.\n";
378 WithColor::note() << "program counter updates are ignored.\n";
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000379 }
380
381 ID->MayLoad = MCDesc.mayLoad();
382 ID->MayStore = MCDesc.mayStore();
383 ID->HasSideEffects = MCDesc.hasUnmodeledSideEffects();
384
385 initializeUsedResources(*ID, SCDesc, STI, ProcResourceMasks);
Andrea Di Biagiodb66efc2018-04-25 09:38:58 +0000386 computeMaxLatency(*ID, MCDesc, SCDesc, STI);
Matt Davis4bcf3692018-08-13 18:11:48 +0000387 if (auto Err = populateWrites(*ID, MCI, SchedClassID))
388 return std::move(Err);
389 if (auto Err = populateReads(*ID, MCI, SchedClassID))
390 return std::move(Err);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000391
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000392 LLVM_DEBUG(dbgs() << "\t\tMaxLatency=" << ID->MaxLatency << '\n');
393 LLVM_DEBUG(dbgs() << "\t\tNumMicroOps=" << ID->NumMicroOps << '\n');
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000394
395 // Now add the new descriptor.
Andrea Di Biagio39e5a562018-06-04 15:43:09 +0000396 SchedClassID = MCDesc.getSchedClass();
397 if (!SM.getSchedClassDesc(SchedClassID)->isVariant()) {
398 Descriptors[MCI.getOpcode()] = std::move(ID);
399 return *Descriptors[MCI.getOpcode()];
400 }
401
402 VariantDescriptors[&MCI] = std::move(ID);
403 return *VariantDescriptors[&MCI];
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000404}
405
Matt Davis4bcf3692018-08-13 18:11:48 +0000406Expected<const InstrDesc &>
407InstrBuilder::getOrCreateInstrDesc(const MCInst &MCI) {
Andrea Di Biagio39e5a562018-06-04 15:43:09 +0000408 if (Descriptors.find_as(MCI.getOpcode()) != Descriptors.end())
409 return *Descriptors[MCI.getOpcode()];
410
411 if (VariantDescriptors.find(&MCI) != VariantDescriptors.end())
412 return *VariantDescriptors[&MCI];
413
414 return createInstrDescImpl(MCI);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000415}
416
Matt Davis4bcf3692018-08-13 18:11:48 +0000417Expected<std::unique_ptr<Instruction>>
Andrea Di Biagio49c85912018-05-04 13:10:10 +0000418InstrBuilder::createInstruction(const MCInst &MCI) {
Matt Davis4bcf3692018-08-13 18:11:48 +0000419 Expected<const InstrDesc &> DescOrErr = getOrCreateInstrDesc(MCI);
420 if (!DescOrErr)
421 return DescOrErr.takeError();
422 const InstrDesc &D = *DescOrErr;
Andrea Di Biagio7b3d1622018-03-20 12:58:34 +0000423 std::unique_ptr<Instruction> NewIS = llvm::make_unique<Instruction>(D);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000424
Andrea Di Biagio9f9cdd42018-09-18 15:00:06 +0000425 // Check if this is a dependency breaking instruction.
Andrea Di Biagio8b6c3142018-09-19 15:57:45 +0000426 APInt Mask;
427
428 unsigned ProcID = STI.getSchedModel().getProcessorID();
429 bool IsZeroIdiom = MCIA.isZeroIdiom(MCI, Mask, ProcID);
430 bool IsDepBreaking =
431 IsZeroIdiom || MCIA.isDependencyBreaking(MCI, Mask, ProcID);
Andrea Di Biagio9f9cdd42018-09-18 15:00:06 +0000432
Andrea Di Biagiodb66efc2018-04-25 09:38:58 +0000433 // Initialize Reads first.
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000434 for (const ReadDescriptor &RD : D.Reads) {
435 int RegID = -1;
Andrea Di Biagio21f0fdb2018-06-22 16:37:05 +0000436 if (!RD.isImplicitRead()) {
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000437 // explicit read.
438 const MCOperand &Op = MCI.getOperand(RD.OpIndex);
439 // Skip non-register operands.
440 if (!Op.isReg())
441 continue;
442 RegID = Op.getReg();
443 } else {
444 // Implicit read.
445 RegID = RD.RegisterID;
446 }
447
448 // Skip invalid register operands.
449 if (!RegID)
450 continue;
451
452 // Okay, this is a register operand. Create a ReadState for it.
453 assert(RegID > 0 && "Invalid register ID found!");
Andrea Di Biagio9f9cdd42018-09-18 15:00:06 +0000454 auto RS = llvm::make_unique<ReadState>(RD, RegID);
455
Andrea Di Biagio8b6c3142018-09-19 15:57:45 +0000456 if (IsDepBreaking) {
457 // A mask of all zeroes means: explicit input operands are not
458 // independent.
459 if (Mask.isNullValue()) {
460 if (!RD.isImplicitRead())
461 RS->setIndependentFromDef();
462 } else {
463 // Check if this register operand is independent according to `Mask`.
464 // Note that Mask may not have enough bits to describe all explicit and
465 // implicit input operands. If this register operand doesn't have a
466 // corresponding bit in Mask, then conservatively assume that it is
467 // dependent.
468 if (Mask.getBitWidth() > RD.UseIndex) {
469 // Okay. This map describe register use `RD.UseIndex`.
470 if (Mask[RD.UseIndex])
471 RS->setIndependentFromDef();
472 }
473 }
474 }
Andrea Di Biagio9f9cdd42018-09-18 15:00:06 +0000475 NewIS->getUses().emplace_back(std::move(RS));
Andrea Di Biagio4704f032018-03-20 12:25:54 +0000476 }
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000477
Andrea Di Biagio2145b132018-06-20 10:08:11 +0000478 // Early exit if there are no writes.
479 if (D.Writes.empty())
Matt Davis4bcf3692018-08-13 18:11:48 +0000480 return std::move(NewIS);
Andrea Di Biagio2145b132018-06-20 10:08:11 +0000481
482 // Track register writes that implicitly clear the upper portion of the
483 // underlying super-registers using an APInt.
484 APInt WriteMask(D.Writes.size(), 0);
485
486 // Now query the MCInstrAnalysis object to obtain information about which
487 // register writes implicitly clear the upper portion of a super-register.
488 MCIA.clearsSuperRegisters(MRI, MCI, WriteMask);
489
Andrea Di Biagiodb66efc2018-04-25 09:38:58 +0000490 // Initialize writes.
Andrea Di Biagio2145b132018-06-20 10:08:11 +0000491 unsigned WriteIndex = 0;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000492 for (const WriteDescriptor &WD : D.Writes) {
Andrea Di Biagio88347792018-07-09 12:30:55 +0000493 unsigned RegID = WD.isImplicitWrite() ? WD.RegisterID
494 : MCI.getOperand(WD.OpIndex).getReg();
Andrea Di Biagio35622482018-03-22 10:19:20 +0000495 // Check if this is a optional definition that references NoReg.
Andrea Di Biagio2145b132018-06-20 10:08:11 +0000496 if (WD.IsOptionalDef && !RegID) {
497 ++WriteIndex;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000498 continue;
Andrea Di Biagio2145b132018-06-20 10:08:11 +0000499 }
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000500
Andrea Di Biagio35622482018-03-22 10:19:20 +0000501 assert(RegID && "Expected a valid register ID!");
Andrea Di Biagiod65492a2018-06-20 14:30:17 +0000502 NewIS->getDefs().emplace_back(llvm::make_unique<WriteState>(
Andrea Di Biagio9f9cdd42018-09-18 15:00:06 +0000503 WD, RegID, /* ClearsSuperRegs */ WriteMask[WriteIndex],
504 /* WritesZero */ IsZeroIdiom));
Andrea Di Biagio2145b132018-06-20 10:08:11 +0000505 ++WriteIndex;
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000506 }
507
Matt Davis4bcf3692018-08-13 18:11:48 +0000508 return std::move(NewIS);
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000509}
Andrea Di Biagio3a6b0922018-03-08 13:05:02 +0000510} // namespace mca