blob: 46cbe1b27bc01ec8db90d34230606f7d5c3ce71d [file] [log] [blame]
Marek Olsakfa6607d2015-02-11 14:26:46 +00001; RUN: llc < %s -march=amdgcn -mcpu=SI -show-mc-encoding -verify-machineinstrs | FileCheck --check-prefix=SI --check-prefix=GCN %s
2; RUN: llc < %s -march=amdgcn -mcpu=tonga -show-mc-encoding -verify-machineinstrs | FileCheck --check-prefix=VI --check-prefix=GCN %s
Tom Stellard044e4182014-02-06 18:36:34 +00003
4; SMRD load with an immediate offset.
Marek Olsakfa6607d2015-02-11 14:26:46 +00005; GCN-LABEL: {{^}}smrd0:
6; SI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x1 ; encoding: [0x01
7; VI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x4
Tom Stellard044e4182014-02-06 18:36:34 +00008define void @smrd0(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) {
9entry:
David Blaikie79e6c742015-02-27 19:29:02 +000010 %0 = getelementptr i32, i32 addrspace(2)* %ptr, i64 1
Tom Stellard044e4182014-02-06 18:36:34 +000011 %1 = load i32 addrspace(2)* %0
12 store i32 %1, i32 addrspace(1)* %out
13 ret void
14}
15
16; SMRD load with the largest possible immediate offset.
Marek Olsakfa6607d2015-02-11 14:26:46 +000017; GCN-LABEL: {{^}}smrd1:
18; SI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xff ; encoding: [0xff
19; VI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x3fc
Tom Stellard044e4182014-02-06 18:36:34 +000020define void @smrd1(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) {
21entry:
David Blaikie79e6c742015-02-27 19:29:02 +000022 %0 = getelementptr i32, i32 addrspace(2)* %ptr, i64 255
Tom Stellard044e4182014-02-06 18:36:34 +000023 %1 = load i32 addrspace(2)* %0
24 store i32 %1, i32 addrspace(1)* %out
25 ret void
26}
27
28; SMRD load with an offset greater than the largest possible immediate.
Marek Olsakfa6607d2015-02-11 14:26:46 +000029; GCN-LABEL: {{^}}smrd2:
30; SI: s_movk_i32 s[[OFFSET:[0-9]]], 0x400
31; SI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], s[[OFFSET]] ; encoding: [0x0[[OFFSET]]
32; VI: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x400
33; GCN: s_endpgm
Tom Stellard044e4182014-02-06 18:36:34 +000034define void @smrd2(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) {
35entry:
David Blaikie79e6c742015-02-27 19:29:02 +000036 %0 = getelementptr i32, i32 addrspace(2)* %ptr, i64 256
Tom Stellard044e4182014-02-06 18:36:34 +000037 %1 = load i32 addrspace(2)* %0
38 store i32 %1, i32 addrspace(1)* %out
39 ret void
40}
41
Tom Stellardd6cb8e82014-05-09 16:42:21 +000042; SMRD load with a 64-bit offset
Marek Olsakfa6607d2015-02-11 14:26:46 +000043; GCN-LABEL: {{^}}smrd3:
Tom Stellard83f0bce2015-01-29 16:55:25 +000044; FIXME: There are too many copies here because we don't fold immediates
45; through REG_SEQUENCE
Marek Olsakfa6607d2015-02-11 14:26:46 +000046; SI: s_mov_b32 s[[SLO:[0-9]+]], 0 ;
47; SI: s_mov_b32 s[[SHI:[0-9]+]], 4
48; SI: s_mov_b32 s[[SSLO:[0-9]+]], s[[SLO]]
49; SI-DAG: v_mov_b32_e32 v[[VLO:[0-9]+]], s[[SSLO]]
50; SI-DAG: v_mov_b32_e32 v[[VHI:[0-9]+]], s[[SHI]]
Tom Stellard326d6ec2014-11-05 14:50:53 +000051; FIXME: We should be able to use s_load_dword here
Marek Olsakfa6607d2015-02-11 14:26:46 +000052; SI: buffer_load_dword v{{[0-9]+}}, v{{\[}}[[VLO]]:[[VHI]]{{\]}}, s[{{[0-9]+:[0-9]+}}], 0 addr64
53; TODO: Add VI checks
54; GCN: s_endpgm
Tom Stellardd6cb8e82014-05-09 16:42:21 +000055define void @smrd3(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) {
56entry:
David Blaikie79e6c742015-02-27 19:29:02 +000057 %0 = getelementptr i32, i32 addrspace(2)* %ptr, i64 4294967296 ; 2 ^ 32
Tom Stellardd6cb8e82014-05-09 16:42:21 +000058 %1 = load i32 addrspace(2)* %0
59 store i32 %1, i32 addrspace(1)* %out
60 ret void
61}
62
Tom Stellard044e4182014-02-06 18:36:34 +000063; SMRD load using the load.const intrinsic with an immediate offset
Marek Olsakfa6607d2015-02-11 14:26:46 +000064; GCN-LABEL: {{^}}smrd_load_const0:
65; SI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x4 ; encoding: [0x04
66; VI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x10
Tom Stellard044e4182014-02-06 18:36:34 +000067define void @smrd_load_const0(<16 x i8> addrspace(2)* inreg, <16 x i8> addrspace(2)* inreg, <32 x i8> addrspace(2)* inreg, i32 inreg, <2 x i32>, <2 x i32>, <2 x i32>, <3 x i32>, <2 x i32>, <2 x i32>, <2 x i32>, float, float, float, float, float, float, float, float, float) #0 {
68main_body:
David Blaikie79e6c742015-02-27 19:29:02 +000069 %20 = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %0, i32 0
Tom Stellard044e4182014-02-06 18:36:34 +000070 %21 = load <16 x i8> addrspace(2)* %20
71 %22 = call float @llvm.SI.load.const(<16 x i8> %21, i32 16)
72 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 0, float %22, float %22, float %22, float %22)
73 ret void
74}
75
Tom Stellarde04fd9d2014-08-11 22:18:05 +000076; SMRD load using the load.const intrinsic with the largest possible immediate
77; offset.
Marek Olsakfa6607d2015-02-11 14:26:46 +000078; GCN-LABEL: {{^}}smrd_load_const1:
79; SI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xff ; encoding: [0xff
80; VI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x3fc
Tom Stellard044e4182014-02-06 18:36:34 +000081define void @smrd_load_const1(<16 x i8> addrspace(2)* inreg, <16 x i8> addrspace(2)* inreg, <32 x i8> addrspace(2)* inreg, i32 inreg, <2 x i32>, <2 x i32>, <2 x i32>, <3 x i32>, <2 x i32>, <2 x i32>, <2 x i32>, float, float, float, float, float, float, float, float, float) #0 {
82main_body:
David Blaikie79e6c742015-02-27 19:29:02 +000083 %20 = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %0, i32 0
Tom Stellard044e4182014-02-06 18:36:34 +000084 %21 = load <16 x i8> addrspace(2)* %20
85 %22 = call float @llvm.SI.load.const(<16 x i8> %21, i32 1020)
86 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 0, float %22, float %22, float %22, float %22)
87 ret void
88}
Tom Stellarde04fd9d2014-08-11 22:18:05 +000089; SMRD load using the load.const intrinsic with an offset greater than the
90; largets possible immediate.
Tom Stellard044e4182014-02-06 18:36:34 +000091; immediate offset.
Marek Olsakfa6607d2015-02-11 14:26:46 +000092; GCN-LABEL: {{^}}smrd_load_const2:
93; SI: s_movk_i32 s[[OFFSET:[0-9]]], 0x400
94; SI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], s[[OFFSET]] ; encoding: [0x0[[OFFSET]]
95; VI: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x400
Tom Stellard044e4182014-02-06 18:36:34 +000096define void @smrd_load_const2(<16 x i8> addrspace(2)* inreg, <16 x i8> addrspace(2)* inreg, <32 x i8> addrspace(2)* inreg, i32 inreg, <2 x i32>, <2 x i32>, <2 x i32>, <3 x i32>, <2 x i32>, <2 x i32>, <2 x i32>, float, float, float, float, float, float, float, float, float) #0 {
97main_body:
David Blaikie79e6c742015-02-27 19:29:02 +000098 %20 = getelementptr <16 x i8>, <16 x i8> addrspace(2)* %0, i32 0
Tom Stellard044e4182014-02-06 18:36:34 +000099 %21 = load <16 x i8> addrspace(2)* %20
100 %22 = call float @llvm.SI.load.const(<16 x i8> %21, i32 1024)
101 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 0, float %22, float %22, float %22, float %22)
102 ret void
103}
104
105; Function Attrs: nounwind readnone
106declare float @llvm.SI.load.const(<16 x i8>, i32) #1
107
108declare void @llvm.SI.export(i32, i32, i32, i32, i32, float, float, float, float)
109
110attributes #0 = { "ShaderType"="0" }
111attributes #1 = { nounwind readnone }