blob: de60554a77936b1d8e8f3443ae610e0a39cab2ae [file] [log] [blame]
Tom Stellard49f8bfd2015-01-06 18:00:21 +00001; RUN: llc < %s -march=amdgcn -mcpu=SI -show-mc-encoding -verify-machineinstrs | FileCheck %s
Tom Stellard044e4182014-02-06 18:36:34 +00002
3; SMRD load with an immediate offset.
Tom Stellard79243d92014-10-01 17:15:17 +00004; CHECK-LABEL: {{^}}smrd0:
Tom Stellard326d6ec2014-11-05 14:50:53 +00005; CHECK: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x1 ; encoding: [0x01
Tom Stellard044e4182014-02-06 18:36:34 +00006define void @smrd0(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) {
7entry:
8 %0 = getelementptr i32 addrspace(2)* %ptr, i64 1
9 %1 = load i32 addrspace(2)* %0
10 store i32 %1, i32 addrspace(1)* %out
11 ret void
12}
13
14; SMRD load with the largest possible immediate offset.
Tom Stellard79243d92014-10-01 17:15:17 +000015; CHECK-LABEL: {{^}}smrd1:
Tom Stellard326d6ec2014-11-05 14:50:53 +000016; CHECK: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xff ; encoding: [0xff
Tom Stellard044e4182014-02-06 18:36:34 +000017define void @smrd1(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) {
18entry:
19 %0 = getelementptr i32 addrspace(2)* %ptr, i64 255
20 %1 = load i32 addrspace(2)* %0
21 store i32 %1, i32 addrspace(1)* %out
22 ret void
23}
24
25; SMRD load with an offset greater than the largest possible immediate.
Tom Stellard79243d92014-10-01 17:15:17 +000026; CHECK-LABEL: {{^}}smrd2:
Matt Arsenault77849922014-11-13 20:44:23 +000027; CHECK: s_movk_i32 s[[OFFSET:[0-9]]], 0x400
Tom Stellard326d6ec2014-11-05 14:50:53 +000028; CHECK: s_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], s[[OFFSET]] ; encoding: [0x0[[OFFSET]]
29; CHECK: s_endpgm
Tom Stellard044e4182014-02-06 18:36:34 +000030define void @smrd2(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) {
31entry:
32 %0 = getelementptr i32 addrspace(2)* %ptr, i64 256
33 %1 = load i32 addrspace(2)* %0
34 store i32 %1, i32 addrspace(1)* %out
35 ret void
36}
37
Tom Stellardd6cb8e82014-05-09 16:42:21 +000038; SMRD load with a 64-bit offset
Tom Stellard79243d92014-10-01 17:15:17 +000039; CHECK-LABEL: {{^}}smrd3:
Tom Stellard83f0bce2015-01-29 16:55:25 +000040; FIXME: There are too many copies here because we don't fold immediates
41; through REG_SEQUENCE
42; CHECK: s_mov_b32 s[[SLO:[0-9]+]], 0 ;
43; CHECK: s_mov_b32 s[[SHI:[0-9]+]], 4
44; CHECK: s_mov_b32 s[[SSLO:[0-9]+]], s[[SLO]]
45; CHECK-DAG: v_mov_b32_e32 v[[VLO:[0-9]+]], s[[SSLO]]
Tom Stellard326d6ec2014-11-05 14:50:53 +000046; CHECK-DAG: v_mov_b32_e32 v[[VHI:[0-9]+]], s[[SHI]]
47; FIXME: We should be able to use s_load_dword here
48; CHECK: buffer_load_dword v{{[0-9]+}}, v{{\[}}[[VLO]]:[[VHI]]{{\]}}, s[{{[0-9]+:[0-9]+}}], 0 addr64
49; CHECK: s_endpgm
Tom Stellardd6cb8e82014-05-09 16:42:21 +000050define void @smrd3(i32 addrspace(1)* %out, i32 addrspace(2)* %ptr) {
51entry:
52 %0 = getelementptr i32 addrspace(2)* %ptr, i64 4294967296 ; 2 ^ 32
53 %1 = load i32 addrspace(2)* %0
54 store i32 %1, i32 addrspace(1)* %out
55 ret void
56}
57
Tom Stellard044e4182014-02-06 18:36:34 +000058; SMRD load using the load.const intrinsic with an immediate offset
Tom Stellard79243d92014-10-01 17:15:17 +000059; CHECK-LABEL: {{^}}smrd_load_const0:
Tom Stellard326d6ec2014-11-05 14:50:53 +000060; CHECK: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0x4 ; encoding: [0x04
Tom Stellard044e4182014-02-06 18:36:34 +000061define void @smrd_load_const0(<16 x i8> addrspace(2)* inreg, <16 x i8> addrspace(2)* inreg, <32 x i8> addrspace(2)* inreg, i32 inreg, <2 x i32>, <2 x i32>, <2 x i32>, <3 x i32>, <2 x i32>, <2 x i32>, <2 x i32>, float, float, float, float, float, float, float, float, float) #0 {
62main_body:
63 %20 = getelementptr <16 x i8> addrspace(2)* %0, i32 0
64 %21 = load <16 x i8> addrspace(2)* %20
65 %22 = call float @llvm.SI.load.const(<16 x i8> %21, i32 16)
66 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 0, float %22, float %22, float %22, float %22)
67 ret void
68}
69
Tom Stellarde04fd9d2014-08-11 22:18:05 +000070; SMRD load using the load.const intrinsic with the largest possible immediate
71; offset.
Tom Stellard79243d92014-10-01 17:15:17 +000072; CHECK-LABEL: {{^}}smrd_load_const1:
Tom Stellard326d6ec2014-11-05 14:50:53 +000073; CHECK: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0xff ; encoding: [0xff
Tom Stellard044e4182014-02-06 18:36:34 +000074define void @smrd_load_const1(<16 x i8> addrspace(2)* inreg, <16 x i8> addrspace(2)* inreg, <32 x i8> addrspace(2)* inreg, i32 inreg, <2 x i32>, <2 x i32>, <2 x i32>, <3 x i32>, <2 x i32>, <2 x i32>, <2 x i32>, float, float, float, float, float, float, float, float, float) #0 {
75main_body:
76 %20 = getelementptr <16 x i8> addrspace(2)* %0, i32 0
77 %21 = load <16 x i8> addrspace(2)* %20
78 %22 = call float @llvm.SI.load.const(<16 x i8> %21, i32 1020)
79 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 0, float %22, float %22, float %22, float %22)
80 ret void
81}
Tom Stellarde04fd9d2014-08-11 22:18:05 +000082; SMRD load using the load.const intrinsic with an offset greater than the
83; largets possible immediate.
Tom Stellard044e4182014-02-06 18:36:34 +000084; immediate offset.
Tom Stellard79243d92014-10-01 17:15:17 +000085; CHECK-LABEL: {{^}}smrd_load_const2:
Matt Arsenault77849922014-11-13 20:44:23 +000086; CHECK: s_movk_i32 s[[OFFSET:[0-9]]], 0x400
Tom Stellard326d6ec2014-11-05 14:50:53 +000087; CHECK: s_buffer_load_dword s{{[0-9]}}, s[{{[0-9]:[0-9]}}], s[[OFFSET]] ; encoding: [0x0[[OFFSET]]
Tom Stellard044e4182014-02-06 18:36:34 +000088define void @smrd_load_const2(<16 x i8> addrspace(2)* inreg, <16 x i8> addrspace(2)* inreg, <32 x i8> addrspace(2)* inreg, i32 inreg, <2 x i32>, <2 x i32>, <2 x i32>, <3 x i32>, <2 x i32>, <2 x i32>, <2 x i32>, float, float, float, float, float, float, float, float, float) #0 {
89main_body:
90 %20 = getelementptr <16 x i8> addrspace(2)* %0, i32 0
91 %21 = load <16 x i8> addrspace(2)* %20
92 %22 = call float @llvm.SI.load.const(<16 x i8> %21, i32 1024)
93 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 0, float %22, float %22, float %22, float %22)
94 ret void
95}
96
97; Function Attrs: nounwind readnone
98declare float @llvm.SI.load.const(<16 x i8>, i32) #1
99
100declare void @llvm.SI.export(i32, i32, i32, i32, i32, float, float, float, float)
101
102attributes #0 = { "ShaderType"="0" }
103attributes #1 = { nounwind readnone }