blob: dfe41cb5b11110fb06ed394ec7642d3b34429400 [file] [log] [blame]
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +00001; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -check-prefix=R600 -check-prefix=FUNC %s
Tom Stellard49f8bfd2015-01-06 18:00:21 +00002; RUN: llc -march=amdgcn -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
Marek Olsak75170772015-01-27 17:27:15 +00003; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
Tom Stellard75aadc22012-12-11 21:25:42 +00004
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +00005
Tom Stellard79243d92014-10-01 17:15:17 +00006; FUNC-LABEL: {{^}}v_fsub_f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +00007; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +00008define void @v_fsub_f32(float addrspace(1)* %out, float addrspace(1)* %in) {
David Blaikie79e6c742015-02-27 19:29:02 +00009 %b_ptr = getelementptr float, float addrspace(1)* %in, i32 1
David Blaikiea79ac142015-02-27 21:17:42 +000010 %a = load float, float addrspace(1)* %in, align 4
11 %b = load float, float addrspace(1)* %b_ptr, align 4
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000012 %result = fsub float %a, %b
13 store float %result, float addrspace(1)* %out, align 4
14 ret void
15}
16
Tom Stellard79243d92014-10-01 17:15:17 +000017; FUNC-LABEL: {{^}}s_fsub_f32:
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000018; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW]}}, KC0[2].Z, -KC0[2].W
19
Tom Stellard326d6ec2014-11-05 14:50:53 +000020; SI: v_sub_f32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}}
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000021define void @s_fsub_f32(float addrspace(1)* %out, float %a, float %b) {
22 %sub = fsub float %a, %b
23 store float %sub, float addrspace(1)* %out, align 4
Tom Stellarda92ff872013-08-16 23:51:24 +000024 ret void
Tom Stellard75aadc22012-12-11 21:25:42 +000025}
26
27declare float @llvm.R600.load.input(i32) readnone
28
29declare void @llvm.AMDGPU.store.output(float, i32)
30
Tom Stellard79243d92014-10-01 17:15:17 +000031; FUNC-LABEL: {{^}}fsub_v2f32:
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000032; R600-DAG: ADD {{\** *}}T{{[0-9]+\.[XYZW]}}, KC0[3].X, -KC0[3].Z
33; R600-DAG: ADD {{\** *}}T{{[0-9]+\.[XYZW]}}, KC0[2].W, -KC0[3].Y
34
35; FIXME: Should be using SGPR directly for first operand
Tom Stellard326d6ec2014-11-05 14:50:53 +000036; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
37; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
Tom Stellard0344cdf2013-08-01 15:23:42 +000038define void @fsub_v2f32(<2 x float> addrspace(1)* %out, <2 x float> %a, <2 x float> %b) {
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000039 %sub = fsub <2 x float> %a, %b
40 store <2 x float> %sub, <2 x float> addrspace(1)* %out, align 8
Tom Stellard0344cdf2013-08-01 15:23:42 +000041 ret void
42}
Tom Stellard5a6b0d82013-04-19 02:10:53 +000043
Tom Stellard79243d92014-10-01 17:15:17 +000044; FUNC-LABEL: {{^}}v_fsub_v4f32:
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000045; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], -T[0-9]+\.[XYZW]}}
46; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], -T[0-9]+\.[XYZW]}}
47; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], -T[0-9]+\.[XYZW]}}
48; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], -T[0-9]+\.[XYZW]}}
49
Tom Stellard326d6ec2014-11-05 14:50:53 +000050; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
51; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
52; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
53; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000054define void @v_fsub_v4f32(<4 x float> addrspace(1)* %out, <4 x float> addrspace(1)* %in) {
David Blaikie79e6c742015-02-27 19:29:02 +000055 %b_ptr = getelementptr <4 x float>, <4 x float> addrspace(1)* %in, i32 1
David Blaikiea79ac142015-02-27 21:17:42 +000056 %a = load <4 x float>, <4 x float> addrspace(1)* %in, align 16
57 %b = load <4 x float>, <4 x float> addrspace(1)* %b_ptr, align 16
Tom Stellard5a6b0d82013-04-19 02:10:53 +000058 %result = fsub <4 x float> %a, %b
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000059 store <4 x float> %result, <4 x float> addrspace(1)* %out, align 16
60 ret void
61}
62
63; FIXME: Should be using SGPR directly for first operand
64
Tom Stellard79243d92014-10-01 17:15:17 +000065; FUNC-LABEL: {{^}}s_fsub_v4f32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000066; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
67; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
68; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
69; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}}
70; SI: s_endpgm
Matt Arsenaulta6dc6c22014-08-06 20:27:55 +000071define void @s_fsub_v4f32(<4 x float> addrspace(1)* %out, <4 x float> %a, <4 x float> %b) {
72 %result = fsub <4 x float> %a, %b
73 store <4 x float> %result, <4 x float> addrspace(1)* %out, align 16
Tom Stellard5a6b0d82013-04-19 02:10:53 +000074 ret void
75}