Matt Arsenault | a6dc6c2 | 2014-08-06 20:27:55 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=r600 -mcpu=redwood < %s | FileCheck -check-prefix=R600 -check-prefix=FUNC %s |
Tom Stellard | 49f8bfd | 2015-01-06 18:00:21 +0000 | [diff] [blame] | 2 | ; RUN: llc -march=amdgcn -mcpu=SI -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s |
Marek Olsak | 7517077 | 2015-01-27 17:27:15 +0000 | [diff] [blame] | 3 | ; RUN: llc -march=amdgcn -mcpu=tonga -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 4 | |
Matt Arsenault | a6dc6c2 | 2014-08-06 20:27:55 +0000 | [diff] [blame] | 5 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 6 | ; FUNC-LABEL: {{^}}v_fsub_f32: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 7 | ; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}} |
Matt Arsenault | a6dc6c2 | 2014-08-06 20:27:55 +0000 | [diff] [blame] | 8 | define void @v_fsub_f32(float addrspace(1)* %out, float addrspace(1)* %in) { |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 9 | %b_ptr = getelementptr float, float addrspace(1)* %in, i32 1 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame^] | 10 | %a = load float, float addrspace(1)* %in, align 4 |
| 11 | %b = load float, float addrspace(1)* %b_ptr, align 4 |
Matt Arsenault | a6dc6c2 | 2014-08-06 20:27:55 +0000 | [diff] [blame] | 12 | %result = fsub float %a, %b |
| 13 | store float %result, float addrspace(1)* %out, align 4 |
| 14 | ret void |
| 15 | } |
| 16 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 17 | ; FUNC-LABEL: {{^}}s_fsub_f32: |
Matt Arsenault | a6dc6c2 | 2014-08-06 20:27:55 +0000 | [diff] [blame] | 18 | ; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW]}}, KC0[2].Z, -KC0[2].W |
| 19 | |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 20 | ; SI: v_sub_f32_e32 {{v[0-9]+}}, {{s[0-9]+}}, {{v[0-9]+}} |
Matt Arsenault | a6dc6c2 | 2014-08-06 20:27:55 +0000 | [diff] [blame] | 21 | define void @s_fsub_f32(float addrspace(1)* %out, float %a, float %b) { |
| 22 | %sub = fsub float %a, %b |
| 23 | store float %sub, float addrspace(1)* %out, align 4 |
Tom Stellard | a92ff87 | 2013-08-16 23:51:24 +0000 | [diff] [blame] | 24 | ret void |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 25 | } |
| 26 | |
| 27 | declare float @llvm.R600.load.input(i32) readnone |
| 28 | |
| 29 | declare void @llvm.AMDGPU.store.output(float, i32) |
| 30 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 31 | ; FUNC-LABEL: {{^}}fsub_v2f32: |
Matt Arsenault | a6dc6c2 | 2014-08-06 20:27:55 +0000 | [diff] [blame] | 32 | ; R600-DAG: ADD {{\** *}}T{{[0-9]+\.[XYZW]}}, KC0[3].X, -KC0[3].Z |
| 33 | ; R600-DAG: ADD {{\** *}}T{{[0-9]+\.[XYZW]}}, KC0[2].W, -KC0[3].Y |
| 34 | |
| 35 | ; FIXME: Should be using SGPR directly for first operand |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 36 | ; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}} |
| 37 | ; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}} |
Tom Stellard | 0344cdf | 2013-08-01 15:23:42 +0000 | [diff] [blame] | 38 | define void @fsub_v2f32(<2 x float> addrspace(1)* %out, <2 x float> %a, <2 x float> %b) { |
Matt Arsenault | a6dc6c2 | 2014-08-06 20:27:55 +0000 | [diff] [blame] | 39 | %sub = fsub <2 x float> %a, %b |
| 40 | store <2 x float> %sub, <2 x float> addrspace(1)* %out, align 8 |
Tom Stellard | 0344cdf | 2013-08-01 15:23:42 +0000 | [diff] [blame] | 41 | ret void |
| 42 | } |
Tom Stellard | 5a6b0d8 | 2013-04-19 02:10:53 +0000 | [diff] [blame] | 43 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 44 | ; FUNC-LABEL: {{^}}v_fsub_v4f32: |
Matt Arsenault | a6dc6c2 | 2014-08-06 20:27:55 +0000 | [diff] [blame] | 45 | ; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], -T[0-9]+\.[XYZW]}} |
| 46 | ; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], -T[0-9]+\.[XYZW]}} |
| 47 | ; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], -T[0-9]+\.[XYZW]}} |
| 48 | ; R600: ADD {{\** *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], -T[0-9]+\.[XYZW]}} |
| 49 | |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 50 | ; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}} |
| 51 | ; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}} |
| 52 | ; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}} |
| 53 | ; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}} |
Matt Arsenault | a6dc6c2 | 2014-08-06 20:27:55 +0000 | [diff] [blame] | 54 | define void @v_fsub_v4f32(<4 x float> addrspace(1)* %out, <4 x float> addrspace(1)* %in) { |
David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 55 | %b_ptr = getelementptr <4 x float>, <4 x float> addrspace(1)* %in, i32 1 |
David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame^] | 56 | %a = load <4 x float>, <4 x float> addrspace(1)* %in, align 16 |
| 57 | %b = load <4 x float>, <4 x float> addrspace(1)* %b_ptr, align 16 |
Tom Stellard | 5a6b0d8 | 2013-04-19 02:10:53 +0000 | [diff] [blame] | 58 | %result = fsub <4 x float> %a, %b |
Matt Arsenault | a6dc6c2 | 2014-08-06 20:27:55 +0000 | [diff] [blame] | 59 | store <4 x float> %result, <4 x float> addrspace(1)* %out, align 16 |
| 60 | ret void |
| 61 | } |
| 62 | |
| 63 | ; FIXME: Should be using SGPR directly for first operand |
| 64 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 65 | ; FUNC-LABEL: {{^}}s_fsub_v4f32: |
Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 66 | ; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}} |
| 67 | ; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}} |
| 68 | ; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}} |
| 69 | ; SI: v_subrev_f32_e32 {{v[0-9]+}}, {{v[0-9]+}}, {{v[0-9]+}} |
| 70 | ; SI: s_endpgm |
Matt Arsenault | a6dc6c2 | 2014-08-06 20:27:55 +0000 | [diff] [blame] | 71 | define void @s_fsub_v4f32(<4 x float> addrspace(1)* %out, <4 x float> %a, <4 x float> %b) { |
| 72 | %result = fsub <4 x float> %a, %b |
| 73 | store <4 x float> %result, <4 x float> addrspace(1)* %out, align 16 |
Tom Stellard | 5a6b0d8 | 2013-04-19 02:10:53 +0000 | [diff] [blame] | 74 | ret void |
| 75 | } |