blob: 471b04e6f379c99cbfc2644f34a8772c6bc7825d [file] [log] [blame]
Tom Stellard5a6b0d82013-04-19 02:10:53 +00001; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck %s
Tom Stellard75aadc22012-12-11 21:25:42 +00002
Tom Stellard5a6b0d82013-04-19 02:10:53 +00003; CHECK: @fmul_f32
Vincent Lejeune4b5b8492013-06-05 20:27:35 +00004; CHECK: MUL_IEEE * {{T[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Tom Stellard75aadc22012-12-11 21:25:42 +00005
Tom Stellard5a6b0d82013-04-19 02:10:53 +00006define void @fmul_f32() {
Tom Stellard75aadc22012-12-11 21:25:42 +00007 %r0 = call float @llvm.R600.load.input(i32 0)
8 %r1 = call float @llvm.R600.load.input(i32 1)
9 %r2 = fmul float %r0, %r1
10 call void @llvm.AMDGPU.store.output(float %r2, i32 0)
11 ret void
12}
13
14declare float @llvm.R600.load.input(i32) readnone
15
16declare void @llvm.AMDGPU.store.output(float, i32)
17
Tom Stellard0344cdf2013-08-01 15:23:42 +000018; CHECK: @fmul_v2f32
19; CHECK: MUL_IEEE * T{{[0-9]+\.[XYZW]}}
20; CHECK: MUL_IEEE * T{{[0-9]+\.[XYZW]}}
21define void @fmul_v2f32(<2 x float> addrspace(1)* %out, <2 x float> %a, <2 x float> %b) {
22entry:
23 %0 = fmul <2 x float> %a, %b
24 store <2 x float> %0, <2 x float> addrspace(1)* %out
25 ret void
26}
27
Tom Stellard5a6b0d82013-04-19 02:10:53 +000028; CHECK: @fmul_v4f32
Tom Stellardfc455472013-08-12 22:33:21 +000029; CHECK: MUL_IEEE * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Vincent Lejeunef97af792013-05-02 21:52:30 +000030; CHECK: MUL_IEEE * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Tom Stellardca69a532013-07-31 20:43:27 +000031; CHECK: MUL_IEEE * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Vincent Lejeunef97af792013-05-02 21:52:30 +000032; CHECK: MUL_IEEE * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Tom Stellard5a6b0d82013-04-19 02:10:53 +000033
34define void @fmul_v4f32(<4 x float> addrspace(1)* %out, <4 x float> addrspace(1)* %in) {
35 %b_ptr = getelementptr <4 x float> addrspace(1)* %in, i32 1
36 %a = load <4 x float> addrspace(1) * %in
37 %b = load <4 x float> addrspace(1) * %b_ptr
38 %result = fmul <4 x float> %a, %b
39 store <4 x float> %result, <4 x float> addrspace(1)* %out
40 ret void
41}