blob: a40e818c12ce502fe4d469c3ef1239abbb8d28a4 [file] [log] [blame]
Tom Stellard5a6b0d82013-04-19 02:10:53 +00001; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck %s
Tom Stellard75aadc22012-12-11 21:25:42 +00002
Tom Stellard5a6b0d82013-04-19 02:10:53 +00003; CHECK: @fmul_f32
Vincent Lejeune4b5b8492013-06-05 20:27:35 +00004; CHECK: MUL_IEEE * {{T[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Tom Stellard75aadc22012-12-11 21:25:42 +00005
Tom Stellard5a6b0d82013-04-19 02:10:53 +00006define void @fmul_f32() {
Tom Stellard75aadc22012-12-11 21:25:42 +00007 %r0 = call float @llvm.R600.load.input(i32 0)
8 %r1 = call float @llvm.R600.load.input(i32 1)
9 %r2 = fmul float %r0, %r1
10 call void @llvm.AMDGPU.store.output(float %r2, i32 0)
11 ret void
12}
13
14declare float @llvm.R600.load.input(i32) readnone
15
16declare void @llvm.AMDGPU.store.output(float, i32)
17
Tom Stellard5a6b0d82013-04-19 02:10:53 +000018; CHECK: @fmul_v4f32
19; CHECK: MUL_IEEE T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Vincent Lejeunef97af792013-05-02 21:52:30 +000020; CHECK: MUL_IEEE * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Tom Stellardca69a532013-07-31 20:43:27 +000021; CHECK: MUL_IEEE * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Vincent Lejeunef97af792013-05-02 21:52:30 +000022; CHECK: MUL_IEEE * T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Tom Stellard5a6b0d82013-04-19 02:10:53 +000023
24define void @fmul_v4f32(<4 x float> addrspace(1)* %out, <4 x float> addrspace(1)* %in) {
25 %b_ptr = getelementptr <4 x float> addrspace(1)* %in, i32 1
26 %a = load <4 x float> addrspace(1) * %in
27 %b = load <4 x float> addrspace(1) * %b_ptr
28 %result = fmul <4 x float> %a, %b
29 store <4 x float> %result, <4 x float> addrspace(1)* %out
30 ret void
31}