blob: 795e9927cfaffbe28f421f9b67ef3f2934023414 [file] [log] [blame]
Matt Arsenault7836f892016-01-20 21:22:21 +00001//===-- AMDGPUISelDAGToDAG.cpp - A dag to dag inst selector for AMDGPU ----===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
Matt Arsenault592d0682015-12-01 23:04:05 +000014
Tom Stellard75aadc22012-12-11 21:25:42 +000015#include "AMDGPUInstrInfo.h"
Tom Stellardbc4497b2016-02-12 23:45:29 +000016#include "AMDGPUIntrinsicInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "AMDGPUISelLowering.h" // For AMDGPUISD
Tom Stellard2e59a452014-06-13 01:32:00 +000018#include "AMDGPUSubtarget.h"
Christian Konigf82901a2013-02-26 17:52:23 +000019#include "SIISelLowering.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000020#include "SIMachineFunctionInfo.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000021#include "llvm/CodeGen/FunctionLoweringInfo.h"
Matt Arsenaultf43c2a02016-03-23 21:49:25 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Matt Arsenaultd9d659a2015-11-03 22:30:08 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000024#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/CodeGen/SelectionDAGISel.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000026#include "llvm/IR/DiagnosticInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28using namespace llvm;
29
Matt Arsenaultd2759212016-02-13 01:24:08 +000030namespace llvm {
31class R600InstrInfo;
32}
33
Tom Stellard75aadc22012-12-11 21:25:42 +000034//===----------------------------------------------------------------------===//
35// Instruction Selector Implementation
36//===----------------------------------------------------------------------===//
37
38namespace {
Tom Stellardbc4497b2016-02-12 23:45:29 +000039
40static bool isCBranchSCC(const SDNode *N) {
41 assert(N->getOpcode() == ISD::BRCOND);
42 if (!N->hasOneUse())
43 return false;
44
45 SDValue Cond = N->getOperand(1);
46 if (Cond.getOpcode() == ISD::CopyToReg)
47 Cond = Cond.getOperand(2);
48 return Cond.getOpcode() == ISD::SETCC &&
49 Cond.getOperand(0).getValueType() == MVT::i32 &&
50 Cond.hasOneUse();
51}
52
Tom Stellard75aadc22012-12-11 21:25:42 +000053/// AMDGPU specific code to select AMDGPU machine instructions for
54/// SelectionDAG operations.
55class AMDGPUDAGToDAGISel : public SelectionDAGISel {
56 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
57 // make the right decision when generating code for different targets.
Eric Christopher7792e322015-01-30 23:24:40 +000058 const AMDGPUSubtarget *Subtarget;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000059
Tom Stellard75aadc22012-12-11 21:25:42 +000060public:
61 AMDGPUDAGToDAGISel(TargetMachine &TM);
62 virtual ~AMDGPUDAGToDAGISel();
Eric Christopher7792e322015-01-30 23:24:40 +000063 bool runOnMachineFunction(MachineFunction &MF) override;
Craig Topper5656db42014-04-29 07:57:24 +000064 SDNode *Select(SDNode *N) override;
65 const char *getPassName() const override;
Matt Arsenault4bf43d42015-09-25 17:27:08 +000066 void PreprocessISelDAG() override;
Craig Topper5656db42014-04-29 07:57:24 +000067 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000068
69private:
Tom Stellard7ed0b522014-04-03 20:19:27 +000070 bool isInlineImmediate(SDNode *N) const;
Vincent Lejeunec6896792013-06-04 23:17:15 +000071 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000072 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000073 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000074 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000075
76 // Complex pattern selectors
77 bool SelectADDRParam(SDValue Addr, SDValue& R1, SDValue& R2);
78 bool SelectADDR(SDValue N, SDValue &R1, SDValue &R2);
79 bool SelectADDR64(SDValue N, SDValue &R1, SDValue &R2);
80
81 static bool checkType(const Value *ptr, unsigned int addrspace);
Nick Lewyckyaad475b2014-04-15 07:22:52 +000082 static bool checkPrivateAddress(const MachineMemOperand *Op);
Tom Stellard75aadc22012-12-11 21:25:42 +000083
Jan Vesely43b7b5b2016-04-07 19:23:11 +000084 static bool isGlobalStore(const MemSDNode *N);
85 static bool isFlatStore(const MemSDNode *N);
Tom Stellard75aadc22012-12-11 21:25:42 +000086 static bool isPrivateStore(const StoreSDNode *N);
87 static bool isLocalStore(const StoreSDNode *N);
88 static bool isRegionStore(const StoreSDNode *N);
89
Matt Arsenault2aabb062013-06-18 23:37:58 +000090 bool isCPLoad(const LoadSDNode *N) const;
Jan Vesely43b7b5b2016-04-07 19:23:11 +000091 bool isConstantLoad(const MemSDNode *N, int cbID) const;
92 bool isGlobalLoad(const MemSDNode *N) const;
93 bool isFlatLoad(const MemSDNode *N) const;
Matt Arsenault2aabb062013-06-18 23:37:58 +000094 bool isParamLoad(const LoadSDNode *N) const;
95 bool isPrivateLoad(const LoadSDNode *N) const;
96 bool isLocalLoad(const LoadSDNode *N) const;
97 bool isRegionLoad(const LoadSDNode *N) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000098
Tom Stellardbc4497b2016-02-12 23:45:29 +000099 bool isUniformBr(const SDNode *N) const;
100
Tom Stellard381a94a2015-05-12 15:00:49 +0000101 SDNode *glueCopyToM0(SDNode *N) const;
102
Tom Stellarddf94dc32013-08-14 23:24:24 +0000103 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +0000104 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000105 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
106 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +0000107 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000108 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000109 bool isDSOffsetLegal(const SDValue &Base, unsigned Offset,
110 unsigned OffsetBits) const;
111 bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000112 bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0,
113 SDValue &Offset1) const;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000114 bool SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000115 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
116 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
117 SDValue &TFE) const;
118 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000119 SDValue &SOffset, SDValue &Offset, SDValue &GLC,
120 SDValue &SLC, SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000121 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000122 SDValue &VAddr, SDValue &SOffset, SDValue &Offset,
Tom Stellard7980fc82014-09-25 18:30:26 +0000123 SDValue &SLC) const;
Tom Stellardb02094e2014-07-21 15:45:01 +0000124 bool SelectMUBUFScratch(SDValue Addr, SDValue &RSrc, SDValue &VAddr,
125 SDValue &SOffset, SDValue &ImmOffset) const;
Tom Stellard155bbb72014-08-11 22:18:17 +0000126 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
127 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +0000128 SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000129 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
130 SDValue &Offset, SDValue &GLC) const;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000131 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
132 SDValue &Offset) const;
Nicolai Haehnle3003ba02016-03-18 16:24:20 +0000133 void SelectMUBUFConstant(SDValue Constant,
134 SDValue &SOffset,
135 SDValue &ImmOffset) const;
136 bool SelectMUBUFIntrinsicOffset(SDValue Offset, SDValue &SOffset,
137 SDValue &ImmOffset) const;
138 bool SelectMUBUFIntrinsicVOffset(SDValue Offset, SDValue &SOffset,
139 SDValue &ImmOffset, SDValue &VOffset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000140 bool SelectSMRDOffset(SDValue ByteOffsetNode, SDValue &Offset,
141 bool &Imm) const;
142 bool SelectSMRD(SDValue Addr, SDValue &SBase, SDValue &Offset,
143 bool &Imm) const;
144 bool SelectSMRDImm(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000145 bool SelectSMRDImm32(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000146 bool SelectSMRDSgpr(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
147 bool SelectSMRDBufferImm(SDValue Addr, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000148 bool SelectSMRDBufferImm32(SDValue Addr, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000149 bool SelectSMRDBufferSgpr(SDValue Addr, SDValue &Offset) const;
Matt Arsenault3f981402014-09-15 15:41:53 +0000150 SDNode *SelectAddrSpaceCast(SDNode *N);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000151 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000152 bool SelectVOP3NoMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000153 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
154 SDValue &Clamp, SDValue &Omod) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000155 bool SelectVOP3NoMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
156 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000157
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000158 bool SelectVOP3Mods0Clamp(SDValue In, SDValue &Src, SDValue &SrcMods,
159 SDValue &Omod) const;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000160 bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods,
161 SDValue &Clamp,
162 SDValue &Omod) const;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000163
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000164 SDNode *SelectADD_SUB_I64(SDNode *N);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000165 SDNode *SelectDIV_SCALE(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000166
Marek Olsak9b728682015-03-24 13:40:27 +0000167 SDNode *getS_BFE(unsigned Opcode, SDLoc DL, SDValue Val,
168 uint32_t Offset, uint32_t Width);
169 SDNode *SelectS_BFEFromShifts(SDNode *N);
170 SDNode *SelectS_BFE(SDNode *N);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000171 SDNode *SelectBRCOND(SDNode *N);
Marek Olsak9b728682015-03-24 13:40:27 +0000172
Tom Stellard75aadc22012-12-11 21:25:42 +0000173 // Include the pieces autogenerated from the target description.
174#include "AMDGPUGenDAGISel.inc"
175};
176} // end anonymous namespace
177
178/// \brief This pass converts a legalized DAG into a AMDGPU-specific
179// DAG, ready for instruction scheduling.
Matt Arsenault209a7b92014-04-18 07:40:20 +0000180FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000181 return new AMDGPUDAGToDAGISel(TM);
182}
183
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000184AMDGPUDAGToDAGISel::AMDGPUDAGToDAGISel(TargetMachine &TM)
Eric Christopher7792e322015-01-30 23:24:40 +0000185 : SelectionDAGISel(TM) {}
186
187bool AMDGPUDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
188 Subtarget = &static_cast<const AMDGPUSubtarget &>(MF.getSubtarget());
189 return SelectionDAGISel::runOnMachineFunction(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +0000190}
191
192AMDGPUDAGToDAGISel::~AMDGPUDAGToDAGISel() {
193}
194
Tom Stellard7ed0b522014-04-03 20:19:27 +0000195bool AMDGPUDAGToDAGISel::isInlineImmediate(SDNode *N) const {
196 const SITargetLowering *TL
197 = static_cast<const SITargetLowering *>(getTargetLowering());
198 return TL->analyzeImmediate(N) == 0;
199}
200
Tom Stellarddf94dc32013-08-14 23:24:24 +0000201/// \brief Determine the register class for \p OpNo
202/// \returns The register class of the virtual register that will be used for
203/// the given operand number \OpNo or NULL if the register class cannot be
204/// determined.
205const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
206 unsigned OpNo) const {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000207 if (!N->isMachineOpcode())
208 return nullptr;
209
Tom Stellarddf94dc32013-08-14 23:24:24 +0000210 switch (N->getMachineOpcode()) {
211 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000212 const MCInstrDesc &Desc =
Eric Christopher7792e322015-01-30 23:24:40 +0000213 Subtarget->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000214 unsigned OpIdx = Desc.getNumDefs() + OpNo;
215 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000216 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000217 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000218 if (RegClass == -1)
219 return nullptr;
220
Eric Christopher7792e322015-01-30 23:24:40 +0000221 return Subtarget->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000222 }
223 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000224 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000225 const TargetRegisterClass *SuperRC =
Eric Christopher7792e322015-01-30 23:24:40 +0000226 Subtarget->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000227
228 SDValue SubRegOp = N->getOperand(OpNo + 1);
229 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopher7792e322015-01-30 23:24:40 +0000230 return Subtarget->getRegisterInfo()->getSubClassWithSubReg(SuperRC,
231 SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000232 }
233 }
234}
235
Tom Stellard75aadc22012-12-11 21:25:42 +0000236bool AMDGPUDAGToDAGISel::SelectADDRParam(
Matt Arsenault209a7b92014-04-18 07:40:20 +0000237 SDValue Addr, SDValue& R1, SDValue& R2) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000238
239 if (Addr.getOpcode() == ISD::FrameIndex) {
240 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
241 R1 = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000242 R2 = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000243 } else {
244 R1 = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000245 R2 = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000246 }
247 } else if (Addr.getOpcode() == ISD::ADD) {
248 R1 = Addr.getOperand(0);
249 R2 = Addr.getOperand(1);
250 } else {
251 R1 = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000252 R2 = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000253 }
254 return true;
255}
256
257bool AMDGPUDAGToDAGISel::SelectADDR(SDValue Addr, SDValue& R1, SDValue& R2) {
258 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
259 Addr.getOpcode() == ISD::TargetGlobalAddress) {
260 return false;
261 }
262 return SelectADDRParam(Addr, R1, R2);
263}
264
265
266bool AMDGPUDAGToDAGISel::SelectADDR64(SDValue Addr, SDValue& R1, SDValue& R2) {
267 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
268 Addr.getOpcode() == ISD::TargetGlobalAddress) {
269 return false;
270 }
271
272 if (Addr.getOpcode() == ISD::FrameIndex) {
273 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
274 R1 = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i64);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000275 R2 = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i64);
Tom Stellard75aadc22012-12-11 21:25:42 +0000276 } else {
277 R1 = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000278 R2 = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i64);
Tom Stellard75aadc22012-12-11 21:25:42 +0000279 }
280 } else if (Addr.getOpcode() == ISD::ADD) {
281 R1 = Addr.getOperand(0);
282 R2 = Addr.getOperand(1);
283 } else {
284 R1 = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000285 R2 = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i64);
Tom Stellard75aadc22012-12-11 21:25:42 +0000286 }
287 return true;
288}
289
Tom Stellard381a94a2015-05-12 15:00:49 +0000290SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const {
291 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
292 !checkType(cast<MemSDNode>(N)->getMemOperand()->getValue(),
293 AMDGPUAS::LOCAL_ADDRESS))
294 return N;
295
296 const SITargetLowering& Lowering =
297 *static_cast<const SITargetLowering*>(getTargetLowering());
298
299 // Write max value to m0 before each load operation
300
301 SDValue M0 = Lowering.copyToM0(*CurDAG, CurDAG->getEntryNode(), SDLoc(N),
302 CurDAG->getTargetConstant(-1, SDLoc(N), MVT::i32));
303
304 SDValue Glue = M0.getValue(1);
305
306 SmallVector <SDValue, 8> Ops;
307 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
308 Ops.push_back(N->getOperand(i));
309 }
310 Ops.push_back(Glue);
311 CurDAG->MorphNodeTo(N, N->getOpcode(), N->getVTList(), Ops);
312
313 return N;
314}
315
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000316static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) {
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000317 switch (NumVectorElts) {
318 case 1:
319 return AMDGPU::SReg_32RegClassID;
320 case 2:
321 return AMDGPU::SReg_64RegClassID;
322 case 4:
323 return AMDGPU::SReg_128RegClassID;
324 case 8:
325 return AMDGPU::SReg_256RegClassID;
326 case 16:
327 return AMDGPU::SReg_512RegClassID;
328 }
329
330 llvm_unreachable("invalid vector size");
331}
332
Tom Stellard75aadc22012-12-11 21:25:42 +0000333SDNode *AMDGPUDAGToDAGISel::Select(SDNode *N) {
334 unsigned int Opc = N->getOpcode();
335 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000336 N->setNodeId(-1);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000337 return nullptr; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000338 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000339
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000340 if (isa<AtomicSDNode>(N) ||
341 (Opc == AMDGPUISD::ATOMIC_INC || Opc == AMDGPUISD::ATOMIC_DEC))
Tom Stellard381a94a2015-05-12 15:00:49 +0000342 N = glueCopyToM0(N);
343
Tom Stellard75aadc22012-12-11 21:25:42 +0000344 switch (Opc) {
345 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000346 // We are selecting i64 ADD here instead of custom lower it during
347 // DAG legalization, so we can fold some i64 ADDs used for address
348 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000349 case ISD::ADD:
350 case ISD::SUB: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000351 if (N->getValueType(0) != MVT::i64 ||
Eric Christopher7792e322015-01-30 23:24:40 +0000352 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Tom Stellard1f15bff2014-02-25 21:36:18 +0000353 break;
354
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000355 return SelectADD_SUB_I64(N);
Tom Stellard1f15bff2014-02-25 21:36:18 +0000356 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000357 case ISD::SCALAR_TO_VECTOR:
Tom Stellard880a80a2014-06-17 16:53:14 +0000358 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000359 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000360 unsigned RegClassID;
Eric Christopher7792e322015-01-30 23:24:40 +0000361 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
Tom Stellard8e5da412013-08-14 23:24:32 +0000362 EVT VT = N->getValueType(0);
363 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000364 EVT EltVT = VT.getVectorElementType();
365 assert(EltVT.bitsEq(MVT::i32));
Eric Christopher7792e322015-01-30 23:24:40 +0000366 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000367 RegClassID = selectSGPRVectorRegClassID(NumVectorElts);
Tom Stellard8e5da412013-08-14 23:24:32 +0000368 } else {
369 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
370 // that adds a 128 bits reg copy when going through TwoAddressInstructions
371 // pass. We want to avoid 128 bits copies as much as possible because they
372 // can't be bundled by our scheduler.
373 switch(NumVectorElts) {
374 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
Tom Stellard880a80a2014-06-17 16:53:14 +0000375 case 4:
376 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
377 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
378 else
379 RegClassID = AMDGPU::R600_Reg128RegClassID;
380 break;
Tom Stellard8e5da412013-08-14 23:24:32 +0000381 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
382 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000383 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000384
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000385 SDLoc DL(N);
386 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Tom Stellard8e5da412013-08-14 23:24:32 +0000387
388 if (NumVectorElts == 1) {
Matt Arsenault064c2062014-06-11 17:40:32 +0000389 return CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT,
Tom Stellard8e5da412013-08-14 23:24:32 +0000390 N->getOperand(0), RegClass);
Tom Stellard0344cdf2013-08-01 15:23:42 +0000391 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000392
393 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
394 "supported yet");
395 // 16 = Max Num Vector Elements
396 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
397 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000398 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000399
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000400 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000401 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000402 unsigned NOps = N->getNumOperands();
403 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000404 // XXX: Why is this here?
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000405 if (isa<RegisterSDNode>(N->getOperand(i))) {
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000406 IsRegSeq = false;
407 break;
408 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000409 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
410 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000411 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL,
412 MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000413 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000414
415 if (NOps != NumVectorElts) {
416 // Fill in the missing undef elements if this was a scalar_to_vector.
417 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
418
419 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000420 DL, EltVT);
Matt Arsenault064c2062014-06-11 17:40:32 +0000421 for (unsigned i = NOps; i < NumVectorElts; ++i) {
422 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
423 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000424 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, MVT::i32);
Matt Arsenault064c2062014-06-11 17:40:32 +0000425 }
426 }
427
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000428 if (!IsRegSeq)
429 break;
430 return CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(),
Craig Topper481fb282014-04-27 19:21:11 +0000431 RegSeqArgs);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000432 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000433 case ISD::BUILD_PAIR: {
434 SDValue RC, SubReg0, SubReg1;
Eric Christopher7792e322015-01-30 23:24:40 +0000435 if (Subtarget->getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000436 break;
437 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000438 SDLoc DL(N);
Tom Stellard754f80f2013-04-05 23:31:51 +0000439 if (N->getValueType(0) == MVT::i128) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000440 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32);
441 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32);
442 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000443 } else if (N->getValueType(0) == MVT::i64) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000444 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32);
445 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
446 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000447 } else {
448 llvm_unreachable("Unhandled value type for BUILD_PAIR");
449 }
450 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
451 N->getOperand(1), SubReg1 };
452 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000453 DL, N->getValueType(0), Ops);
Tom Stellard754f80f2013-04-05 23:31:51 +0000454 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000455
456 case ISD::Constant:
457 case ISD::ConstantFP: {
Eric Christopher7792e322015-01-30 23:24:40 +0000458 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellard7ed0b522014-04-03 20:19:27 +0000459 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
460 break;
461
462 uint64_t Imm;
463 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
464 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
465 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000466 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000467 Imm = C->getZExtValue();
468 }
469
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000470 SDLoc DL(N);
471 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
472 CurDAG->getConstant(Imm & 0xFFFFFFFF, DL,
473 MVT::i32));
474 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
475 CurDAG->getConstant(Imm >> 32, DL, MVT::i32));
Tom Stellard7ed0b522014-04-03 20:19:27 +0000476 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000477 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
478 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
479 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
Tom Stellard7ed0b522014-04-03 20:19:27 +0000480 };
481
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000482 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
Tom Stellard7ed0b522014-04-03 20:19:27 +0000483 N->getValueType(0), Ops);
484 }
Matt Arsenault4bf43d42015-09-25 17:27:08 +0000485 case ISD::LOAD:
Tom Stellard096b8c12015-02-04 20:49:49 +0000486 case ISD::STORE: {
Tom Stellard381a94a2015-05-12 15:00:49 +0000487 N = glueCopyToM0(N);
Tom Stellard096b8c12015-02-04 20:49:49 +0000488 break;
489 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000490
491 case AMDGPUISD::BFE_I32:
492 case AMDGPUISD::BFE_U32: {
Eric Christopher7792e322015-01-30 23:24:40 +0000493 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Matt Arsenault78b86702014-04-18 05:19:26 +0000494 break;
495
496 // There is a scalar version available, but unlike the vector version which
497 // has a separate operand for the offset and width, the scalar version packs
498 // the width and offset into a single operand. Try to move to the scalar
499 // version if the offsets are constant, so that we can try to keep extended
500 // loads of kernel arguments in SGPRs.
501
502 // TODO: Technically we could try to pattern match scalar bitshifts of
503 // dynamic values, but it's probably not useful.
504 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
505 if (!Offset)
506 break;
507
508 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
509 if (!Width)
510 break;
511
512 bool Signed = Opc == AMDGPUISD::BFE_I32;
513
Matt Arsenault78b86702014-04-18 05:19:26 +0000514 uint32_t OffsetVal = Offset->getZExtValue();
515 uint32_t WidthVal = Width->getZExtValue();
516
Marek Olsak9b728682015-03-24 13:40:27 +0000517 return getS_BFE(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32, SDLoc(N),
518 N->getOperand(0), OffsetVal, WidthVal);
Matt Arsenault78b86702014-04-18 05:19:26 +0000519 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000520 case AMDGPUISD::DIV_SCALE: {
521 return SelectDIV_SCALE(N);
522 }
Tom Stellard3457a842014-10-09 19:06:00 +0000523 case ISD::CopyToReg: {
524 const SITargetLowering& Lowering =
525 *static_cast<const SITargetLowering*>(getTargetLowering());
526 Lowering.legalizeTargetIndependentNode(N, *CurDAG);
527 break;
528 }
Matt Arsenault3f981402014-09-15 15:41:53 +0000529 case ISD::ADDRSPACECAST:
530 return SelectAddrSpaceCast(N);
Marek Olsak9b728682015-03-24 13:40:27 +0000531 case ISD::AND:
532 case ISD::SRL:
533 case ISD::SRA:
534 if (N->getValueType(0) != MVT::i32 ||
535 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
536 break;
537
538 return SelectS_BFE(N);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000539 case ISD::BRCOND:
540 return SelectBRCOND(N);
Tom Stellard75aadc22012-12-11 21:25:42 +0000541 }
Tom Stellard3457a842014-10-09 19:06:00 +0000542
Vincent Lejeune0167a312013-09-12 23:45:00 +0000543 return SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000544}
545
Matt Arsenault209a7b92014-04-18 07:40:20 +0000546bool AMDGPUDAGToDAGISel::checkType(const Value *Ptr, unsigned AS) {
547 assert(AS != 0 && "Use checkPrivateAddress instead.");
548 if (!Ptr)
Tom Stellard75aadc22012-12-11 21:25:42 +0000549 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000550
551 return Ptr->getType()->getPointerAddressSpace() == AS;
Tom Stellard75aadc22012-12-11 21:25:42 +0000552}
553
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000554bool AMDGPUDAGToDAGISel::checkPrivateAddress(const MachineMemOperand *Op) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000555 if (Op->getPseudoValue())
556 return true;
557
558 if (PointerType *PT = dyn_cast<PointerType>(Op->getValue()->getType()))
559 return PT->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
560
561 return false;
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000562}
563
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000564bool AMDGPUDAGToDAGISel::isGlobalStore(const MemSDNode *N) {
565 if (!N->writeMem())
566 return false;
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000567 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::GLOBAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000568}
569
570bool AMDGPUDAGToDAGISel::isPrivateStore(const StoreSDNode *N) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000571 const Value *MemVal = N->getMemOperand()->getValue();
572 return (!checkType(MemVal, AMDGPUAS::LOCAL_ADDRESS) &&
573 !checkType(MemVal, AMDGPUAS::GLOBAL_ADDRESS) &&
574 !checkType(MemVal, AMDGPUAS::REGION_ADDRESS));
Tom Stellard75aadc22012-12-11 21:25:42 +0000575}
576
577bool AMDGPUDAGToDAGISel::isLocalStore(const StoreSDNode *N) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000578 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::LOCAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000579}
580
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000581bool AMDGPUDAGToDAGISel::isFlatStore(const MemSDNode *N) {
582 if (!N->writeMem())
583 return false;
Matt Arsenault3f981402014-09-15 15:41:53 +0000584 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::FLAT_ADDRESS);
585}
586
Tom Stellard75aadc22012-12-11 21:25:42 +0000587bool AMDGPUDAGToDAGISel::isRegionStore(const StoreSDNode *N) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000588 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::REGION_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000589}
590
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000591bool AMDGPUDAGToDAGISel::isConstantLoad(const MemSDNode *N, int CbId) const {
592 if (!N->readMem())
593 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000594 const Value *MemVal = N->getMemOperand()->getValue();
595 if (CbId == -1)
596 return checkType(MemVal, AMDGPUAS::CONSTANT_ADDRESS);
597
598 return checkType(MemVal, AMDGPUAS::CONSTANT_BUFFER_0 + CbId);
Tom Stellard75aadc22012-12-11 21:25:42 +0000599}
600
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000601bool AMDGPUDAGToDAGISel::isGlobalLoad(const MemSDNode *N) const {
602 if (!N->readMem())
603 return false;
Eric Christopher7792e322015-01-30 23:24:40 +0000604 if (N->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS)
605 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
606 N->getMemoryVT().bitsLT(MVT::i32))
Tom Stellard8cb0e472013-07-23 23:54:56 +0000607 return true;
Eric Christopher7792e322015-01-30 23:24:40 +0000608
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000609 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::GLOBAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000610}
611
Matt Arsenault2aabb062013-06-18 23:37:58 +0000612bool AMDGPUDAGToDAGISel::isParamLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000613 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::PARAM_I_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000614}
615
Matt Arsenault2aabb062013-06-18 23:37:58 +0000616bool AMDGPUDAGToDAGISel::isLocalLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000617 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::LOCAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000618}
619
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000620bool AMDGPUDAGToDAGISel::isFlatLoad(const MemSDNode *N) const {
621 if (!N->readMem())
622 return false;
Matt Arsenault3f981402014-09-15 15:41:53 +0000623 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::FLAT_ADDRESS);
624}
625
Matt Arsenault2aabb062013-06-18 23:37:58 +0000626bool AMDGPUDAGToDAGISel::isRegionLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000627 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::REGION_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000628}
629
Matt Arsenault2aabb062013-06-18 23:37:58 +0000630bool AMDGPUDAGToDAGISel::isCPLoad(const LoadSDNode *N) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000631 MachineMemOperand *MMO = N->getMemOperand();
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000632 if (checkPrivateAddress(N->getMemOperand())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000633 if (MMO) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000634 const PseudoSourceValue *PSV = MMO->getPseudoValue();
Alex Lorenze40c8a22015-08-11 23:09:45 +0000635 if (PSV && PSV->isConstantPool()) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000636 return true;
637 }
638 }
639 }
640 return false;
641}
642
Matt Arsenault2aabb062013-06-18 23:37:58 +0000643bool AMDGPUDAGToDAGISel::isPrivateLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000644 if (checkPrivateAddress(N->getMemOperand())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000645 // Check to make sure we are not a constant pool load or a constant load
646 // that is marked as a private load
647 if (isCPLoad(N) || isConstantLoad(N, -1)) {
648 return false;
649 }
650 }
Matt Arsenault209a7b92014-04-18 07:40:20 +0000651
652 const Value *MemVal = N->getMemOperand()->getValue();
Matt Arsenault8226fc42016-03-02 23:00:21 +0000653 return !checkType(MemVal, AMDGPUAS::LOCAL_ADDRESS) &&
654 !checkType(MemVal, AMDGPUAS::GLOBAL_ADDRESS) &&
655 !checkType(MemVal, AMDGPUAS::FLAT_ADDRESS) &&
656 !checkType(MemVal, AMDGPUAS::REGION_ADDRESS) &&
657 !checkType(MemVal, AMDGPUAS::CONSTANT_ADDRESS) &&
658 !checkType(MemVal, AMDGPUAS::PARAM_D_ADDRESS) &&
659 !checkType(MemVal, AMDGPUAS::PARAM_I_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000660}
661
Tom Stellardbc4497b2016-02-12 23:45:29 +0000662bool AMDGPUDAGToDAGISel::isUniformBr(const SDNode *N) const {
663 const BasicBlock *BB = FuncInfo->MBB->getBasicBlock();
664 return BB->getTerminator()->getMetadata("amdgpu.uniform");
665}
666
Tom Stellard75aadc22012-12-11 21:25:42 +0000667const char *AMDGPUDAGToDAGISel::getPassName() const {
668 return "AMDGPU DAG->DAG Pattern Instruction Selection";
669}
670
Tom Stellard41fc7852013-07-23 01:48:42 +0000671//===----------------------------------------------------------------------===//
672// Complex Patterns
673//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000674
Tom Stellard365366f2013-01-23 02:09:06 +0000675bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000676 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000677 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000678 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, SDLoc(Addr),
679 true);
Tom Stellard365366f2013-01-23 02:09:06 +0000680 return true;
681 }
682 return false;
683}
684
685bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
686 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000687 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000688 BaseReg = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000689 Offset = CurDAG->getIntPtrConstant(0, SDLoc(Addr), true);
Tom Stellard365366f2013-01-23 02:09:06 +0000690 return true;
691 }
692 return false;
693}
694
Tom Stellard75aadc22012-12-11 21:25:42 +0000695bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
696 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000697 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000698
699 if (Addr.getOpcode() == ISD::ADD
700 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
701 && isInt<16>(IMMOffset->getZExtValue())) {
702
703 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000704 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
705 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000706 return true;
707 // If the pointer address is constant, we can move it to the offset field.
708 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
709 && isInt<16>(IMMOffset->getZExtValue())) {
710 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000711 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000712 AMDGPU::ZERO, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000713 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
714 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000715 return true;
716 }
717
718 // Default case, no offset
719 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000720 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000721 return true;
722}
723
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000724bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
725 SDValue &Offset) {
726 ConstantSDNode *C;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000727 SDLoc DL(Addr);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000728
729 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
730 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000731 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000732 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
733 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
734 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000735 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000736 } else {
737 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000738 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000739 }
740
741 return true;
742}
Christian Konigd910b7d2013-02-26 17:52:16 +0000743
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000744SDNode *AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000745 SDLoc DL(N);
746 SDValue LHS = N->getOperand(0);
747 SDValue RHS = N->getOperand(1);
748
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000749 bool IsAdd = (N->getOpcode() == ISD::ADD);
750
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000751 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
752 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000753
754 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
755 DL, MVT::i32, LHS, Sub0);
756 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
757 DL, MVT::i32, LHS, Sub1);
758
759 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
760 DL, MVT::i32, RHS, Sub0);
761 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
762 DL, MVT::i32, RHS, Sub1);
763
764 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000765 SDValue AddLoArgs[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
766
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000767
Tom Stellard80942a12014-09-05 14:07:59 +0000768 unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000769 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
770
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000771 SDNode *AddLo = CurDAG->getMachineNode( Opc, DL, VTList, AddLoArgs);
772 SDValue Carry(AddLo, 1);
773 SDNode *AddHi
774 = CurDAG->getMachineNode(CarryOpc, DL, MVT::i32,
775 SDValue(Hi0, 0), SDValue(Hi1, 0), Carry);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000776
777 SDValue Args[5] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000778 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000779 SDValue(AddLo,0),
780 Sub0,
781 SDValue(AddHi,0),
782 Sub1,
783 };
784 return CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, MVT::i64, Args);
785}
786
Matt Arsenault044f1d12015-02-14 04:24:28 +0000787// We need to handle this here because tablegen doesn't support matching
788// instructions with multiple outputs.
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000789SDNode *AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
790 SDLoc SL(N);
791 EVT VT = N->getValueType(0);
792
793 assert(VT == MVT::f32 || VT == MVT::f64);
794
795 unsigned Opc
796 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
797
NAKAMURA Takumi84965032015-09-22 11:14:12 +0000798 // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp,
799 // omod
Matt Arsenault044f1d12015-02-14 04:24:28 +0000800 SDValue Ops[8];
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000801
Matt Arsenault044f1d12015-02-14 04:24:28 +0000802 SelectVOP3Mods0(N->getOperand(0), Ops[1], Ops[0], Ops[6], Ops[7]);
803 SelectVOP3Mods(N->getOperand(1), Ops[3], Ops[2]);
804 SelectVOP3Mods(N->getOperand(2), Ops[5], Ops[4]);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000805 return CurDAG->SelectNodeTo(N, Opc, VT, MVT::i1, Ops);
806}
807
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000808bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset,
809 unsigned OffsetBits) const {
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000810 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
811 (OffsetBits == 8 && !isUInt<8>(Offset)))
812 return false;
813
Matt Arsenault706f9302015-07-06 16:01:58 +0000814 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS ||
815 Subtarget->unsafeDSOffsetFoldingEnabled())
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000816 return true;
817
818 // On Southern Islands instruction with a negative base value and an offset
819 // don't seem to work.
820 return CurDAG->SignBitIsZero(Base);
821}
822
823bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base,
824 SDValue &Offset) const {
825 if (CurDAG->isBaseWithConstantOffset(Addr)) {
826 SDValue N0 = Addr.getOperand(0);
827 SDValue N1 = Addr.getOperand(1);
828 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
829 if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) {
830 // (add n0, c0)
831 Base = N0;
832 Offset = N1;
833 return true;
834 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000835 } else if (Addr.getOpcode() == ISD::SUB) {
836 // sub C, x -> add (sub 0, x), C
837 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
838 int64_t ByteOffset = C->getSExtValue();
839 if (isUInt<16>(ByteOffset)) {
840 SDLoc DL(Addr);
841 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000842
Matt Arsenault966a94f2015-09-08 19:34:22 +0000843 // XXX - This is kind of hacky. Create a dummy sub node so we can check
844 // the known bits in isDSOffsetLegal. We need to emit the selected node
845 // here, so this is thrown away.
846 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
847 Zero, Addr.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000848
Matt Arsenault966a94f2015-09-08 19:34:22 +0000849 if (isDSOffsetLegal(Sub, ByteOffset, 16)) {
850 MachineSDNode *MachineSub
851 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
852 Zero, Addr.getOperand(1));
853
854 Base = SDValue(MachineSub, 0);
855 Offset = Addr.getOperand(0);
856 return true;
857 }
858 }
859 }
860 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
861 // If we have a constant address, prefer to put the constant into the
862 // offset. This can save moves to load the constant address since multiple
863 // operations can share the zero base address register, and enables merging
864 // into read2 / write2 instructions.
865
866 SDLoc DL(Addr);
867
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000868 if (isUInt<16>(CAddr->getZExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000869 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardc8d79202014-10-15 21:08:59 +0000870 MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000871 DL, MVT::i32, Zero);
Tom Stellardc8d79202014-10-15 21:08:59 +0000872 Base = SDValue(MovZero, 0);
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000873 Offset = Addr;
874 return true;
875 }
876 }
877
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000878 // default case
879 Base = Addr;
Matt Arsenault966a94f2015-09-08 19:34:22 +0000880 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000881 return true;
882}
883
Matt Arsenault966a94f2015-09-08 19:34:22 +0000884// TODO: If offset is too big, put low 16-bit into offset.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000885bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base,
886 SDValue &Offset0,
887 SDValue &Offset1) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000888 SDLoc DL(Addr);
889
Tom Stellardf3fc5552014-08-22 18:49:35 +0000890 if (CurDAG->isBaseWithConstantOffset(Addr)) {
891 SDValue N0 = Addr.getOperand(0);
892 SDValue N1 = Addr.getOperand(1);
893 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
894 unsigned DWordOffset0 = C1->getZExtValue() / 4;
895 unsigned DWordOffset1 = DWordOffset0 + 1;
896 // (add n0, c0)
897 if (isDSOffsetLegal(N0, DWordOffset1, 8)) {
898 Base = N0;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000899 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
900 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000901 return true;
902 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000903 } else if (Addr.getOpcode() == ISD::SUB) {
904 // sub C, x -> add (sub 0, x), C
905 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
906 unsigned DWordOffset0 = C->getZExtValue() / 4;
907 unsigned DWordOffset1 = DWordOffset0 + 1;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000908
Matt Arsenault966a94f2015-09-08 19:34:22 +0000909 if (isUInt<8>(DWordOffset0)) {
910 SDLoc DL(Addr);
911 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
912
913 // XXX - This is kind of hacky. Create a dummy sub node so we can check
914 // the known bits in isDSOffsetLegal. We need to emit the selected node
915 // here, so this is thrown away.
916 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
917 Zero, Addr.getOperand(1));
918
919 if (isDSOffsetLegal(Sub, DWordOffset1, 8)) {
920 MachineSDNode *MachineSub
921 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
922 Zero, Addr.getOperand(1));
923
924 Base = SDValue(MachineSub, 0);
925 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
926 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
927 return true;
928 }
929 }
930 }
931 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000932 unsigned DWordOffset0 = CAddr->getZExtValue() / 4;
933 unsigned DWordOffset1 = DWordOffset0 + 1;
934 assert(4 * DWordOffset0 == CAddr->getZExtValue());
935
936 if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000937 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000938 MachineSDNode *MovZero
939 = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000940 DL, MVT::i32, Zero);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000941 Base = SDValue(MovZero, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000942 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
943 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000944 return true;
945 }
946 }
947
Tom Stellardf3fc5552014-08-22 18:49:35 +0000948 // default case
949 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000950 Offset0 = CurDAG->getTargetConstant(0, DL, MVT::i8);
951 Offset1 = CurDAG->getTargetConstant(1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000952 return true;
953}
954
Tom Stellardb02094e2014-07-21 15:45:01 +0000955static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
956 return isUInt<12>(Imm->getZExtValue());
957}
958
Changpeng Fangb41574a2015-12-22 20:55:23 +0000959bool AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000960 SDValue &VAddr, SDValue &SOffset,
961 SDValue &Offset, SDValue &Offen,
962 SDValue &Idxen, SDValue &Addr64,
963 SDValue &GLC, SDValue &SLC,
964 SDValue &TFE) const {
Changpeng Fangb41574a2015-12-22 20:55:23 +0000965 // Subtarget prefers to use flat instruction
966 if (Subtarget->useFlatForGlobal())
967 return false;
968
Tom Stellardb02c2682014-06-24 23:33:07 +0000969 SDLoc DL(Addr);
970
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000971 if (!GLC.getNode())
972 GLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
973 if (!SLC.getNode())
974 SLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000975 TFE = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000976
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000977 Idxen = CurDAG->getTargetConstant(0, DL, MVT::i1);
978 Offen = CurDAG->getTargetConstant(0, DL, MVT::i1);
979 Addr64 = CurDAG->getTargetConstant(0, DL, MVT::i1);
980 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000981
Tom Stellardb02c2682014-06-24 23:33:07 +0000982 if (CurDAG->isBaseWithConstantOffset(Addr)) {
983 SDValue N0 = Addr.getOperand(0);
984 SDValue N1 = Addr.getOperand(1);
985 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
986
Tom Stellard94b72312015-02-11 00:34:35 +0000987 if (N0.getOpcode() == ISD::ADD) {
988 // (add (add N2, N3), C1) -> addr64
989 SDValue N2 = N0.getOperand(0);
990 SDValue N3 = N0.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000991 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard94b72312015-02-11 00:34:35 +0000992 Ptr = N2;
993 VAddr = N3;
994 } else {
Tom Stellardb02c2682014-06-24 23:33:07 +0000995
Tom Stellard155bbb72014-08-11 22:18:17 +0000996 // (add N0, C1) -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000997 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000998 Ptr = N0;
Tom Stellard94b72312015-02-11 00:34:35 +0000999 }
1000
1001 if (isLegalMUBUFImmOffset(C1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001002 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001003 return true;
Tom Stellard94b72312015-02-11 00:34:35 +00001004 } else if (isUInt<32>(C1->getZExtValue())) {
1005 // Illegal offset, store it in soffset.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001006 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellard94b72312015-02-11 00:34:35 +00001007 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001008 CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32)),
1009 0);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001010 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +00001011 }
1012 }
Tom Stellard94b72312015-02-11 00:34:35 +00001013
Tom Stellardb02c2682014-06-24 23:33:07 +00001014 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +00001015 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +00001016 SDValue N0 = Addr.getOperand(0);
1017 SDValue N1 = Addr.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001018 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +00001019 Ptr = N0;
1020 VAddr = N1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001021 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001022 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +00001023 }
1024
Tom Stellard155bbb72014-08-11 22:18:17 +00001025 // default case -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001026 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +00001027 Ptr = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001028 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001029
1030 return true;
Tom Stellard155bbb72014-08-11 22:18:17 +00001031}
1032
1033bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001034 SDValue &VAddr, SDValue &SOffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001035 SDValue &Offset, SDValue &GLC,
1036 SDValue &SLC, SDValue &TFE) const {
1037 SDValue Ptr, Offen, Idxen, Addr64;
Tom Stellard155bbb72014-08-11 22:18:17 +00001038
Tom Stellard70580f82015-07-20 14:28:41 +00001039 // addr64 bit was removed for volcanic islands.
1040 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1041 return false;
1042
Changpeng Fangb41574a2015-12-22 20:55:23 +00001043 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1044 GLC, SLC, TFE))
1045 return false;
Tom Stellard155bbb72014-08-11 22:18:17 +00001046
1047 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
1048 if (C->getSExtValue()) {
1049 SDLoc DL(Addr);
Matt Arsenault485defe2014-11-05 19:01:17 +00001050
1051 const SITargetLowering& Lowering =
1052 *static_cast<const SITargetLowering*>(getTargetLowering());
1053
1054 SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001055 return true;
1056 }
Matt Arsenault485defe2014-11-05 19:01:17 +00001057
Tom Stellard155bbb72014-08-11 22:18:17 +00001058 return false;
1059}
1060
Tom Stellard7980fc82014-09-25 18:30:26 +00001061bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001062 SDValue &VAddr, SDValue &SOffset,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001063 SDValue &Offset,
1064 SDValue &SLC) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001065 SLC = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i1);
Tom Stellard1f9939f2015-02-27 14:59:41 +00001066 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001067
Tom Stellard1f9939f2015-02-27 14:59:41 +00001068 return SelectMUBUFAddr64(Addr, SRsrc, VAddr, SOffset, Offset, GLC, SLC, TFE);
Tom Stellard7980fc82014-09-25 18:30:26 +00001069}
1070
Tom Stellardb02094e2014-07-21 15:45:01 +00001071bool AMDGPUDAGToDAGISel::SelectMUBUFScratch(SDValue Addr, SDValue &Rsrc,
1072 SDValue &VAddr, SDValue &SOffset,
1073 SDValue &ImmOffset) const {
1074
1075 SDLoc DL(Addr);
1076 MachineFunction &MF = CurDAG->getMachineFunction();
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001077 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardb02094e2014-07-21 15:45:01 +00001078
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001079 Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001080 SOffset = CurDAG->getRegister(Info->getScratchWaveOffsetReg(), MVT::i32);
Tom Stellardb02094e2014-07-21 15:45:01 +00001081
1082 // (add n0, c1)
1083 if (CurDAG->isBaseWithConstantOffset(Addr)) {
Tom Stellard78655fc2015-07-16 19:40:09 +00001084 SDValue N0 = Addr.getOperand(0);
Tom Stellardb02094e2014-07-21 15:45:01 +00001085 SDValue N1 = Addr.getOperand(1);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001086
Tom Stellard78655fc2015-07-16 19:40:09 +00001087 // Offsets in vaddr must be positive.
Matt Arsenaultcd099612016-02-24 04:55:29 +00001088 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
Matt Arsenaultcb38a6b2016-03-21 18:02:18 +00001089 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenaultcd099612016-02-24 04:55:29 +00001090 VAddr = N0;
1091 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
1092 return true;
Tom Stellardb02094e2014-07-21 15:45:01 +00001093 }
1094 }
1095
Tom Stellardb02094e2014-07-21 15:45:01 +00001096 // (node)
1097 VAddr = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001098 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellardb02094e2014-07-21 15:45:01 +00001099 return true;
1100}
1101
Tom Stellard155bbb72014-08-11 22:18:17 +00001102bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
1103 SDValue &SOffset, SDValue &Offset,
1104 SDValue &GLC, SDValue &SLC,
1105 SDValue &TFE) const {
1106 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellard794c8c02014-12-02 17:05:41 +00001107 const SIInstrInfo *TII =
Eric Christopher7792e322015-01-30 23:24:40 +00001108 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +00001109
Changpeng Fangb41574a2015-12-22 20:55:23 +00001110 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1111 GLC, SLC, TFE))
1112 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001113
Tom Stellard155bbb72014-08-11 22:18:17 +00001114 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
1115 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
1116 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00001117 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() |
Tom Stellard155bbb72014-08-11 22:18:17 +00001118 APInt::getAllOnesValue(32).getZExtValue(); // Size
1119 SDLoc DL(Addr);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00001120
1121 const SITargetLowering& Lowering =
1122 *static_cast<const SITargetLowering*>(getTargetLowering());
1123
1124 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001125 return true;
1126 }
1127 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001128}
1129
Tom Stellard7980fc82014-09-25 18:30:26 +00001130bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Jan Vesely43b7b5b2016-04-07 19:23:11 +00001131 SDValue &Soffset, SDValue &Offset
1132 ) const {
1133 SDValue GLC, SLC, TFE;
1134
1135 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1136}
1137bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001138 SDValue &Soffset, SDValue &Offset,
1139 SDValue &GLC) const {
1140 SDValue SLC, TFE;
1141
1142 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1143}
1144
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001145void AMDGPUDAGToDAGISel::SelectMUBUFConstant(SDValue Constant,
1146 SDValue &SOffset,
1147 SDValue &ImmOffset) const {
1148 SDLoc DL(Constant);
1149 uint32_t Imm = cast<ConstantSDNode>(Constant)->getZExtValue();
1150 uint32_t Overflow = 0;
1151
1152 if (Imm >= 4096) {
1153 if (Imm <= 4095 + 64) {
1154 // Use an SOffset inline constant for 1..64
1155 Overflow = Imm - 4095;
1156 Imm = 4095;
1157 } else {
1158 // Try to keep the same value in SOffset for adjacent loads, so that
1159 // the corresponding register contents can be re-used.
1160 //
1161 // Load values with all low-bits set into SOffset, so that a larger
1162 // range of values can be covered using s_movk_i32
1163 uint32_t High = (Imm + 1) & ~4095;
1164 uint32_t Low = (Imm + 1) & 4095;
1165 Imm = Low;
1166 Overflow = High - 1;
1167 }
1168 }
1169
1170 ImmOffset = CurDAG->getTargetConstant(Imm, DL, MVT::i16);
1171
1172 if (Overflow <= 64)
1173 SOffset = CurDAG->getTargetConstant(Overflow, DL, MVT::i32);
1174 else
1175 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
1176 CurDAG->getTargetConstant(Overflow, DL, MVT::i32)),
1177 0);
1178}
1179
1180bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicOffset(SDValue Offset,
1181 SDValue &SOffset,
1182 SDValue &ImmOffset) const {
1183 SDLoc DL(Offset);
1184
1185 if (!isa<ConstantSDNode>(Offset))
1186 return false;
1187
1188 SelectMUBUFConstant(Offset, SOffset, ImmOffset);
1189
1190 return true;
1191}
1192
1193bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicVOffset(SDValue Offset,
1194 SDValue &SOffset,
1195 SDValue &ImmOffset,
1196 SDValue &VOffset) const {
1197 SDLoc DL(Offset);
1198
1199 // Don't generate an unnecessary voffset for constant offsets.
1200 if (isa<ConstantSDNode>(Offset))
1201 return false;
1202
1203 if (CurDAG->isBaseWithConstantOffset(Offset)) {
1204 SDValue N0 = Offset.getOperand(0);
1205 SDValue N1 = Offset.getOperand(1);
1206 SelectMUBUFConstant(N1, SOffset, ImmOffset);
1207 VOffset = N0;
1208 } else {
1209 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1210 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
1211 VOffset = Offset;
1212 }
1213
1214 return true;
1215}
1216
Tom Stellarddee26a22015-08-06 19:28:30 +00001217///
1218/// \param EncodedOffset This is the immediate value that will be encoded
1219/// directly into the instruction. On SI/CI the \p EncodedOffset
1220/// will be in units of dwords and on VI+ it will be units of bytes.
1221static bool isLegalSMRDImmOffset(const AMDGPUSubtarget *ST,
1222 int64_t EncodedOffset) {
1223 return ST->getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS ?
1224 isUInt<8>(EncodedOffset) : isUInt<20>(EncodedOffset);
1225}
1226
1227bool AMDGPUDAGToDAGISel::SelectSMRDOffset(SDValue ByteOffsetNode,
1228 SDValue &Offset, bool &Imm) const {
1229
1230 // FIXME: Handle non-constant offsets.
1231 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ByteOffsetNode);
1232 if (!C)
1233 return false;
1234
1235 SDLoc SL(ByteOffsetNode);
1236 AMDGPUSubtarget::Generation Gen = Subtarget->getGeneration();
1237 int64_t ByteOffset = C->getSExtValue();
1238 int64_t EncodedOffset = Gen < AMDGPUSubtarget::VOLCANIC_ISLANDS ?
1239 ByteOffset >> 2 : ByteOffset;
1240
1241 if (isLegalSMRDImmOffset(Subtarget, EncodedOffset)) {
1242 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1243 Imm = true;
1244 return true;
1245 }
1246
Tom Stellard217361c2015-08-06 19:28:38 +00001247 if (!isUInt<32>(EncodedOffset) || !isUInt<32>(ByteOffset))
1248 return false;
1249
1250 if (Gen == AMDGPUSubtarget::SEA_ISLANDS && isUInt<32>(EncodedOffset)) {
1251 // 32-bit Immediates are supported on Sea Islands.
1252 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1253 } else {
Tom Stellarddee26a22015-08-06 19:28:30 +00001254 SDValue C32Bit = CurDAG->getTargetConstant(ByteOffset, SL, MVT::i32);
1255 Offset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SL, MVT::i32,
1256 C32Bit), 0);
Tom Stellarddee26a22015-08-06 19:28:30 +00001257 }
Tom Stellard217361c2015-08-06 19:28:38 +00001258 Imm = false;
1259 return true;
Tom Stellarddee26a22015-08-06 19:28:30 +00001260}
1261
1262bool AMDGPUDAGToDAGISel::SelectSMRD(SDValue Addr, SDValue &SBase,
1263 SDValue &Offset, bool &Imm) const {
1264
1265 SDLoc SL(Addr);
1266 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1267 SDValue N0 = Addr.getOperand(0);
1268 SDValue N1 = Addr.getOperand(1);
1269
1270 if (SelectSMRDOffset(N1, Offset, Imm)) {
1271 SBase = N0;
1272 return true;
1273 }
1274 }
1275 SBase = Addr;
1276 Offset = CurDAG->getTargetConstant(0, SL, MVT::i32);
1277 Imm = true;
1278 return true;
1279}
1280
1281bool AMDGPUDAGToDAGISel::SelectSMRDImm(SDValue Addr, SDValue &SBase,
1282 SDValue &Offset) const {
1283 bool Imm;
1284 return SelectSMRD(Addr, SBase, Offset, Imm) && Imm;
1285}
1286
Tom Stellard217361c2015-08-06 19:28:38 +00001287bool AMDGPUDAGToDAGISel::SelectSMRDImm32(SDValue Addr, SDValue &SBase,
1288 SDValue &Offset) const {
1289
1290 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1291 return false;
1292
1293 bool Imm;
1294 if (!SelectSMRD(Addr, SBase, Offset, Imm))
1295 return false;
1296
1297 return !Imm && isa<ConstantSDNode>(Offset);
1298}
1299
Tom Stellarddee26a22015-08-06 19:28:30 +00001300bool AMDGPUDAGToDAGISel::SelectSMRDSgpr(SDValue Addr, SDValue &SBase,
1301 SDValue &Offset) const {
1302 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001303 return SelectSMRD(Addr, SBase, Offset, Imm) && !Imm &&
1304 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001305}
1306
1307bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm(SDValue Addr,
1308 SDValue &Offset) const {
1309 bool Imm;
1310 return SelectSMRDOffset(Addr, Offset, Imm) && Imm;
1311}
1312
Tom Stellard217361c2015-08-06 19:28:38 +00001313bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm32(SDValue Addr,
1314 SDValue &Offset) const {
1315 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1316 return false;
1317
1318 bool Imm;
1319 if (!SelectSMRDOffset(Addr, Offset, Imm))
1320 return false;
1321
1322 return !Imm && isa<ConstantSDNode>(Offset);
1323}
1324
Tom Stellarddee26a22015-08-06 19:28:30 +00001325bool AMDGPUDAGToDAGISel::SelectSMRDBufferSgpr(SDValue Addr,
1326 SDValue &Offset) const {
1327 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001328 return SelectSMRDOffset(Addr, Offset, Imm) && !Imm &&
1329 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001330}
1331
Matt Arsenault3f981402014-09-15 15:41:53 +00001332// FIXME: This is incorrect and only enough to be able to compile.
1333SDNode *AMDGPUDAGToDAGISel::SelectAddrSpaceCast(SDNode *N) {
1334 AddrSpaceCastSDNode *ASC = cast<AddrSpaceCastSDNode>(N);
1335 SDLoc DL(N);
1336
Matt Arsenault592d0682015-12-01 23:04:05 +00001337 const MachineFunction &MF = CurDAG->getMachineFunction();
Oliver Stannard7e7d9832016-02-02 13:52:43 +00001338 DiagnosticInfoUnsupported NotImplemented(
1339 *MF.getFunction(), "addrspacecast not implemented", DL.getDebugLoc());
Matt Arsenault592d0682015-12-01 23:04:05 +00001340 CurDAG->getContext()->diagnose(NotImplemented);
1341
Eric Christopher7792e322015-01-30 23:24:40 +00001342 assert(Subtarget->hasFlatAddressSpace() &&
Matt Arsenault3f981402014-09-15 15:41:53 +00001343 "addrspacecast only supported with flat address space!");
1344
Matt Arsenault3f981402014-09-15 15:41:53 +00001345 assert((ASC->getSrcAddressSpace() == AMDGPUAS::FLAT_ADDRESS ||
1346 ASC->getDestAddressSpace() == AMDGPUAS::FLAT_ADDRESS) &&
1347 "Can only cast to / from flat address space!");
1348
1349 // The flat instructions read the address as the index of the VGPR holding the
1350 // address, so casting should just be reinterpreting the base VGPR, so just
1351 // insert trunc / bitcast / zext.
1352
1353 SDValue Src = ASC->getOperand(0);
1354 EVT DestVT = ASC->getValueType(0);
1355 EVT SrcVT = Src.getValueType();
1356
1357 unsigned SrcSize = SrcVT.getSizeInBits();
1358 unsigned DestSize = DestVT.getSizeInBits();
1359
1360 if (SrcSize > DestSize) {
1361 assert(SrcSize == 64 && DestSize == 32);
1362 return CurDAG->getMachineNode(
1363 TargetOpcode::EXTRACT_SUBREG,
1364 DL,
1365 DestVT,
1366 Src,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001367 CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32));
Matt Arsenault3f981402014-09-15 15:41:53 +00001368 }
1369
Matt Arsenault3f981402014-09-15 15:41:53 +00001370 if (DestSize > SrcSize) {
1371 assert(SrcSize == 32 && DestSize == 64);
1372
Tom Stellardb6550522015-01-12 19:33:18 +00001373 // FIXME: This is probably wrong, we should never be defining
1374 // a register class with both VGPRs and SGPRs
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001375 SDValue RC = CurDAG->getTargetConstant(AMDGPU::VS_64RegClassID, DL,
1376 MVT::i32);
Matt Arsenault3f981402014-09-15 15:41:53 +00001377
1378 const SDValue Ops[] = {
1379 RC,
1380 Src,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001381 CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
1382 SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
1383 CurDAG->getConstant(0, DL, MVT::i32)), 0),
1384 CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
Matt Arsenault3f981402014-09-15 15:41:53 +00001385 };
1386
1387 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001388 DL, N->getValueType(0), Ops);
Matt Arsenault3f981402014-09-15 15:41:53 +00001389 }
1390
1391 assert(SrcSize == 64 && DestSize == 64);
1392 return CurDAG->getNode(ISD::BITCAST, DL, DestVT, Src).getNode();
1393}
1394
Marek Olsak9b728682015-03-24 13:40:27 +00001395SDNode *AMDGPUDAGToDAGISel::getS_BFE(unsigned Opcode, SDLoc DL, SDValue Val,
1396 uint32_t Offset, uint32_t Width) {
1397 // Transformation function, pack the offset and width of a BFE into
1398 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
1399 // source, bits [5:0] contain the offset and bits [22:16] the width.
1400 uint32_t PackedVal = Offset | (Width << 16);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001401 SDValue PackedConst = CurDAG->getTargetConstant(PackedVal, DL, MVT::i32);
Marek Olsak9b728682015-03-24 13:40:27 +00001402
1403 return CurDAG->getMachineNode(Opcode, DL, MVT::i32, Val, PackedConst);
1404}
1405
1406SDNode *AMDGPUDAGToDAGISel::SelectS_BFEFromShifts(SDNode *N) {
1407 // "(a << b) srl c)" ---> "BFE_U32 a, (c-b), (32-c)
1408 // "(a << b) sra c)" ---> "BFE_I32 a, (c-b), (32-c)
1409 // Predicate: 0 < b <= c < 32
1410
1411 const SDValue &Shl = N->getOperand(0);
1412 ConstantSDNode *B = dyn_cast<ConstantSDNode>(Shl->getOperand(1));
1413 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1414
1415 if (B && C) {
1416 uint32_t BVal = B->getZExtValue();
1417 uint32_t CVal = C->getZExtValue();
1418
1419 if (0 < BVal && BVal <= CVal && CVal < 32) {
1420 bool Signed = N->getOpcode() == ISD::SRA;
1421 unsigned Opcode = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1422
1423 return getS_BFE(Opcode, SDLoc(N), Shl.getOperand(0),
1424 CVal - BVal, 32 - CVal);
1425 }
1426 }
1427 return SelectCode(N);
1428}
1429
1430SDNode *AMDGPUDAGToDAGISel::SelectS_BFE(SDNode *N) {
1431 switch (N->getOpcode()) {
1432 case ISD::AND:
1433 if (N->getOperand(0).getOpcode() == ISD::SRL) {
1434 // "(a srl b) & mask" ---> "BFE_U32 a, b, popcount(mask)"
1435 // Predicate: isMask(mask)
1436 const SDValue &Srl = N->getOperand(0);
1437 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(Srl.getOperand(1));
1438 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1));
1439
1440 if (Shift && Mask) {
1441 uint32_t ShiftVal = Shift->getZExtValue();
1442 uint32_t MaskVal = Mask->getZExtValue();
1443
1444 if (isMask_32(MaskVal)) {
1445 uint32_t WidthVal = countPopulation(MaskVal);
1446
1447 return getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N), Srl.getOperand(0),
1448 ShiftVal, WidthVal);
1449 }
1450 }
1451 }
1452 break;
1453 case ISD::SRL:
1454 if (N->getOperand(0).getOpcode() == ISD::AND) {
1455 // "(a & mask) srl b)" ---> "BFE_U32 a, b, popcount(mask >> b)"
1456 // Predicate: isMask(mask >> b)
1457 const SDValue &And = N->getOperand(0);
1458 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N->getOperand(1));
1459 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(And->getOperand(1));
1460
1461 if (Shift && Mask) {
1462 uint32_t ShiftVal = Shift->getZExtValue();
1463 uint32_t MaskVal = Mask->getZExtValue() >> ShiftVal;
1464
1465 if (isMask_32(MaskVal)) {
1466 uint32_t WidthVal = countPopulation(MaskVal);
1467
1468 return getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N), And.getOperand(0),
1469 ShiftVal, WidthVal);
1470 }
1471 }
1472 } else if (N->getOperand(0).getOpcode() == ISD::SHL)
1473 return SelectS_BFEFromShifts(N);
1474 break;
1475 case ISD::SRA:
1476 if (N->getOperand(0).getOpcode() == ISD::SHL)
1477 return SelectS_BFEFromShifts(N);
1478 break;
1479 }
1480
1481 return SelectCode(N);
1482}
1483
Tom Stellardbc4497b2016-02-12 23:45:29 +00001484SDNode *AMDGPUDAGToDAGISel::SelectBRCOND(SDNode *N) {
1485 SDValue Cond = N->getOperand(1);
1486
1487 if (isCBranchSCC(N)) {
1488 // This brcond will use S_CBRANCH_SCC*, so let tablegen handle it.
1489 return SelectCode(N);
1490 }
1491
1492 // The result of VOPC instructions is or'd against ~EXEC before it is
1493 // written to vcc or another SGPR. This means that the value '1' is always
1494 // written to the corresponding bit for results that are masked. In order
1495 // to correctly check against vccz, we need to and VCC with the EXEC
1496 // register in order to clear the value from the masked bits.
1497
1498 SDLoc SL(N);
1499
1500 SDNode *MaskedCond =
1501 CurDAG->getMachineNode(AMDGPU::S_AND_B64, SL, MVT::i1,
1502 CurDAG->getRegister(AMDGPU::EXEC, MVT::i1),
1503 Cond);
1504 SDValue VCC = CurDAG->getCopyToReg(N->getOperand(0), SL, AMDGPU::VCC,
1505 SDValue(MaskedCond, 0),
1506 SDValue()); // Passing SDValue() adds a
1507 // glue output.
1508 return CurDAG->SelectNodeTo(N, AMDGPU::S_CBRANCH_VCCNZ, MVT::Other,
1509 N->getOperand(2), // Basic Block
1510 VCC.getValue(0), // Chain
1511 VCC.getValue(1)); // Glue
1512}
1513
Tom Stellardb4a313a2014-08-01 00:32:39 +00001514bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
1515 SDValue &SrcMods) const {
1516
1517 unsigned Mods = 0;
1518
1519 Src = In;
1520
1521 if (Src.getOpcode() == ISD::FNEG) {
1522 Mods |= SISrcMods::NEG;
1523 Src = Src.getOperand(0);
1524 }
1525
1526 if (Src.getOpcode() == ISD::FABS) {
1527 Mods |= SISrcMods::ABS;
1528 Src = Src.getOperand(0);
1529 }
1530
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001531 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001532
1533 return true;
1534}
1535
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001536bool AMDGPUDAGToDAGISel::SelectVOP3NoMods(SDValue In, SDValue &Src,
1537 SDValue &SrcMods) const {
1538 bool Res = SelectVOP3Mods(In, Src, SrcMods);
1539 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue();
1540}
1541
Tom Stellardb4a313a2014-08-01 00:32:39 +00001542bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
1543 SDValue &SrcMods, SDValue &Clamp,
1544 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001545 SDLoc DL(In);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001546 // FIXME: Handle Clamp and Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001547 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i32);
1548 Omod = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001549
1550 return SelectVOP3Mods(In, Src, SrcMods);
1551}
1552
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001553bool AMDGPUDAGToDAGISel::SelectVOP3NoMods0(SDValue In, SDValue &Src,
1554 SDValue &SrcMods, SDValue &Clamp,
1555 SDValue &Omod) const {
1556 bool Res = SelectVOP3Mods0(In, Src, SrcMods, Clamp, Omod);
1557
1558 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue() &&
1559 cast<ConstantSDNode>(Clamp)->isNullValue() &&
1560 cast<ConstantSDNode>(Omod)->isNullValue();
1561}
1562
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001563bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp(SDValue In, SDValue &Src,
1564 SDValue &SrcMods,
1565 SDValue &Omod) const {
1566 // FIXME: Handle Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001567 Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001568
1569 return SelectVOP3Mods(In, Src, SrcMods);
1570}
1571
Matt Arsenault4831ce52015-01-06 23:00:37 +00001572bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src,
1573 SDValue &SrcMods,
1574 SDValue &Clamp,
1575 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001576 Clamp = Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault4831ce52015-01-06 23:00:37 +00001577 return SelectVOP3Mods(In, Src, SrcMods);
1578}
1579
Matt Arsenault4bf43d42015-09-25 17:27:08 +00001580void AMDGPUDAGToDAGISel::PreprocessISelDAG() {
1581 bool Modified = false;
1582
Matt Arsenaultf43c2a02016-03-23 21:49:25 +00001583 MachineFrameInfo *MFI = CurDAG->getMachineFunction().getFrameInfo();
1584
1585 // Handle the perverse case where a frame index is being stored. We don't
1586 // want to see multiple frame index operands on the same instruction since
1587 // it complicates things and violates some assumptions about frame index
1588 // lowering.
1589 for (int I = MFI->getObjectIndexBegin(), E = MFI->getObjectIndexEnd();
1590 I != E; ++I) {
1591 SDValue FI = CurDAG->getTargetFrameIndex(I, MVT::i32);
1592
1593 // It's possible that we have a frame index defined in the function that
1594 // isn't used in this block.
1595 if (FI.use_empty())
1596 continue;
1597
1598 // Skip over the AssertZext inserted during lowering.
1599 SDValue EffectiveFI = FI;
1600 auto It = FI->use_begin();
1601 if (It->getOpcode() == ISD::AssertZext && FI->hasOneUse()) {
1602 EffectiveFI = SDValue(*It, 0);
1603 It = EffectiveFI->use_begin();
1604 }
1605
1606 for (auto It = EffectiveFI->use_begin(); !It.atEnd(); ) {
1607 SDUse &Use = It.getUse();
1608 SDNode *User = Use.getUser();
1609 unsigned OpIdx = It.getOperandNo();
1610 ++It;
1611
1612 if (MemSDNode *M = dyn_cast<MemSDNode>(User)) {
1613 unsigned PtrIdx = M->getOpcode() == ISD::STORE ? 2 : 1;
1614 if (OpIdx == PtrIdx)
1615 continue;
1616
Vasileios Kalintirisb8a37202016-03-24 10:53:28 +00001617 unsigned OpN = M->getNumOperands();
Matt Arsenaultf43c2a02016-03-23 21:49:25 +00001618 SDValue NewOps[8];
1619
1620 assert(OpN < array_lengthof(NewOps));
1621 for (unsigned Op = 0; Op != OpN; ++Op) {
1622 if (Op != OpIdx) {
1623 NewOps[Op] = M->getOperand(Op);
1624 continue;
1625 }
1626
1627 MachineSDNode *Mov = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
1628 SDLoc(M), MVT::i32, FI);
1629 NewOps[Op] = SDValue(Mov, 0);
1630 }
1631
1632 CurDAG->UpdateNodeOperands(M, makeArrayRef(NewOps, OpN));
1633 Modified = true;
1634 }
1635 }
1636 }
1637
Matt Arsenault4bf43d42015-09-25 17:27:08 +00001638 // XXX - Other targets seem to be able to do this without a worklist.
1639 SmallVector<LoadSDNode *, 8> LoadsToReplace;
1640 SmallVector<StoreSDNode *, 8> StoresToReplace;
1641
1642 for (SDNode &Node : CurDAG->allnodes()) {
1643 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(&Node)) {
1644 EVT VT = LD->getValueType(0);
1645 if (VT != MVT::i64 || LD->getExtensionType() != ISD::NON_EXTLOAD)
1646 continue;
1647
1648 // To simplify the TableGen patters, we replace all i64 loads with v2i32
1649 // loads. Alternatively, we could promote i64 loads to v2i32 during DAG
1650 // legalization, however, so places (ExpandUnalignedLoad) in the DAG
1651 // legalizer assume that if i64 is legal, so doing this promotion early
1652 // can cause problems.
1653 LoadsToReplace.push_back(LD);
1654 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(&Node)) {
1655 // Handle i64 stores here for the same reason mentioned above for loads.
1656 SDValue Value = ST->getValue();
1657 if (Value.getValueType() != MVT::i64 || ST->isTruncatingStore())
1658 continue;
1659 StoresToReplace.push_back(ST);
1660 }
1661 }
1662
1663 for (LoadSDNode *LD : LoadsToReplace) {
1664 SDLoc SL(LD);
1665
1666 SDValue NewLoad = CurDAG->getLoad(MVT::v2i32, SL, LD->getChain(),
1667 LD->getBasePtr(), LD->getMemOperand());
1668 SDValue BitCast = CurDAG->getNode(ISD::BITCAST, SL,
1669 MVT::i64, NewLoad);
1670 CurDAG->ReplaceAllUsesOfValueWith(SDValue(LD, 1), NewLoad.getValue(1));
1671 CurDAG->ReplaceAllUsesOfValueWith(SDValue(LD, 0), BitCast);
1672 Modified = true;
1673 }
1674
1675 for (StoreSDNode *ST : StoresToReplace) {
1676 SDValue NewValue = CurDAG->getNode(ISD::BITCAST, SDLoc(ST),
1677 MVT::v2i32, ST->getValue());
1678 const SDValue StoreOps[] = {
1679 ST->getChain(),
1680 NewValue,
1681 ST->getBasePtr(),
1682 ST->getOffset()
1683 };
1684
1685 CurDAG->UpdateNodeOperands(ST, StoreOps);
1686 Modified = true;
1687 }
1688
1689 // XXX - Is this necessary?
1690 if (Modified)
1691 CurDAG->RemoveDeadNodes();
1692}
1693
Christian Konigd910b7d2013-02-26 17:52:16 +00001694void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001695 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +00001696 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001697 bool IsModified = false;
1698 do {
1699 IsModified = false;
1700 // Go over all selected nodes and try to fold them a bit more
Pete Cooper65c69402015-07-14 22:10:54 +00001701 for (SDNode &Node : CurDAG->allnodes()) {
1702 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001703 if (!MachineNode)
1704 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +00001705
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001706 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
Pete Cooper65c69402015-07-14 22:10:54 +00001707 if (ResNode != &Node) {
1708 ReplaceUses(&Node, ResNode);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001709 IsModified = true;
1710 }
Tom Stellard2183b702013-06-03 17:39:46 +00001711 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001712 CurDAG->RemoveDeadNodes();
1713 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +00001714}