blob: 35bc96a0d03d6b61258f6b59abcafda452146eaa [file] [log] [blame]
Daniel Sanders0d972702016-06-24 12:23:17 +00001; RUN: llc -march=mips -mcpu=mips32 -verify-machineinstrs -relocation-model=pic < %s | FileCheck %s -check-prefixes=ALL,ACC32,ACC32-TRAP
2; RUN: llc -march=mips -mcpu=mips32r2 -verify-machineinstrs -relocation-model=pic < %s | FileCheck %s -check-prefixes=ALL,ACC32,ACC32-TRAP
3; RUN: llc -march=mips -mcpu=mips32r6 -verify-machineinstrs -relocation-model=pic < %s | FileCheck %s -check-prefixes=ALL,GPR32,GPR32-TRAP
4; RUN: llc -march=mips64 -mcpu=mips64 -verify-machineinstrs -relocation-model=pic < %s | FileCheck %s -check-prefixes=ALL,ACC64,ACC64-TRAP
5; RUN: llc -march=mips64 -mcpu=mips64r2 -verify-machineinstrs -relocation-model=pic < %s | FileCheck %s -check-prefixes=ALL,ACC64,ACC64-TRAP
6; RUN: llc -march=mips64 -mcpu=mips64r6 -verify-machineinstrs -relocation-model=pic < %s | FileCheck %s -check-prefixes=ALL,GPR64,GPR64-TRAP
Daniel Sanders308181e2014-06-12 10:44:10 +00007
Daniel Sanders0d972702016-06-24 12:23:17 +00008; RUN: llc -march=mips -mcpu=mips32 -mno-check-zero-division -relocation-model=pic < %s | FileCheck %s -check-prefixes=ALL,ACC32,NOCHECK
9; RUN: llc -march=mips -mcpu=mips32r2 -mno-check-zero-division -relocation-model=pic < %s | FileCheck %s -check-prefixes=ALL,ACC32,NOCHECK
10; RUN: llc -march=mips -mcpu=mips32r6 -mno-check-zero-division -relocation-model=pic < %s | FileCheck %s -check-prefixes=ALL,GPR32,NOCHECK
11; RUN: llc -march=mips64 -mcpu=mips64 -mno-check-zero-division -relocation-model=pic < %s | FileCheck %s -check-prefixes=ALL,ACC64,NOCHECK
12; RUN: llc -march=mips64 -mcpu=mips64r2 -mno-check-zero-division -relocation-model=pic < %s | FileCheck %s -check-prefixes=ALL,ACC64,NOCHECK
13; RUN: llc -march=mips64 -mcpu=mips64r6 -mno-check-zero-division -relocation-model=pic < %s | FileCheck %s -check-prefixes=ALL,GPR64,NOCHECK
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000014
Daniel Sanders8bb4c852014-06-11 15:48:00 +000015; FileCheck Prefixes:
16; ALL - All targets
Daniel Sanders308181e2014-06-12 10:44:10 +000017; ACC32 - Accumulator based multiply/divide on 32-bit targets
18; ACC64 - Same as ACC32 but only for 64-bit targets
19; GPR32 - GPR based multiply/divide on 32-bit targets
20; GPR64 - Same as GPR32 but only for 64-bit targets
21; ACC32-TRAP - Same as TRAP and ACC32 combined
22; ACC64-TRAP - Same as TRAP and ACC64 combined
23; GPR32-TRAP - Same as TRAP and GPR32 combined
24; GPR64-TRAP - Same as TRAP and GPR64 combined
Daniel Sanders8bb4c852014-06-11 15:48:00 +000025; NOCHECK - Division by zero will not be detected
Akira Hatanaka1cb02422013-05-20 18:07:43 +000026
Akira Hatanaka86c3c792013-10-15 01:06:30 +000027@g0 = common global i32 0, align 4
28@g1 = common global i32 0, align 4
29
Daniel Sandersc43cda82014-11-07 16:54:21 +000030define i32 @sdiv1(i32 signext %a0, i32 signext %a1) nounwind readnone {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000031entry:
Daniel Sanders8bb4c852014-06-11 15:48:00 +000032; ALL-LABEL: sdiv1:
33
Daniel Sanders308181e2014-06-12 10:44:10 +000034; ACC32: div $zero, $4, $5
35; ACC32-TRAP: teq $5, $zero, 7
Daniel Sanders8bb4c852014-06-11 15:48:00 +000036
Daniel Sanders308181e2014-06-12 10:44:10 +000037; ACC64: div $zero, $4, $5
38; ACC64-TRAP: teq $5, $zero, 7
39
40; GPR32: div $2, $4, $5
41; GPR32-TRAP: teq $5, $zero, 7
42
43; GPR64: div $2, $4, $5
44; GPR64-TRAP: teq $5, $zero, 7
45
Daniel Sanders8bb4c852014-06-11 15:48:00 +000046; NOCHECK-NOT: teq
47
Daniel Sanders308181e2014-06-12 10:44:10 +000048; ACC32: mflo $2
49; ACC64: mflo $2
Daniel Sanders8bb4c852014-06-11 15:48:00 +000050
51; ALL: .end sdiv1
52
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000053 %div = sdiv i32 %a0, %a1
54 ret i32 %div
55}
56
Daniel Sandersc43cda82014-11-07 16:54:21 +000057define i32 @srem1(i32 signext %a0, i32 signext %a1) nounwind readnone {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000058entry:
Daniel Sanders8bb4c852014-06-11 15:48:00 +000059; ALL-LABEL: srem1:
60
Daniel Sanders308181e2014-06-12 10:44:10 +000061; ACC32: div $zero, $4, $5
62; ACC32-TRAP: teq $5, $zero, 7
Daniel Sanders8bb4c852014-06-11 15:48:00 +000063
Daniel Sanders308181e2014-06-12 10:44:10 +000064; ACC64: div $zero, $4, $5
65; ACC64-TRAP: teq $5, $zero, 7
66
67; GPR32: mod $2, $4, $5
68; GPR32-TRAP: teq $5, $zero, 7
69
70; GPR64: mod $2, $4, $5
71; GPR64-TRAP: teq $5, $zero, 7
72
Daniel Sanders8bb4c852014-06-11 15:48:00 +000073; NOCHECK-NOT: teq
74
Daniel Sanders308181e2014-06-12 10:44:10 +000075; ACC32: mfhi $2
76; ACC64: mfhi $2
Daniel Sanders8bb4c852014-06-11 15:48:00 +000077
78; ALL: .end srem1
79
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000080 %rem = srem i32 %a0, %a1
81 ret i32 %rem
82}
83
Vasileios Kalintiris3751d412016-04-13 15:07:45 +000084define i32 @udiv1(i32 signext %a0, i32 signext %a1) nounwind readnone {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000085entry:
Daniel Sanders8bb4c852014-06-11 15:48:00 +000086; ALL-LABEL: udiv1:
87
Daniel Sanders308181e2014-06-12 10:44:10 +000088; ACC32: divu $zero, $4, $5
89; ACC32-TRAP: teq $5, $zero, 7
Daniel Sanders8bb4c852014-06-11 15:48:00 +000090
Daniel Sanders308181e2014-06-12 10:44:10 +000091; ACC64: divu $zero, $4, $5
92; ACC64-TRAP: teq $5, $zero, 7
93
94; GPR32: divu $2, $4, $5
95; GPR32-TRAP: teq $5, $zero, 7
96
97; GPR64: divu $2, $4, $5
98; GPR64-TRAP: teq $5, $zero, 7
99
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000100; NOCHECK-NOT: teq
101
Daniel Sanders308181e2014-06-12 10:44:10 +0000102; ACC32: mflo $2
103; ACC64: mflo $2
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000104
105; ALL: .end udiv1
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000106 %div = udiv i32 %a0, %a1
107 ret i32 %div
108}
109
Vasileios Kalintiris3751d412016-04-13 15:07:45 +0000110define i32 @urem1(i32 signext %a0, i32 signext %a1) nounwind readnone {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000111entry:
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000112; ALL-LABEL: urem1:
113
Daniel Sanders308181e2014-06-12 10:44:10 +0000114; ACC32: divu $zero, $4, $5
115; ACC32-TRAP: teq $5, $zero, 7
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000116
Daniel Sanders308181e2014-06-12 10:44:10 +0000117; ACC64: divu $zero, $4, $5
118; ACC64-TRAP: teq $5, $zero, 7
119
120; GPR32: modu $2, $4, $5
121; GPR32-TRAP: teq $5, $zero, 7
122
123; GPR64: modu $2, $4, $5
124; GPR64-TRAP: teq $5, $zero, 7
125
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000126; NOCHECK-NOT: teq
127
Daniel Sanders308181e2014-06-12 10:44:10 +0000128; ACC32: mfhi $2
129; ACC64: mfhi $2
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000130
131; ALL: .end urem1
132
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000133 %rem = urem i32 %a0, %a1
134 ret i32 %rem
135}
136
Daniel Sandersc43cda82014-11-07 16:54:21 +0000137define i32 @sdivrem1(i32 signext %a0, i32 signext %a1, i32* nocapture %r) nounwind {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000138entry:
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000139; ALL-LABEL: sdivrem1:
140
Daniel Sanders308181e2014-06-12 10:44:10 +0000141; ACC32: div $zero, $4, $5
142; ACC32-TRAP: teq $5, $zero, 7
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000143; NOCHECK-NOT: teq
Daniel Sanders308181e2014-06-12 10:44:10 +0000144; ACC32: mflo $2
145; ACC32: mfhi $[[R0:[0-9]+]]
146; ACC32: sw $[[R0]], 0(${{[0-9]+}})
147
148; ACC64: div $zero, $4, $5
149; ACC64-TRAP: teq $5, $zero, 7
150; NOCHECK-NOT: teq
151; ACC64: mflo $2
152; ACC64: mfhi $[[R0:[0-9]+]]
153; ACC64: sw $[[R0]], 0(${{[0-9]+}})
154
Vasileios Kalintirise2cbc21b2016-03-11 13:05:06 +0000155; GPR32-DAG: mod $[[R0:[0-9]+]], $4, $5
156; GPR32-TRAP: teq $5, $zero, 7
Daniel Sanders308181e2014-06-12 10:44:10 +0000157; NOCHECK-NOT: teq
Simon Dardisbd271542016-09-01 14:53:53 +0000158; GPR32: sw $[[R0]], 0(${{[0-9]+}})
159; GPR32-DAG: div $2, $4, $5
160; GPR32-TRAP: teq $5, $zero, 7
161
Vasileios Kalintirise2cbc21b2016-03-11 13:05:06 +0000162; GPR64-DAG: mod $[[R0:[0-9]+]], $4, $5
163; GPR64-TRAP: teq $5, $zero, 7
164; NOCHECK-NOT: teq
165; GPR64: sw $[[R0]], 0(${{[0-9]+}})
Simon Dardisbd271542016-09-01 14:53:53 +0000166; GPR64-DAG: div $2, $4, $5
167; GPR64-TRAP: teq $5, $zero, 7
168; NOCHECK-NOT: teq
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000169
170; ALL: .end sdivrem1
171
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000172 %rem = srem i32 %a0, %a1
Manman Ren1a5ff282013-04-30 17:52:57 +0000173 store i32 %rem, i32* %r, align 4
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000174 %div = sdiv i32 %a0, %a1
175 ret i32 %div
176}
177
Vasileios Kalintiris3751d412016-04-13 15:07:45 +0000178define i32 @udivrem1(i32 signext %a0, i32 signext %a1, i32* nocapture %r) nounwind {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000179entry:
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000180; ALL-LABEL: udivrem1:
181
Daniel Sanders308181e2014-06-12 10:44:10 +0000182; ACC32: divu $zero, $4, $5
183; ACC32-TRAP: teq $5, $zero, 7
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000184; NOCHECK-NOT: teq
Daniel Sanders308181e2014-06-12 10:44:10 +0000185; ACC32: mflo $2
186; ACC32: mfhi $[[R0:[0-9]+]]
187; ACC32: sw $[[R0]], 0(${{[0-9]+}})
188
189; ACC64: divu $zero, $4, $5
190; ACC64-TRAP: teq $5, $zero, 7
191; NOCHECK-NOT: teq
192; ACC64: mflo $2
193; ACC64: mfhi $[[R0:[0-9]+]]
194; ACC64: sw $[[R0]], 0(${{[0-9]+}})
195
Simon Dardisbd271542016-09-01 14:53:53 +0000196; GPR32-DAG: modu $[[R0:[0-9]+]], $4, $5
197; GPR32-TRAP: teq $5, $zero, 7
198; GPR32: sw $[[R0]], 0(${{[0-9]+}})
199; NOCHECK-NOT: teq
Daniel Sanders308181e2014-06-12 10:44:10 +0000200; GPR32-DAG: divu $2, $4, $5
201; GPR32-TRAP: teq $5, $zero, 7
202; NOCHECK-NOT: teq
Vasileios Kalintirise2cbc21b2016-03-11 13:05:06 +0000203
Vasileios Kalintirise2cbc21b2016-03-11 13:05:06 +0000204; GPR64-DAG: modu $[[R0:[0-9]+]], $4, $5
205; GPR64-TRAP: teq $5, $zero, 7
206; NOCHECK-NOT: teq
207; GPR64: sw $[[R0]], 0(${{[0-9]+}})
Simon Dardisbd271542016-09-01 14:53:53 +0000208; GPR64-DAG: divu $2, $4, $5
209; GPR64-TRAP: teq $5, $zero, 7
210; NOCHECK-NOT: teq
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000211
212; ALL: .end udivrem1
213
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000214 %rem = urem i32 %a0, %a1
Manman Ren1a5ff282013-04-30 17:52:57 +0000215 store i32 %rem, i32* %r, align 4
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000216 %div = udiv i32 %a0, %a1
217 ret i32 %div
218}
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000219
Daniel Sanders8bb4c852014-06-11 15:48:00 +0000220; FIXME: It's not clear what this is supposed to test.
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000221define i32 @killFlags() {
222entry:
David Blaikiea79ac142015-02-27 21:17:42 +0000223 %0 = load i32, i32* @g0, align 4
224 %1 = load i32, i32* @g1, align 4
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000225 %div = sdiv i32 %0, %1
226 ret i32 %div
227}
Daniel Sanders308181e2014-06-12 10:44:10 +0000228
229define i64 @sdiv2(i64 %a0, i64 %a1) nounwind readnone {
230entry:
231; ALL-LABEL: sdiv2:
232
233; ACC32: lw $25, %call16(__divdi3)(
234; ACC32: jalr $25
235
236; ACC64: ddiv $zero, $4, $5
237; ACC64-TRAP: teq $5, $zero, 7
238
239; GPR64: ddiv $2, $4, $5
240; GPR64-TRAP: teq $5, $zero, 7
241
242; NOCHECK-NOT: teq
243
244; ACC64: mflo $2
245
246; ALL: .end sdiv2
247
248 %div = sdiv i64 %a0, %a1
249 ret i64 %div
250}
251
252define i64 @srem2(i64 %a0, i64 %a1) nounwind readnone {
253entry:
254; ALL-LABEL: srem2:
255
256; ACC32: lw $25, %call16(__moddi3)(
257; ACC32: jalr $25
258
259; ACC64: div $zero, $4, $5
260; ACC64-TRAP: teq $5, $zero, 7
261
262; GPR64: dmod $2, $4, $5
263; GPR64-TRAP: teq $5, $zero, 7
264
265; NOCHECK-NOT: teq
266
267; ACC64: mfhi $2
268
269; ALL: .end srem2
270
271 %rem = srem i64 %a0, %a1
272 ret i64 %rem
273}
274
275define i64 @udiv2(i64 %a0, i64 %a1) nounwind readnone {
276entry:
277; ALL-LABEL: udiv2:
278
279; ACC32: lw $25, %call16(__udivdi3)(
280; ACC32: jalr $25
281
282; ACC64: divu $zero, $4, $5
283; ACC64-TRAP: teq $5, $zero, 7
284
285; GPR64: ddivu $2, $4, $5
286; GPR64-TRAP: teq $5, $zero, 7
287
288; NOCHECK-NOT: teq
289
290; ACC64: mflo $2
291
292; ALL: .end udiv2
293 %div = udiv i64 %a0, %a1
294 ret i64 %div
295}
296
297define i64 @urem2(i64 %a0, i64 %a1) nounwind readnone {
298entry:
299; ALL-LABEL: urem2:
300
301; ACC32: lw $25, %call16(__umoddi3)(
302; ACC32: jalr $25
303
304; ACC64: divu $zero, $4, $5
305; ACC64-TRAP: teq $5, $zero, 7
306
307; GPR64: dmodu $2, $4, $5
308; GPR64-TRAP: teq $5, $zero, 7
309
310; NOCHECK-NOT: teq
311
312; ACC64: mfhi $2
313
314; ALL: .end urem2
315
316 %rem = urem i64 %a0, %a1
317 ret i64 %rem
318}
319
320define i64 @sdivrem2(i64 %a0, i64 %a1, i64* nocapture %r) nounwind {
321entry:
322; ALL-LABEL: sdivrem2:
323
324; sdivrem2 is too complex to effectively check. We can at least check for the
325; calls though.
326; ACC32: lw $25, %call16(__moddi3)(
327; ACC32: jalr $25
328; ACC32: lw $25, %call16(__divdi3)(
329; ACC32: jalr $25
330
331; ACC64: ddiv $zero, $4, $5
332; ACC64-TRAP: teq $5, $zero, 7
333; NOCHECK-NOT: teq
334; ACC64: mflo $2
335; ACC64: mfhi $[[R0:[0-9]+]]
336; ACC64: sd $[[R0]], 0(${{[0-9]+}})
337
Vasileios Kalintirise2cbc21b2016-03-11 13:05:06 +0000338; GPR64-DAG: dmod $[[R0:[0-9]+]], $4, $5
339; GPR64-TRAP: teq $5, $zero, 7
340; NOCHECK-NOT: teq
341; GPR64: sd $[[R0]], 0(${{[0-9]+}})
342
Simon Dardisbd271542016-09-01 14:53:53 +0000343; GPR64-DAG: ddiv $2, $4, $5
344; GPR64-TRAP: teq $5, $zero, 7
345; NOCHECK-NOT: teq
346
Daniel Sanders308181e2014-06-12 10:44:10 +0000347; ALL: .end sdivrem2
348
349 %rem = srem i64 %a0, %a1
350 store i64 %rem, i64* %r, align 8
351 %div = sdiv i64 %a0, %a1
352 ret i64 %div
353}
354
355define i64 @udivrem2(i64 %a0, i64 %a1, i64* nocapture %r) nounwind {
356entry:
357; ALL-LABEL: udivrem2:
358
359; udivrem2 is too complex to effectively check. We can at least check for the
360; calls though.
361; ACC32: lw $25, %call16(__umoddi3)(
362; ACC32: jalr $25
363; ACC32: lw $25, %call16(__udivdi3)(
364; ACC32: jalr $25
365
366; ACC64: ddivu $zero, $4, $5
367; ACC64-TRAP: teq $5, $zero, 7
368; NOCHECK-NOT: teq
369; ACC64: mflo $2
370; ACC64: mfhi $[[R0:[0-9]+]]
371; ACC64: sd $[[R0]], 0(${{[0-9]+}})
372
373; GPR64: dmodu $[[R0:[0-9]+]], $4, $5
374; GPR64-TRAP: teq $5, $zero, 7
375; NOCHECK-NOT: teq
376; GPR64: sd $[[R0]], 0(${{[0-9]+}})
377
Simon Dardisbd271542016-09-01 14:53:53 +0000378; GPR64-DAG: ddivu $2, $4, $5
379; GPR64-TRAP: teq $5, $zero, 7
380; NOCHECK-NOT: teq
381
Daniel Sanders308181e2014-06-12 10:44:10 +0000382; ALL: .end udivrem2
383
384 %rem = urem i64 %a0, %a1
385 store i64 %rem, i64* %r, align 8
386 %div = udiv i64 %a0, %a1
387 ret i64 %div
388}