blob: f162c183aacf524f5883598a14c0de9b424eb219 [file] [log] [blame]
Sanjay Patel898fbd72018-06-07 14:11:18 +00001; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py
2; RUN: llc -mtriple=x86_64-unknown-unknown < %s | FileCheck %s
3
Sanjay Patel898fbd72018-06-07 14:11:18 +00004@b = local_unnamed_addr global i32 918, align 4
5@d = local_unnamed_addr global i32 8089, align 4
6@c = common local_unnamed_addr global i32 0, align 4
7@a = common local_unnamed_addr global i32 0, align 4
8
9define void @PR37667() {
10; CHECK-LABEL: PR37667:
11; CHECK: # %bb.0:
Sanjay Patel898fbd72018-06-07 14:11:18 +000012; CHECK-NEXT: movl {{.*}}(%rip), %eax
13; CHECK-NEXT: xorl %edx, %edx
14; CHECK-NEXT: divl {{.*}}(%rip)
Sam Parker16f963b2018-06-08 07:49:04 +000015; CHECK-NEXT: orl {{.*}}(%rip), %edx
16; CHECK-NEXT: movzbl %dl, %eax
17; CHECK-NEXT: movl %eax, {{.*}}(%rip)
Sanjay Patel898fbd72018-06-07 14:11:18 +000018; CHECK-NEXT: retq
19 %t0 = load i32, i32* @c, align 4
20 %t1 = load i32, i32* @b, align 4
21 %t2 = load i32, i32* @d, align 4
22 %rem = urem i32 %t1, %t2
23 %or = or i32 %rem, %t0
24 %conv1 = and i32 %or, 255
25 store i32 %conv1, i32* @a, align 4
26 ret void
27}
28
29define void @PR37060() {
30; CHECK-LABEL: PR37060:
31; CHECK: # %bb.0:
32; CHECK-NEXT: movl $-1, %eax
33; CHECK-NEXT: cltd
34; CHECK-NEXT: idivl {{.*}}(%rip)
Sam Parker16f963b2018-06-08 07:49:04 +000035; CHECK-NEXT: xorl {{.*}}(%rip), %edx
36; CHECK-NEXT: movzbl %dl, %eax
Sanjay Patel898fbd72018-06-07 14:11:18 +000037; CHECK-NEXT: movl %eax, {{.*}}(%rip)
38; CHECK-NEXT: retq
39 %t0 = load i32, i32* @c, align 4
40 %rem = srem i32 -1, %t0
41 %t2 = load i32, i32* @b, align 4
42 %xor = xor i32 %t2, %rem
43 %conv3 = and i32 %xor, 255
44 store i32 %conv3, i32* @a, align 4
45 ret void
46}
47