blob: f20ff549a8f058f4aa7415860ce9bfd37fe09850 [file] [log] [blame]
Quentin Colombet8e8e85c2016-04-05 19:06:01 +00001//===- llvm/CodeGen/GlobalISel/RegBankSelect.cpp - RegBankSelect -*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the RegBankSelect class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Quentin Colombetcfd97b92016-05-20 00:35:26 +000014#include "llvm/ADT/PostOrderIterator.h"
Ahmed Bougacha24d0d4d2016-08-02 15:10:32 +000015#include "llvm/CodeGen/GlobalISel/MachineLegalizer.h"
Quentin Colombet40ad5732016-04-07 18:19:27 +000016#include "llvm/CodeGen/GlobalISel/RegisterBank.h"
Quentin Colombet55650752016-05-20 00:49:10 +000017#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
18#include "llvm/CodeGen/MachineBranchProbabilityInfo.h"
Quentin Colombet40ad5732016-04-07 18:19:27 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombetacb857b2016-08-27 02:38:27 +000020#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombeta5530122016-05-20 17:36:54 +000021#include "llvm/IR/Function.h"
Quentin Colombetcfd97b92016-05-20 00:35:26 +000022#include "llvm/Support/BlockFrequency.h"
Quentin Colombeta41272f2016-06-08 15:49:23 +000023#include "llvm/Support/CommandLine.h"
Quentin Colombete16f5612016-04-07 23:53:55 +000024#include "llvm/Support/Debug.h"
Quentin Colombet40ad5732016-04-07 18:19:27 +000025#include "llvm/Target/TargetSubtargetInfo.h"
Quentin Colombet8e8e85c2016-04-05 19:06:01 +000026
27#define DEBUG_TYPE "regbankselect"
28
29using namespace llvm;
30
Quentin Colombeta41272f2016-06-08 15:49:23 +000031static cl::opt<RegBankSelect::Mode> RegBankSelectMode(
32 cl::desc("Mode of the RegBankSelect pass"), cl::Hidden, cl::Optional,
33 cl::values(clEnumValN(RegBankSelect::Mode::Fast, "regbankselect-fast",
34 "Run the Fast mode (default mapping)"),
35 clEnumValN(RegBankSelect::Mode::Greedy, "regbankselect-greedy",
36 "Use the Greedy mode (best local mapping)"),
37 clEnumValEnd));
38
Quentin Colombet8e8e85c2016-04-05 19:06:01 +000039char RegBankSelect::ID = 0;
Quentin Colombet25fcef72016-05-20 17:54:09 +000040INITIALIZE_PASS_BEGIN(RegBankSelect, "regbankselect",
41 "Assign register bank of generic virtual registers",
42 false, false);
43INITIALIZE_PASS_DEPENDENCY(MachineBlockFrequencyInfo)
44INITIALIZE_PASS_DEPENDENCY(MachineBranchProbabilityInfo)
Quentin Colombetacb857b2016-08-27 02:38:27 +000045INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
Quentin Colombet25fcef72016-05-20 17:54:09 +000046INITIALIZE_PASS_END(RegBankSelect, "regbankselect",
47 "Assign register bank of generic virtual registers", false,
Tim Northover884b47e2016-07-26 03:29:18 +000048 false)
Quentin Colombet8e8e85c2016-04-05 19:06:01 +000049
Quentin Colombet46df7222016-05-20 16:55:35 +000050RegBankSelect::RegBankSelect(Mode RunningMode)
Quentin Colombet25fcef72016-05-20 17:54:09 +000051 : MachineFunctionPass(ID), RBI(nullptr), MRI(nullptr), TRI(nullptr),
52 MBFI(nullptr), MBPI(nullptr), OptMode(RunningMode) {
Quentin Colombet8e8e85c2016-04-05 19:06:01 +000053 initializeRegBankSelectPass(*PassRegistry::getPassRegistry());
Quentin Colombeta41272f2016-06-08 15:49:23 +000054 if (RegBankSelectMode.getNumOccurrences() != 0) {
55 OptMode = RegBankSelectMode;
56 if (RegBankSelectMode != RunningMode)
57 DEBUG(dbgs() << "RegBankSelect mode overrided by command line\n");
58 }
Quentin Colombet8e8e85c2016-04-05 19:06:01 +000059}
60
Quentin Colombet40ad5732016-04-07 18:19:27 +000061void RegBankSelect::init(MachineFunction &MF) {
62 RBI = MF.getSubtarget().getRegBankInfo();
63 assert(RBI && "Cannot work without RegisterBankInfo");
64 MRI = &MF.getRegInfo();
Quentin Colombetaac71a42016-04-07 21:32:23 +000065 TRI = MF.getSubtarget().getRegisterInfo();
Quentin Colombetacb857b2016-08-27 02:38:27 +000066 TPC = &getAnalysis<TargetPassConfig>();
Quentin Colombet25fcef72016-05-20 17:54:09 +000067 if (OptMode != Mode::Fast) {
68 MBFI = &getAnalysis<MachineBlockFrequencyInfo>();
69 MBPI = &getAnalysis<MachineBranchProbabilityInfo>();
70 } else {
71 MBFI = nullptr;
72 MBPI = nullptr;
73 }
Quentin Colombet40ad5732016-04-07 18:19:27 +000074 MIRBuilder.setMF(MF);
75}
76
Quentin Colombet25fcef72016-05-20 17:54:09 +000077void RegBankSelect::getAnalysisUsage(AnalysisUsage &AU) const {
78 if (OptMode != Mode::Fast) {
79 // We could preserve the information from these two analysis but
80 // the APIs do not allow to do so yet.
81 AU.addRequired<MachineBlockFrequencyInfo>();
82 AU.addRequired<MachineBranchProbabilityInfo>();
83 }
Quentin Colombetacb857b2016-08-27 02:38:27 +000084 AU.addRequired<TargetPassConfig>();
Quentin Colombet25fcef72016-05-20 17:54:09 +000085 MachineFunctionPass::getAnalysisUsage(AU);
86}
87
Quentin Colombet40ad5732016-04-07 18:19:27 +000088bool RegBankSelect::assignmentMatch(
Quentin Colombet0d77da42016-05-20 00:42:57 +000089 unsigned Reg, const RegisterBankInfo::ValueMapping &ValMapping,
90 bool &OnlyAssign) const {
91 // By default we assume we will have to repair something.
92 OnlyAssign = false;
Quentin Colombet40ad5732016-04-07 18:19:27 +000093 // Each part of a break down needs to end up in a different register.
94 // In other word, Reg assignement does not match.
95 if (ValMapping.BreakDown.size() > 1)
96 return false;
97
Quentin Colombet6d6d6af2016-04-08 16:48:16 +000098 const RegisterBank *CurRegBank = RBI->getRegBank(Reg, *MRI, *TRI);
99 const RegisterBank *DesiredRegBrank = ValMapping.BreakDown[0].RegBank;
Quentin Colombet0d77da42016-05-20 00:42:57 +0000100 // Reg is free of assignment, a simple assignment will make the
101 // register bank to match.
102 OnlyAssign = CurRegBank == nullptr;
Quentin Colombet6d6d6af2016-04-08 16:48:16 +0000103 DEBUG(dbgs() << "Does assignment already match: ";
104 if (CurRegBank) dbgs() << *CurRegBank; else dbgs() << "none";
105 dbgs() << " against ";
106 assert(DesiredRegBrank && "The mapping must be valid");
107 dbgs() << *DesiredRegBrank << '\n';);
108 return CurRegBank == DesiredRegBrank;
Quentin Colombet40ad5732016-04-07 18:19:27 +0000109}
110
Quentin Colombetacb857b2016-08-27 02:38:27 +0000111bool RegBankSelect::repairReg(
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000112 MachineOperand &MO, const RegisterBankInfo::ValueMapping &ValMapping,
113 RegBankSelect::RepairingPlacement &RepairPt,
Quentin Colombet06ef4e22016-06-08 16:24:55 +0000114 const iterator_range<SmallVectorImpl<unsigned>::const_iterator> &NewVRegs) {
Quentin Colombetacb857b2016-08-27 02:38:27 +0000115 if (ValMapping.BreakDown.size() != 1 && !TPC->isGlobalISelAbortEnabled())
116 return false;
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000117 assert(ValMapping.BreakDown.size() == 1 && "Not yet implemented");
Quentin Colombetf33e3652016-06-08 16:30:55 +0000118 // An empty range of new register means no repairing.
119 assert(NewVRegs.begin() != NewVRegs.end() && "We should not have to repair");
120
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000121 // Assume we are repairing a use and thus, the original reg will be
122 // the source of the repairing.
123 unsigned Src = MO.getReg();
124 unsigned Dst = *NewVRegs.begin();
Quentin Colombet904a2c72016-04-12 00:12:59 +0000125
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000126 // If we repair a definition, swap the source and destination for
127 // the repairing.
128 if (MO.isDef())
Quentin Colombet904a2c72016-04-12 00:12:59 +0000129 std::swap(Src, Dst);
Quentin Colombet904a2c72016-04-12 00:12:59 +0000130
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000131 assert((RepairPt.getNumInsertPoints() == 1 ||
132 TargetRegisterInfo::isPhysicalRegister(Dst)) &&
133 "We are about to create several defs for Dst");
Quentin Colombet904a2c72016-04-12 00:12:59 +0000134
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000135 // Build the instruction used to repair, then clone it at the right places.
Tim Northover756eca32016-07-26 16:45:30 +0000136 MachineInstr *MI = MIRBuilder.buildCopy(Dst, Src);
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000137 MI->removeFromParent();
138 DEBUG(dbgs() << "Copy: " << PrintReg(Src) << " to: " << PrintReg(Dst)
139 << '\n');
140 // TODO:
141 // Check if MI is legal. if not, we need to legalize all the
142 // instructions we are going to insert.
143 std::unique_ptr<MachineInstr *[]> NewInstrs(
144 new MachineInstr *[RepairPt.getNumInsertPoints()]);
145 bool IsFirst = true;
146 unsigned Idx = 0;
147 for (const std::unique_ptr<InsertPoint> &InsertPt : RepairPt) {
148 MachineInstr *CurMI;
149 if (IsFirst)
150 CurMI = MI;
151 else
152 CurMI = MIRBuilder.getMF().CloneMachineInstr(MI);
153 InsertPt->insert(*CurMI);
154 NewInstrs[Idx++] = CurMI;
155 IsFirst = false;
156 }
157 // TODO:
158 // Legalize NewInstrs if need be.
Quentin Colombetacb857b2016-08-27 02:38:27 +0000159 return true;
Quentin Colombet40ad5732016-04-07 18:19:27 +0000160}
161
Quentin Colombetf2723a22016-05-21 01:43:25 +0000162uint64_t RegBankSelect::getRepairCost(
163 const MachineOperand &MO,
164 const RegisterBankInfo::ValueMapping &ValMapping) const {
165 assert(MO.isReg() && "We should only repair register operand");
166 assert(!ValMapping.BreakDown.empty() && "Nothing to map??");
167
168 bool IsSameNumOfValues = ValMapping.BreakDown.size() == 1;
169 const RegisterBank *CurRegBank = RBI->getRegBank(MO.getReg(), *MRI, *TRI);
170 // If MO does not have a register bank, we should have just been
171 // able to set one unless we have to break the value down.
172 assert((!IsSameNumOfValues || CurRegBank) && "We should not have to repair");
173 // Def: Val <- NewDefs
174 // Same number of values: copy
175 // Different number: Val = build_sequence Defs1, Defs2, ...
176 // Use: NewSources <- Val.
177 // Same number of values: copy.
178 // Different number: Src1, Src2, ... =
179 // extract_value Val, Src1Begin, Src1Len, Src2Begin, Src2Len, ...
180 // We should remember that this value is available somewhere else to
181 // coalesce the value.
182
183 if (IsSameNumOfValues) {
184 const RegisterBank *DesiredRegBrank = ValMapping.BreakDown[0].RegBank;
185 // If we repair a definition, swap the source and destination for
186 // the repairing.
187 if (MO.isDef())
188 std::swap(CurRegBank, DesiredRegBrank);
Quentin Colombetd6886bd2016-06-08 17:39:43 +0000189 // TODO: It may be possible to actually avoid the copy.
190 // If we repair something where the source is defined by a copy
191 // and the source of that copy is on the right bank, we can reuse
192 // it for free.
193 // E.g.,
194 // RegToRepair<BankA> = copy AlternativeSrc<BankB>
195 // = op RegToRepair<BankA>
196 // We can simply propagate AlternativeSrc instead of copying RegToRepair
197 // into a new virtual register.
198 // We would also need to propagate this information in the
199 // repairing placement.
Quentin Colombetcfbdee22016-06-08 01:11:03 +0000200 unsigned Cost =
201 RBI->copyCost(*DesiredRegBrank, *CurRegBank,
202 RegisterBankInfo::getSizeInBits(MO.getReg(), *MRI, *TRI));
Quentin Colombetf2723a22016-05-21 01:43:25 +0000203 // TODO: use a dedicated constant for ImpossibleCost.
204 if (Cost != UINT_MAX)
205 return Cost;
Quentin Colombetacb857b2016-08-27 02:38:27 +0000206 assert(!TPC->isGlobalISelAbortEnabled() &&
207 "Legalization not available yet");
Quentin Colombetf2723a22016-05-21 01:43:25 +0000208 // Return the legalization cost of that repairing.
209 }
Quentin Colombetacb857b2016-08-27 02:38:27 +0000210 assert(!TPC->isGlobalISelAbortEnabled() &&
211 "Complex repairing not implemented yet");
212 return UINT_MAX;
Quentin Colombetf2723a22016-05-21 01:43:25 +0000213}
214
Quentin Colombet79fe1be2016-05-20 18:37:33 +0000215RegisterBankInfo::InstructionMapping &RegBankSelect::findBestMapping(
216 MachineInstr &MI, RegisterBankInfo::InstructionMappings &PossibleMappings,
217 SmallVectorImpl<RepairingPlacement> &RepairPts) {
Quentin Colombetacb857b2016-08-27 02:38:27 +0000218 assert(!PossibleMappings.empty() &&
219 "Do not know how to map this instruction");
Quentin Colombet79fe1be2016-05-20 18:37:33 +0000220
221 RegisterBankInfo::InstructionMapping *BestMapping = nullptr;
222 MappingCost Cost = MappingCost::ImpossibleCost();
223 SmallVector<RepairingPlacement, 4> LocalRepairPts;
224 for (RegisterBankInfo::InstructionMapping &CurMapping : PossibleMappings) {
225 MappingCost CurCost = computeMapping(MI, CurMapping, LocalRepairPts, &Cost);
226 if (CurCost < Cost) {
227 Cost = CurCost;
228 BestMapping = &CurMapping;
229 RepairPts.clear();
230 for (RepairingPlacement &RepairPt : LocalRepairPts)
231 RepairPts.emplace_back(std::move(RepairPt));
232 }
233 }
Quentin Colombetacb857b2016-08-27 02:38:27 +0000234 if (!BestMapping && !TPC->isGlobalISelAbortEnabled()) {
235 // If none of the mapping worked that means they are all impossible.
236 // Thus, pick the first one and set an impossible repairing point.
237 // It will trigger the failed isel mode.
238 BestMapping = &(*PossibleMappings.begin());
239 RepairPts.emplace_back(
240 RepairingPlacement(MI, 0, *TRI, *this, RepairingPlacement::Impossible));
241 } else
242 assert(BestMapping && "No suitable mapping for instruction");
Quentin Colombet79fe1be2016-05-20 18:37:33 +0000243 return *BestMapping;
244}
245
Quentin Colombetf75c2bf2016-05-20 16:36:12 +0000246void RegBankSelect::tryAvoidingSplit(
247 RegBankSelect::RepairingPlacement &RepairPt, const MachineOperand &MO,
248 const RegisterBankInfo::ValueMapping &ValMapping) const {
249 const MachineInstr &MI = *MO.getParent();
250 assert(RepairPt.hasSplit() && "We should not have to adjust for split");
251 // Splitting should only occur for PHIs or between terminators,
252 // because we only do local repairing.
253 assert((MI.isPHI() || MI.isTerminator()) && "Why do we split?");
254
255 assert(&MI.getOperand(RepairPt.getOpIdx()) == &MO &&
256 "Repairing placement does not match operand");
257
258 // If we need splitting for phis, that means it is because we
259 // could not find an insertion point before the terminators of
260 // the predecessor block for this argument. In other words,
261 // the input value is defined by one of the terminators.
262 assert((!MI.isPHI() || !MO.isDef()) && "Need split for phi def?");
263
264 // We split to repair the use of a phi or a terminator.
265 if (!MO.isDef()) {
266 if (MI.isTerminator()) {
267 assert(&MI != &(*MI.getParent()->getFirstTerminator()) &&
268 "Need to split for the first terminator?!");
269 } else {
270 // For the PHI case, the split may not be actually required.
271 // In the copy case, a phi is already a copy on the incoming edge,
272 // therefore there is no need to split.
273 if (ValMapping.BreakDown.size() == 1)
274 // This is a already a copy, there is nothing to do.
275 RepairPt.switchTo(RepairingPlacement::RepairingKind::Reassign);
276 }
277 return;
278 }
279
280 // At this point, we need to repair a defintion of a terminator.
281
282 // Technically we need to fix the def of MI on all outgoing
283 // edges of MI to keep the repairing local. In other words, we
284 // will create several definitions of the same register. This
285 // does not work for SSA unless that definition is a physical
286 // register.
287 // However, there are other cases where we can get away with
288 // that while still keeping the repairing local.
289 assert(MI.isTerminator() && MO.isDef() &&
290 "This code is for the def of a terminator");
291
292 // Since we use RPO traversal, if we need to repair a definition
293 // this means this definition could be:
294 // 1. Used by PHIs (i.e., this VReg has been visited as part of the
295 // uses of a phi.), or
296 // 2. Part of a target specific instruction (i.e., the target applied
297 // some register class constraints when creating the instruction.)
298 // If the constraints come for #2, the target said that another mapping
299 // is supported so we may just drop them. Indeed, if we do not change
300 // the number of registers holding that value, the uses will get fixed
301 // when we get to them.
302 // Uses in PHIs may have already been proceeded though.
303 // If the constraints come for #1, then, those are weak constraints and
304 // no actual uses may rely on them. However, the problem remains mainly
305 // the same as for #2. If the value stays in one register, we could
306 // just switch the register bank of the definition, but we would need to
307 // account for a repairing cost for each phi we silently change.
308 //
309 // In any case, if the value needs to be broken down into several
310 // registers, the repairing is not local anymore as we need to patch
311 // every uses to rebuild the value in just one register.
312 //
313 // To summarize:
314 // - If the value is in a physical register, we can do the split and
315 // fix locally.
316 // Otherwise if the value is in a virtual register:
317 // - If the value remains in one register, we do not have to split
318 // just switching the register bank would do, but we need to account
319 // in the repairing cost all the phi we changed.
320 // - If the value spans several registers, then we cannot do a local
321 // repairing.
322
323 // Check if this is a physical or virtual register.
324 unsigned Reg = MO.getReg();
325 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
326 // We are going to split every outgoing edges.
327 // Check that this is possible.
328 // FIXME: The machine representation is currently broken
329 // since it also several terminators in one basic block.
330 // Because of that we would technically need a way to get
331 // the targets of just one terminator to know which edges
332 // we have to split.
333 // Assert that we do not hit the ill-formed representation.
334
335 // If there are other terminators before that one, some of
336 // the outgoing edges may not be dominated by this definition.
337 assert(&MI == &(*MI.getParent()->getFirstTerminator()) &&
338 "Do not know which outgoing edges are relevant");
339 const MachineInstr *Next = MI.getNextNode();
340 assert((!Next || Next->isUnconditionalBranch()) &&
341 "Do not know where each terminator ends up");
342 if (Next)
343 // If the next terminator uses Reg, this means we have
344 // to split right after MI and thus we need a way to ask
345 // which outgoing edges are affected.
346 assert(!Next->readsRegister(Reg) && "Need to split between terminators");
347 // We will split all the edges and repair there.
348 } else {
349 // This is a virtual register defined by a terminator.
350 if (ValMapping.BreakDown.size() == 1) {
351 // There is nothing to repair, but we may actually lie on
352 // the repairing cost because of the PHIs already proceeded
353 // as already stated.
354 // Though the code will be correct.
355 assert(0 && "Repairing cost may not be accurate");
356 } else {
357 // We need to do non-local repairing. Basically, patch all
358 // the uses (i.e., phis) that we already proceeded.
359 // For now, just say this mapping is not possible.
360 RepairPt.switchTo(RepairingPlacement::RepairingKind::Impossible);
361 }
362 }
363}
364
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000365RegBankSelect::MappingCost RegBankSelect::computeMapping(
366 MachineInstr &MI, const RegisterBankInfo::InstructionMapping &InstrMapping,
Quentin Colombet6e80dbc2016-05-20 18:00:46 +0000367 SmallVectorImpl<RepairingPlacement> &RepairPts,
368 const RegBankSelect::MappingCost *BestCost) {
369 assert((MBFI || !BestCost) && "Costs comparison require MBFI");
Quentin Colombete16f5612016-04-07 23:53:55 +0000370
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000371 // If mapped with InstrMapping, MI will have the recorded cost.
Quentin Colombet25fcef72016-05-20 17:54:09 +0000372 MappingCost Cost(MBFI ? MBFI->getBlockFreq(MI.getParent()) : 1);
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000373 bool Saturated = Cost.addLocalCost(InstrMapping.getCost());
374 assert(!Saturated && "Possible mapping saturated the cost");
375 DEBUG(dbgs() << "Evaluating mapping cost for: " << MI);
376 DEBUG(dbgs() << "With: " << InstrMapping << '\n');
377 RepairPts.clear();
Quentin Colombet6e80dbc2016-05-20 18:00:46 +0000378 if (BestCost && Cost > *BestCost)
379 return Cost;
380
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000381 // Moreover, to realize this mapping, the register bank of each operand must
382 // match this mapping. In other words, we may need to locally reassign the
383 // register banks. Account for that repairing cost as well.
384 // In this context, local means in the surrounding of MI.
385 for (unsigned OpIdx = 0, EndOpIdx = MI.getNumOperands(); OpIdx != EndOpIdx;
Quentin Colombet40ad5732016-04-07 18:19:27 +0000386 ++OpIdx) {
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000387 const MachineOperand &MO = MI.getOperand(OpIdx);
Quentin Colombet40ad5732016-04-07 18:19:27 +0000388 if (!MO.isReg())
389 continue;
390 unsigned Reg = MO.getReg();
391 if (!Reg)
392 continue;
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000393 DEBUG(dbgs() << "Opd" << OpIdx);
Quentin Colombet40ad5732016-04-07 18:19:27 +0000394 const RegisterBankInfo::ValueMapping &ValMapping =
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000395 InstrMapping.getOperandMapping(OpIdx);
396 // If Reg is already properly mapped, this is free.
397 bool Assign;
398 if (assignmentMatch(Reg, ValMapping, Assign)) {
399 DEBUG(dbgs() << " is free (match).\n");
Quentin Colombet40ad5732016-04-07 18:19:27 +0000400 continue;
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000401 }
402 if (Assign) {
403 DEBUG(dbgs() << " is free (simple assignment).\n");
404 RepairPts.emplace_back(RepairingPlacement(MI, OpIdx, *TRI, *this,
405 RepairingPlacement::Reassign));
406 continue;
Quentin Colombet40ad5732016-04-07 18:19:27 +0000407 }
Quentin Colombet904a2c72016-04-12 00:12:59 +0000408
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000409 // Find the insertion point for the repairing code.
410 RepairPts.emplace_back(
411 RepairingPlacement(MI, OpIdx, *TRI, *this, RepairingPlacement::Insert));
412 RepairingPlacement &RepairPt = RepairPts.back();
413
Quentin Colombetf75c2bf2016-05-20 16:36:12 +0000414 // If we need to split a basic block to materialize this insertion point,
415 // we may give a higher cost to this mapping.
416 // Nevertheless, we may get away with the split, so try that first.
417 if (RepairPt.hasSplit())
418 tryAvoidingSplit(RepairPt, MO, ValMapping);
419
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000420 // Check that the materialization of the repairing is possible.
421 if (!RepairPt.canMaterialize())
422 return MappingCost::ImpossibleCost();
423
424 // Account for the split cost and repair cost.
Quentin Colombet6e80dbc2016-05-20 18:00:46 +0000425 // Unless the cost is already saturated or we do not care about the cost.
426 if (!BestCost || Saturated)
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000427 continue;
428
Quentin Colombet6e80dbc2016-05-20 18:00:46 +0000429 // To get accurate information we need MBFI and MBPI.
430 // Thus, if we end up here this information should be here.
431 assert(MBFI && MBPI && "Cost computation requires MBFI and MBPI");
432
Quentin Colombet6feaf8202016-06-08 15:40:32 +0000433 // FIXME: We will have to rework the repairing cost model.
434 // The repairing cost depends on the register bank that MO has.
435 // However, when we break down the value into different values,
436 // MO may not have a register bank while still needing repairing.
437 // For the fast mode, we don't compute the cost so that is fine,
438 // but still for the repairing code, we will have to make a choice.
439 // For the greedy mode, we should choose greedily what is the best
440 // choice based on the next use of MO.
441
Quentin Colombetf2723a22016-05-21 01:43:25 +0000442 // Sums up the repairing cost of MO at each insertion point.
443 uint64_t RepairCost = getRepairCost(MO, ValMapping);
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000444 // Bias used for splitting: 5%.
445 const uint64_t PercentageForBias = 5;
446 uint64_t Bias = (RepairCost * PercentageForBias + 99) / 100;
447 // We should not need more than a couple of instructions to repair
448 // an assignment. In other words, the computation should not
449 // overflow because the repairing cost is free of basic block
450 // frequency.
451 assert(((RepairCost < RepairCost * PercentageForBias) &&
452 (RepairCost * PercentageForBias <
453 RepairCost * PercentageForBias + 99)) &&
454 "Repairing involves more than a billion of instructions?!");
455 for (const std::unique_ptr<InsertPoint> &InsertPt : RepairPt) {
456 assert(InsertPt->canMaterialize() && "We should not have made it here");
457 // We will applied some basic block frequency and those uses uint64_t.
458 if (!InsertPt->isSplit())
459 Saturated = Cost.addLocalCost(RepairCost);
460 else {
461 uint64_t CostForInsertPt = RepairCost;
462 // Again we shouldn't overflow here givent that
463 // CostForInsertPt is frequency free at this point.
464 assert(CostForInsertPt + Bias > CostForInsertPt &&
465 "Repairing + split bias overflows");
466 CostForInsertPt += Bias;
467 uint64_t PtCost = InsertPt->frequency(*this) * CostForInsertPt;
468 // Check if we just overflowed.
469 if ((Saturated = PtCost < CostForInsertPt))
470 Cost.saturate();
471 else
472 Saturated = Cost.addNonLocalCost(PtCost);
473 }
Quentin Colombet6e80dbc2016-05-20 18:00:46 +0000474
475 // Stop looking into what it takes to repair, this is already
476 // too expensive.
477 if (BestCost && Cost > *BestCost)
478 return Cost;
479
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000480 // No need to accumulate more cost information.
481 // We need to still gather the repairing information though.
482 if (Saturated)
483 break;
484 }
Quentin Colombet40ad5732016-04-07 18:19:27 +0000485 }
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000486 return Cost;
487}
488
Quentin Colombetacb857b2016-08-27 02:38:27 +0000489bool RegBankSelect::applyMapping(
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000490 MachineInstr &MI, const RegisterBankInfo::InstructionMapping &InstrMapping,
491 SmallVectorImpl<RegBankSelect::RepairingPlacement> &RepairPts) {
Quentin Colombetf33e3652016-06-08 16:30:55 +0000492 // OpdMapper will hold all the information needed for the rewritting.
493 RegisterBankInfo::OperandsMapper OpdMapper(MI, InstrMapping, *MRI);
494
Quentin Colombetec5c93d2016-06-08 16:45:04 +0000495 // First, place the repairing code.
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000496 for (RepairingPlacement &RepairPt : RepairPts) {
Quentin Colombetacb857b2016-08-27 02:38:27 +0000497 if (!RepairPt.canMaterialize() ||
498 RepairPt.getKind() == RepairingPlacement::Impossible)
499 return false;
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000500 assert(RepairPt.getKind() != RepairingPlacement::None &&
501 "This should not make its way in the list");
502 unsigned OpIdx = RepairPt.getOpIdx();
503 MachineOperand &MO = MI.getOperand(OpIdx);
504 const RegisterBankInfo::ValueMapping &ValMapping =
505 InstrMapping.getOperandMapping(OpIdx);
506 unsigned BreakDownSize = ValMapping.BreakDown.size();
Quentin Colombet86be3742016-06-08 17:39:47 +0000507 (void)BreakDownSize;
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000508 unsigned Reg = MO.getReg();
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000509
510 switch (RepairPt.getKind()) {
511 case RepairingPlacement::Reassign:
512 assert(BreakDownSize == 1 &&
513 "Reassignment should only be for simple mapping");
514 MRI->setRegBank(Reg, *ValMapping.BreakDown[0].RegBank);
515 break;
516 case RepairingPlacement::Insert:
Quentin Colombetf33e3652016-06-08 16:30:55 +0000517 OpdMapper.createVRegs(OpIdx);
Quentin Colombetacb857b2016-08-27 02:38:27 +0000518 if (!repairReg(MO, ValMapping, RepairPt, OpdMapper.getVRegs(OpIdx)))
519 return false;
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000520 break;
521 default:
522 llvm_unreachable("Other kind should not happen");
523 }
524 }
525 // Second, rewrite the instruction.
Quentin Colombet33406452016-06-08 21:55:30 +0000526 DEBUG(dbgs() << "Actual mapping of the operands: " << OpdMapper << '\n');
Quentin Colombetec5c93d2016-06-08 16:45:04 +0000527 RBI->applyMapping(OpdMapper);
Quentin Colombetacb857b2016-08-27 02:38:27 +0000528 return true;
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000529}
530
Quentin Colombetacb857b2016-08-27 02:38:27 +0000531bool RegBankSelect::assignInstr(MachineInstr &MI) {
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000532 DEBUG(dbgs() << "Assign: " << MI);
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000533 // Remember the repairing placement for all the operands.
534 SmallVector<RepairingPlacement, 4> RepairPts;
535
Quentin Colombet79fe1be2016-05-20 18:37:33 +0000536 RegisterBankInfo::InstructionMapping BestMapping;
537 if (OptMode == RegBankSelect::Mode::Fast) {
538 BestMapping = RBI->getInstrMapping(MI);
539 MappingCost DefaultCost = computeMapping(MI, BestMapping, RepairPts);
540 (void)DefaultCost;
Quentin Colombetacb857b2016-08-27 02:38:27 +0000541 if (DefaultCost == MappingCost::ImpossibleCost())
542 return false;
Quentin Colombet79fe1be2016-05-20 18:37:33 +0000543 } else {
544 RegisterBankInfo::InstructionMappings PossibleMappings =
545 RBI->getInstrPossibleMappings(MI);
Quentin Colombetacb857b2016-08-27 02:38:27 +0000546 if (PossibleMappings.empty())
547 return false;
Quentin Colombet79fe1be2016-05-20 18:37:33 +0000548 BestMapping = std::move(findBestMapping(MI, PossibleMappings, RepairPts));
549 }
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000550 // Make sure the mapping is valid for MI.
Quentin Colombet79fe1be2016-05-20 18:37:33 +0000551 assert(BestMapping.verify(MI) && "Invalid instruction mapping");
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000552
Quentin Colombet79fe1be2016-05-20 18:37:33 +0000553 DEBUG(dbgs() << "Mapping: " << BestMapping << '\n');
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000554
Quentin Colombet9400bfb2016-06-08 21:55:29 +0000555 // After this call, MI may not be valid anymore.
556 // Do not use it.
Quentin Colombetacb857b2016-08-27 02:38:27 +0000557 return applyMapping(MI, BestMapping, RepairPts);
Quentin Colombet40ad5732016-04-07 18:19:27 +0000558}
559
Quentin Colombet8e8e85c2016-04-05 19:06:01 +0000560bool RegBankSelect::runOnMachineFunction(MachineFunction &MF) {
Quentin Colombet60495242016-08-27 00:18:24 +0000561 // If the ISel pipeline failed, do not bother running that pass.
562 if (MF.getProperties().hasProperty(
563 MachineFunctionProperties::Property::FailedISel))
564 return false;
565
Quentin Colombete16f5612016-04-07 23:53:55 +0000566 DEBUG(dbgs() << "Assign register banks for: " << MF.getName() << '\n');
Quentin Colombeta5530122016-05-20 17:36:54 +0000567 const Function *F = MF.getFunction();
568 Mode SaveOptMode = OptMode;
569 if (F->hasFnAttribute(Attribute::OptimizeNone))
570 OptMode = Mode::Fast;
Quentin Colombet40ad5732016-04-07 18:19:27 +0000571 init(MF);
Ahmed Bougacha24d0d4d2016-08-02 15:10:32 +0000572
573#ifndef NDEBUG
574 // Check that our input is fully legal: we require the function to have the
575 // Legalized property, so it should be.
576 // FIXME: This should be in the MachineVerifier, but it can't use the
577 // MachineLegalizer as it's currently in the separate GlobalISel library.
578 if (const MachineLegalizer *MLI = MF.getSubtarget().getMachineLegalizer()) {
579 for (const MachineBasicBlock &MBB : MF) {
580 for (const MachineInstr &MI : MBB) {
581 if (isPreISelGenericOpcode(MI.getOpcode()) && !MLI->isLegal(MI)) {
Quentin Colombetacb857b2016-08-27 02:38:27 +0000582 if (!TPC->isGlobalISelAbortEnabled()) {
583 MF.getProperties().set(
584 MachineFunctionProperties::Property::FailedISel);
585 return false;
586 }
Ahmed Bougacha24d0d4d2016-08-02 15:10:32 +0000587 std::string ErrStorage;
588 raw_string_ostream Err(ErrStorage);
589 Err << "Instruction is not legal: " << MI << '\n';
590 report_fatal_error(Err.str());
591 }
592 }
593 }
594 }
595#endif
596
Quentin Colombet40ad5732016-04-07 18:19:27 +0000597 // Walk the function and assign register banks to all operands.
Quentin Colombetab8c21f2016-04-08 17:19:10 +0000598 // Use a RPOT to make sure all registers are assigned before we choose
599 // the best mapping of the current instruction.
600 ReversePostOrderTraversal<MachineFunction*> RPOT(&MF);
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000601 for (MachineBasicBlock *MBB : RPOT) {
602 // Set a sensible insertion point so that subsequent calls to
603 // MIRBuilder.
604 MIRBuilder.setMBB(*MBB);
Quentin Colombetec5c93d2016-06-08 16:45:04 +0000605 for (MachineBasicBlock::iterator MII = MBB->begin(), End = MBB->end();
606 MII != End;) {
607 // MI might be invalidated by the assignment, so move the
608 // iterator before hand.
Ahmed Bougacha45eb3b92016-08-02 11:41:16 +0000609 MachineInstr &MI = *MII++;
610
611 // Ignore target-specific instructions: they should use proper regclasses.
612 if (isTargetSpecificOpcode(MI.getOpcode()))
613 continue;
614
Quentin Colombetacb857b2016-08-27 02:38:27 +0000615 if (!assignInstr(MI)) {
616 if (TPC->isGlobalISelAbortEnabled())
617 report_fatal_error("Unable to map instruction");
618 MF.getProperties().set(MachineFunctionProperties::Property::FailedISel);
619 return false;
620 }
Quentin Colombetec5c93d2016-06-08 16:45:04 +0000621 }
Quentin Colombetd84d00b2016-05-20 00:55:51 +0000622 }
Quentin Colombeta5530122016-05-20 17:36:54 +0000623 OptMode = SaveOptMode;
Quentin Colombet8e8e85c2016-04-05 19:06:01 +0000624 return false;
625}
Quentin Colombetcfd97b92016-05-20 00:35:26 +0000626
627//------------------------------------------------------------------------------
Quentin Colombet55650752016-05-20 00:49:10 +0000628// Helper Classes Implementation
Quentin Colombetcfd97b92016-05-20 00:35:26 +0000629//------------------------------------------------------------------------------
Quentin Colombet55650752016-05-20 00:49:10 +0000630RegBankSelect::RepairingPlacement::RepairingPlacement(
631 MachineInstr &MI, unsigned OpIdx, const TargetRegisterInfo &TRI, Pass &P,
632 RepairingPlacement::RepairingKind Kind)
633 // Default is, we are going to insert code to repair OpIdx.
634 : Kind(Kind),
635 OpIdx(OpIdx),
636 CanMaterialize(Kind != RepairingKind::Impossible),
637 HasSplit(false),
638 P(P) {
639 const MachineOperand &MO = MI.getOperand(OpIdx);
640 assert(MO.isReg() && "Trying to repair a non-reg operand");
641
642 if (Kind != RepairingKind::Insert)
643 return;
644
645 // Repairings for definitions happen after MI, uses happen before.
646 bool Before = !MO.isDef();
647
648 // Check if we are done with MI.
649 if (!MI.isPHI() && !MI.isTerminator()) {
650 addInsertPoint(MI, Before);
651 // We are done with the initialization.
652 return;
653 }
654
655 // Now, look for the special cases.
656 if (MI.isPHI()) {
657 // - PHI must be the first instructions:
658 // * Before, we have to split the related incoming edge.
659 // * After, move the insertion point past the last phi.
660 if (!Before) {
661 MachineBasicBlock::iterator It = MI.getParent()->getFirstNonPHI();
662 if (It != MI.getParent()->end())
663 addInsertPoint(*It, /*Before*/ true);
664 else
665 addInsertPoint(*(--It), /*Before*/ false);
666 return;
667 }
668 // We repair a use of a phi, we may need to split the related edge.
669 MachineBasicBlock &Pred = *MI.getOperand(OpIdx + 1).getMBB();
670 // Check if we can move the insertion point prior to the
671 // terminators of the predecessor.
672 unsigned Reg = MO.getReg();
673 MachineBasicBlock::iterator It = Pred.getLastNonDebugInstr();
674 for (auto Begin = Pred.begin(); It != Begin && It->isTerminator(); --It)
675 if (It->modifiesRegister(Reg, &TRI)) {
676 // We cannot hoist the repairing code in the predecessor.
677 // Split the edge.
678 addInsertPoint(Pred, *MI.getParent());
679 return;
680 }
681 // At this point, we can insert in Pred.
682
683 // - If It is invalid, Pred is empty and we can insert in Pred
684 // wherever we want.
685 // - If It is valid, It is the first non-terminator, insert after It.
686 if (It == Pred.end())
687 addInsertPoint(Pred, /*Beginning*/ false);
688 else
689 addInsertPoint(*It, /*Before*/ false);
690 } else {
691 // - Terminators must be the last instructions:
692 // * Before, move the insert point before the first terminator.
693 // * After, we have to split the outcoming edges.
694 unsigned Reg = MO.getReg();
695 if (Before) {
696 // Check whether Reg is defined by any terminator.
697 MachineBasicBlock::iterator It = MI;
698 for (auto Begin = MI.getParent()->begin();
699 --It != Begin && It->isTerminator();)
700 if (It->modifiesRegister(Reg, &TRI)) {
701 // Insert the repairing code right after the definition.
702 addInsertPoint(*It, /*Before*/ false);
703 return;
704 }
705 addInsertPoint(*It, /*Before*/ true);
706 return;
707 }
708 // Make sure Reg is not redefined by other terminators, otherwise
709 // we do not know how to split.
710 for (MachineBasicBlock::iterator It = MI, End = MI.getParent()->end();
711 ++It != End;)
712 // The machine verifier should reject this kind of code.
713 assert(It->modifiesRegister(Reg, &TRI) && "Do not know where to split");
714 // Split each outcoming edges.
715 MachineBasicBlock &Src = *MI.getParent();
716 for (auto &Succ : Src.successors())
717 addInsertPoint(Src, Succ);
718 }
719}
720
721void RegBankSelect::RepairingPlacement::addInsertPoint(MachineInstr &MI,
722 bool Before) {
723 addInsertPoint(*new InstrInsertPoint(MI, Before));
724}
725
726void RegBankSelect::RepairingPlacement::addInsertPoint(MachineBasicBlock &MBB,
727 bool Beginning) {
728 addInsertPoint(*new MBBInsertPoint(MBB, Beginning));
729}
730
731void RegBankSelect::RepairingPlacement::addInsertPoint(MachineBasicBlock &Src,
732 MachineBasicBlock &Dst) {
733 addInsertPoint(*new EdgeInsertPoint(Src, Dst, P));
734}
735
736void RegBankSelect::RepairingPlacement::addInsertPoint(
737 RegBankSelect::InsertPoint &Point) {
738 CanMaterialize &= Point.canMaterialize();
739 HasSplit |= Point.isSplit();
740 InsertPoints.emplace_back(&Point);
741}
742
743RegBankSelect::InstrInsertPoint::InstrInsertPoint(MachineInstr &Instr,
744 bool Before)
745 : InsertPoint(), Instr(Instr), Before(Before) {
746 // Since we do not support splitting, we do not need to update
747 // liveness and such, so do not do anything with P.
748 assert((!Before || !Instr.isPHI()) &&
749 "Splitting before phis requires more points");
750 assert((!Before || !Instr.getNextNode() || !Instr.getNextNode()->isPHI()) &&
751 "Splitting between phis does not make sense");
752}
753
754void RegBankSelect::InstrInsertPoint::materialize() {
755 if (isSplit()) {
756 // Slice and return the beginning of the new block.
757 // If we need to split between the terminators, we theoritically
758 // need to know where the first and second set of terminators end
759 // to update the successors properly.
760 // Now, in pratice, we should have a maximum of 2 branch
761 // instructions; one conditional and one unconditional. Therefore
762 // we know how to update the successor by looking at the target of
763 // the unconditional branch.
764 // If we end up splitting at some point, then, we should update
765 // the liveness information and such. I.e., we would need to
766 // access P here.
767 // The machine verifier should actually make sure such cases
768 // cannot happen.
769 llvm_unreachable("Not yet implemented");
770 }
771 // Otherwise the insertion point is just the current or next
772 // instruction depending on Before. I.e., there is nothing to do
773 // here.
774}
775
776bool RegBankSelect::InstrInsertPoint::isSplit() const {
777 // If the insertion point is after a terminator, we need to split.
778 if (!Before)
779 return Instr.isTerminator();
780 // If we insert before an instruction that is after a terminator,
781 // we are still after a terminator.
782 return Instr.getPrevNode() && Instr.getPrevNode()->isTerminator();
783}
784
785uint64_t RegBankSelect::InstrInsertPoint::frequency(const Pass &P) const {
786 // Even if we need to split, because we insert between terminators,
787 // this split has actually the same frequency as the instruction.
788 const MachineBlockFrequencyInfo *MBFI =
789 P.getAnalysisIfAvailable<MachineBlockFrequencyInfo>();
790 if (!MBFI)
791 return 1;
792 return MBFI->getBlockFreq(Instr.getParent()).getFrequency();
793}
794
795uint64_t RegBankSelect::MBBInsertPoint::frequency(const Pass &P) const {
796 const MachineBlockFrequencyInfo *MBFI =
797 P.getAnalysisIfAvailable<MachineBlockFrequencyInfo>();
798 if (!MBFI)
799 return 1;
800 return MBFI->getBlockFreq(&MBB).getFrequency();
801}
802
803void RegBankSelect::EdgeInsertPoint::materialize() {
804 // If we end up repairing twice at the same place before materializing the
805 // insertion point, we may think we have to split an edge twice.
806 // We should have a factory for the insert point such that identical points
807 // are the same instance.
808 assert(Src.isSuccessor(DstOrSplit) && DstOrSplit->isPredecessor(&Src) &&
809 "This point has already been split");
810 MachineBasicBlock *NewBB = Src.SplitCriticalEdge(DstOrSplit, P);
811 assert(NewBB && "Invalid call to materialize");
812 // We reuse the destination block to hold the information of the new block.
813 DstOrSplit = NewBB;
814}
815
816uint64_t RegBankSelect::EdgeInsertPoint::frequency(const Pass &P) const {
817 const MachineBlockFrequencyInfo *MBFI =
818 P.getAnalysisIfAvailable<MachineBlockFrequencyInfo>();
819 if (!MBFI)
820 return 1;
821 if (WasMaterialized)
822 return MBFI->getBlockFreq(DstOrSplit).getFrequency();
823
824 const MachineBranchProbabilityInfo *MBPI =
825 P.getAnalysisIfAvailable<MachineBranchProbabilityInfo>();
826 if (!MBPI)
827 return 1;
828 // The basic block will be on the edge.
829 return (MBFI->getBlockFreq(&Src) * MBPI->getEdgeProbability(&Src, DstOrSplit))
830 .getFrequency();
831}
832
833bool RegBankSelect::EdgeInsertPoint::canMaterialize() const {
834 // If this is not a critical edge, we should not have used this insert
835 // point. Indeed, either the successor or the predecessor should
836 // have do.
837 assert(Src.succ_size() > 1 && DstOrSplit->pred_size() > 1 &&
838 "Edge is not critical");
839 return Src.canSplitCriticalEdge(DstOrSplit);
840}
841
Quentin Colombetcfd97b92016-05-20 00:35:26 +0000842RegBankSelect::MappingCost::MappingCost(const BlockFrequency &LocalFreq)
843 : LocalCost(0), NonLocalCost(0), LocalFreq(LocalFreq.getFrequency()) {}
844
845bool RegBankSelect::MappingCost::addLocalCost(uint64_t Cost) {
846 // Check if this overflows.
847 if (LocalCost + Cost < LocalCost) {
848 saturate();
849 return true;
850 }
851 LocalCost += Cost;
852 return isSaturated();
853}
854
855bool RegBankSelect::MappingCost::addNonLocalCost(uint64_t Cost) {
856 // Check if this overflows.
857 if (NonLocalCost + Cost < NonLocalCost) {
858 saturate();
859 return true;
860 }
861 NonLocalCost += Cost;
862 return isSaturated();
863}
864
865bool RegBankSelect::MappingCost::isSaturated() const {
866 return LocalCost == UINT64_MAX - 1 && NonLocalCost == UINT64_MAX &&
867 LocalFreq == UINT64_MAX;
868}
869
870void RegBankSelect::MappingCost::saturate() {
871 *this = ImpossibleCost();
872 --LocalCost;
873}
874
875RegBankSelect::MappingCost RegBankSelect::MappingCost::ImpossibleCost() {
876 return MappingCost(UINT64_MAX, UINT64_MAX, UINT64_MAX);
877}
878
879bool RegBankSelect::MappingCost::operator<(const MappingCost &Cost) const {
880 // Sort out the easy cases.
881 if (*this == Cost)
882 return false;
883 // If one is impossible to realize the other is cheaper unless it is
884 // impossible as well.
885 if ((*this == ImpossibleCost()) || (Cost == ImpossibleCost()))
886 return (*this == ImpossibleCost()) < (Cost == ImpossibleCost());
887 // If one is saturated the other is cheaper, unless it is saturated
888 // as well.
889 if (isSaturated() || Cost.isSaturated())
890 return isSaturated() < Cost.isSaturated();
891 // At this point we know both costs hold sensible values.
892
893 // If both values have a different base frequency, there is no much
894 // we can do but to scale everything.
895 // However, if they have the same base frequency we can avoid making
896 // complicated computation.
897 uint64_t ThisLocalAdjust;
898 uint64_t OtherLocalAdjust;
899 if (LLVM_LIKELY(LocalFreq == Cost.LocalFreq)) {
900
901 // At this point, we know the local costs are comparable.
902 // Do the case that do not involve potential overflow first.
903 if (NonLocalCost == Cost.NonLocalCost)
904 // Since the non-local costs do not discriminate on the result,
905 // just compare the local costs.
906 return LocalCost < Cost.LocalCost;
907
908 // The base costs are comparable so we may only keep the relative
909 // value to increase our chances of avoiding overflows.
910 ThisLocalAdjust = 0;
911 OtherLocalAdjust = 0;
912 if (LocalCost < Cost.LocalCost)
913 OtherLocalAdjust = Cost.LocalCost - LocalCost;
914 else
915 ThisLocalAdjust = LocalCost - Cost.LocalCost;
916
917 } else {
918 ThisLocalAdjust = LocalCost;
919 OtherLocalAdjust = Cost.LocalCost;
920 }
921
922 // The non-local costs are comparable, just keep the relative value.
923 uint64_t ThisNonLocalAdjust = 0;
924 uint64_t OtherNonLocalAdjust = 0;
925 if (NonLocalCost < Cost.NonLocalCost)
926 OtherNonLocalAdjust = Cost.NonLocalCost - NonLocalCost;
927 else
928 ThisNonLocalAdjust = NonLocalCost - Cost.NonLocalCost;
929 // Scale everything to make them comparable.
930 uint64_t ThisScaledCost = ThisLocalAdjust * LocalFreq;
931 // Check for overflow on that operation.
932 bool ThisOverflows = ThisLocalAdjust && (ThisScaledCost < ThisLocalAdjust ||
933 ThisScaledCost < LocalFreq);
934 uint64_t OtherScaledCost = OtherLocalAdjust * Cost.LocalFreq;
935 // Check for overflow on the last operation.
936 bool OtherOverflows =
937 OtherLocalAdjust &&
938 (OtherScaledCost < OtherLocalAdjust || OtherScaledCost < Cost.LocalFreq);
939 // Add the non-local costs.
940 ThisOverflows |= ThisNonLocalAdjust &&
941 ThisScaledCost + ThisNonLocalAdjust < ThisNonLocalAdjust;
942 ThisScaledCost += ThisNonLocalAdjust;
943 OtherOverflows |= OtherNonLocalAdjust &&
944 OtherScaledCost + OtherNonLocalAdjust < OtherNonLocalAdjust;
945 OtherScaledCost += OtherNonLocalAdjust;
946 // If both overflows, we cannot compare without additional
947 // precision, e.g., APInt. Just give up on that case.
948 if (ThisOverflows && OtherOverflows)
949 return false;
950 // If one overflows but not the other, we can still compare.
951 if (ThisOverflows || OtherOverflows)
952 return ThisOverflows < OtherOverflows;
953 // Otherwise, just compare the values.
954 return ThisScaledCost < OtherScaledCost;
955}
956
957bool RegBankSelect::MappingCost::operator==(const MappingCost &Cost) const {
958 return LocalCost == Cost.LocalCost && NonLocalCost == Cost.NonLocalCost &&
959 LocalFreq == Cost.LocalFreq;
960}