blob: 127af6f7f93a827e5c20581a6d762daec3036de0 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- X86InstrMMX.td - Describe the MMX Instruction Set --*- tablegen -*-===//
Eric Christopherd91dcee2009-08-10 22:37:37 +00002//
Evan Cheng6e595b92006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopherd91dcee2009-08-10 22:37:37 +00007//
Evan Cheng6e595b92006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
Dale Johannesen5f4a6f22010-09-09 01:02:39 +000014// All instructions that use MMX should be in this file, even if they also use
15// SSE.
16//
Evan Cheng6e595b92006-02-21 19:13:53 +000017//===----------------------------------------------------------------------===//
18
Bill Wendlingbbd25982007-03-06 18:53:42 +000019//===----------------------------------------------------------------------===//
Bill Wendling6092ce22007-03-08 22:09:11 +000020// MMX Multiclasses
21//===----------------------------------------------------------------------===//
22
Preston Gurd09de6ae2012-05-11 14:27:12 +000023def MMX_INTALU_ITINS : OpndItins<
24 IIC_MMX_ALU_RR, IIC_MMX_ALU_RM
25>;
26
27def MMX_INTALUQ_ITINS : OpndItins<
28 IIC_MMX_ALUQ_RR, IIC_MMX_ALUQ_RM
29>;
30
31def MMX_PHADDSUBW : OpndItins<
32 IIC_MMX_PHADDSUBW_RR, IIC_MMX_PHADDSUBW_RM
33>;
34
35def MMX_PHADDSUBD : OpndItins<
36 IIC_MMX_PHADDSUBD_RR, IIC_MMX_PHADDSUBD_RM
37>;
38
39def MMX_PMUL_ITINS : OpndItins<
40 IIC_MMX_PMUL, IIC_MMX_PMUL
41>;
42
43def MMX_PSADBW_ITINS : OpndItins<
44 IIC_MMX_PSADBW, IIC_MMX_PSADBW
45>;
46
47def MMX_MISC_FUNC_ITINS : OpndItins<
48 IIC_MMX_MISC_FUNC_MEM, IIC_MMX_MISC_FUNC_REG
49>;
50
51def MMX_SHIFT_ITINS : ShiftOpndItins<
52 IIC_MMX_SHIFT_RR, IIC_MMX_SHIFT_RM, IIC_MMX_SHIFT_RI
53>;
54
55def MMX_UNPCK_H_ITINS : OpndItins<
56 IIC_MMX_UNPCK_H_RR, IIC_MMX_UNPCK_H_RM
57>;
58
59def MMX_UNPCK_L_ITINS : OpndItins<
60 IIC_MMX_UNPCK_L, IIC_MMX_UNPCK_L
61>;
62
63def MMX_PCK_ITINS : OpndItins<
64 IIC_MMX_PCK_RR, IIC_MMX_PCK_RM
65>;
66
67def MMX_PSHUF_ITINS : OpndItins<
68 IIC_MMX_PSHUF, IIC_MMX_PSHUF
69>;
70
71def MMX_CVT_PD_ITINS : OpndItins<
72 IIC_MMX_CVT_PD_RR, IIC_MMX_CVT_PD_RM
73>;
74
75def MMX_CVT_PS_ITINS : OpndItins<
76 IIC_MMX_CVT_PS_RR, IIC_MMX_CVT_PS_RM
77>;
78
Eric Christopherd91dcee2009-08-10 22:37:37 +000079let Constraints = "$src1 = $dst" in {
Dale Johannesendd224d22010-09-30 23:57:10 +000080 // MMXI_binop_rm_int - Simple MMX binary operator based on intrinsic.
Dale Johannesen4dae0172010-09-08 20:54:00 +000081 // When this is cleaned up, remove the FIXME from X86RecognizableInstr.cpp.
82 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
Preston Gurd09de6ae2012-05-11 14:27:12 +000083 OpndItins itins, bit Commutable = 0> {
Dale Johannesen605acfe2010-09-07 18:10:56 +000084 def irr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
85 (ins VR64:$src1, VR64:$src2),
86 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Preston Gurd09de6ae2012-05-11 14:27:12 +000087 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))], itins.rr> {
Dale Johannesen605acfe2010-09-07 18:10:56 +000088 let isCommutable = Commutable;
89 }
90 def irm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
91 (ins VR64:$src1, i64mem:$src2),
92 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
93 [(set VR64:$dst, (IntId VR64:$src1,
Preston Gurd09de6ae2012-05-11 14:27:12 +000094 (bitconvert (load_mmx addr:$src2))))],
95 itins.rm>;
Dale Johannesen605acfe2010-09-07 18:10:56 +000096 }
97
Bill Wendlingd551a182007-03-22 18:42:45 +000098 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
Evan Chengcdf22f22008-05-03 00:52:09 +000099 string OpcodeStr, Intrinsic IntId,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000100 Intrinsic IntId2, ShiftOpndItins itins> {
Evan Cheng92b44882008-03-21 00:40:09 +0000101 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst),
102 (ins VR64:$src1, VR64:$src2),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000103 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000104 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))], itins.rr>;
Evan Cheng92b44882008-03-21 00:40:09 +0000105 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst),
106 (ins VR64:$src1, i64mem:$src2),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000107 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingd551a182007-03-22 18:42:45 +0000108 [(set VR64:$dst, (IntId VR64:$src1,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000109 (bitconvert (load_mmx addr:$src2))))],
110 itins.rm>;
Evan Cheng92b44882008-03-21 00:40:09 +0000111 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst),
112 (ins VR64:$src1, i32i8imm:$src2),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000113 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000114 [(set VR64:$dst, (IntId2 VR64:$src1, (i32 imm:$src2)))], itins.ri>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000115 }
Bill Wendling6092ce22007-03-08 22:09:11 +0000116}
117
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000118/// Unary MMX instructions requiring SSSE3.
119multiclass SS3I_unop_rm_int_mm<bits<8> opc, string OpcodeStr,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000120 Intrinsic IntId64, OpndItins itins> {
Michael Liaobbd10792012-08-30 16:54:46 +0000121 def rr64 : MMXSS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Craig Toppereb8f9e92012-01-10 06:30:56 +0000122 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000123 [(set VR64:$dst, (IntId64 VR64:$src))], itins.rr>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000124
Michael Liaobbd10792012-08-30 16:54:46 +0000125 def rm64 : MMXSS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Craig Toppereb8f9e92012-01-10 06:30:56 +0000126 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
127 [(set VR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000128 (IntId64 (bitconvert (memopmmx addr:$src))))],
129 itins.rm>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000130}
131
132/// Binary MMX instructions requiring SSSE3.
133let ImmT = NoImm, Constraints = "$src1 = $dst" in {
134multiclass SS3I_binop_rm_int_mm<bits<8> opc, string OpcodeStr,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000135 Intrinsic IntId64, OpndItins itins> {
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000136 let isCommutable = 0 in
Michael Liaobbd10792012-08-30 16:54:46 +0000137 def rr64 : MMXSS38I<opc, MRMSrcReg, (outs VR64:$dst),
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000138 (ins VR64:$src1, VR64:$src2),
139 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000140 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))], itins.rr>;
Michael Liaobbd10792012-08-30 16:54:46 +0000141 def rm64 : MMXSS38I<opc, MRMSrcMem, (outs VR64:$dst),
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000142 (ins VR64:$src1, i64mem:$src2),
143 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
144 [(set VR64:$dst,
145 (IntId64 VR64:$src1,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000146 (bitconvert (memopmmx addr:$src2))))], itins.rm>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000147}
148}
149
150/// PALIGN MMX instructions (require SSSE3).
151multiclass ssse3_palign_mm<string asm, Intrinsic IntId> {
Michael Liaobbd10792012-08-30 16:54:46 +0000152 def R64irr : MMXSS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000153 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
154 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
155 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2, (i8 imm:$src3)))]>;
Michael Liaobbd10792012-08-30 16:54:46 +0000156 def R64irm : MMXSS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000157 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
158 !strconcat(asm, "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
159 [(set VR64:$dst, (IntId VR64:$src1,
160 (bitconvert (load_mmx addr:$src2)), (i8 imm:$src3)))]>;
161}
162
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000163multiclass sse12_cvt_pint<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
164 Intrinsic Int, X86MemOperand x86memop, PatFrag ld_frag,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000165 string asm, OpndItins itins, Domain d> {
Michael Liaobbd10792012-08-30 16:54:46 +0000166 def irr : MMXPI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), asm,
167 [(set DstRC:$dst, (Int SrcRC:$src))], itins.rr, d>;
168 def irm : MMXPI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), asm,
169 [(set DstRC:$dst, (Int (ld_frag addr:$src)))], itins.rm, d>;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000170}
171
172multiclass sse12_cvt_pint_3addr<bits<8> opc, RegisterClass SrcRC,
173 RegisterClass DstRC, Intrinsic Int, X86MemOperand x86memop,
174 PatFrag ld_frag, string asm, Domain d> {
Craig Toppereb8f9e92012-01-10 06:30:56 +0000175 def irr : PI<opc, MRMSrcReg, (outs DstRC:$dst),(ins DstRC:$src1, SrcRC:$src2),
Andrew Trick8523b162012-02-01 23:20:51 +0000176 asm, [(set DstRC:$dst, (Int DstRC:$src1, SrcRC:$src2))],
177 IIC_DEFAULT, d>;
Craig Toppereb8f9e92012-01-10 06:30:56 +0000178 def irm : PI<opc, MRMSrcMem, (outs DstRC:$dst),
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000179 (ins DstRC:$src1, x86memop:$src2), asm,
Andrew Trick8523b162012-02-01 23:20:51 +0000180 [(set DstRC:$dst, (Int DstRC:$src1, (ld_frag addr:$src2)))],
181 IIC_DEFAULT, d>;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000182}
183
Bill Wendling6092ce22007-03-08 22:09:11 +0000184//===----------------------------------------------------------------------===//
Chris Lattnerb44b2022010-10-03 18:42:30 +0000185// MMX EMMS Instruction
Bill Wendlingbbd25982007-03-06 18:53:42 +0000186//===----------------------------------------------------------------------===//
187
Eric Christopherd91dcee2009-08-10 22:37:37 +0000188def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms",
Sean Callanan04d8cb72009-12-18 00:01:26 +0000189 [(int_x86_mmx_emms)]>;
Bill Wendlingbbd25982007-03-06 18:53:42 +0000190
191//===----------------------------------------------------------------------===//
192// MMX Scalar Instructions
193//===----------------------------------------------------------------------===//
Bill Wendlingb1c86b42007-03-05 23:09:45 +0000194
Bill Wendlingac5b6502007-04-03 23:48:32 +0000195// Data Transfer Instructions
Evan Cheng94b5a802007-07-19 01:14:50 +0000196def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Evan Cheng6200c222008-02-18 23:04:32 +0000197 "movd\t{$src, $dst|$dst, $src}",
Sean Callanan04d8cb72009-12-18 00:01:26 +0000198 [(set VR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000199 (x86mmx (scalar_to_vector GR32:$src)))],
200 IIC_MMX_MOV_MM_RM>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000201let canFoldAsLoad = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000202def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Evan Cheng6200c222008-02-18 23:04:32 +0000203 "movd\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000204 [(set VR64:$dst,
205 (x86mmx (scalar_to_vector (loadi32 addr:$src))))],
206 IIC_MMX_MOV_MM_RM>;
Eric Christopherd91dcee2009-08-10 22:37:37 +0000207let mayStore = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000208def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000209 "movd\t{$src, $dst|$dst, $src}", [], IIC_MMX_MOV_MM_RM>;
Manman Renacb8bec2012-10-30 22:15:38 +0000210
211// Low word of MMX to GPR.
212def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
213 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
214def MMX_MOVD64grr : MMXI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR64:$src),
215 "movd\t{$src, $dst|$dst, $src}",
216 [(set GR32:$dst,
217 (MMX_X86movd2w (x86mmx VR64:$src)))], IIC_MMX_MOV_REG_MM>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000218
Chris Lattner317332f2008-01-10 07:59:24 +0000219let neverHasSideEffects = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000220def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000221 "movd\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000222 [], IIC_MMX_MOV_MM_RM>;
Bill Wendling30532442007-07-04 00:19:54 +0000223
Rafael Espindola70e98162009-08-03 05:21:05 +0000224// These are 64 bit moves, but since the OS X assembler doesn't
225// recognize a register-register movq, we write them as
226// movd.
Rafael Espindola7bdf4c22009-08-03 03:27:05 +0000227def MMX_MOVD64from64rr : MMXRI<0x7E, MRMDestReg,
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000228 (outs GR64:$dst), (ins VR64:$src),
Dale Johannesendd224d22010-09-30 23:57:10 +0000229 "movd\t{$src, $dst|$dst, $src}",
230 [(set GR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000231 (bitconvert VR64:$src))], IIC_MMX_MOV_REG_MM>;
Dan Gohman79b6a0f2010-05-24 20:51:08 +0000232def MMX_MOVD64rrv164 : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
233 "movd\t{$src, $dst|$dst, $src}",
234 [(set VR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000235 (bitconvert GR64:$src))], IIC_MMX_MOV_MM_RM>;
Dan Gohman01a5d362008-04-15 23:55:07 +0000236let neverHasSideEffects = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000237def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000238 "movq\t{$src, $dst|$dst, $src}", [],
239 IIC_MMX_MOVQ_RR>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000240let canFoldAsLoad = 1 in
Evan Cheng94b5a802007-07-19 01:14:50 +0000241def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000242 "movq\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000243 [(set VR64:$dst, (load_mmx addr:$src))],
244 IIC_MMX_MOVQ_RM>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000245def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000246 "movq\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000247 [(store (x86mmx VR64:$src), addr:$dst)],
248 IIC_MMX_MOVQ_RM>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000249
Michael Liaobbd10792012-08-30 16:54:46 +0000250def MMX_MOVDQ2Qrr : MMXSDIi8<0xD6, MRMSrcReg, (outs VR64:$dst),
251 (ins VR128:$src), "movdq2q\t{$src, $dst|$dst, $src}",
252 [(set VR64:$dst,
253 (x86mmx (bitconvert
254 (i64 (vector_extract (v2i64 VR128:$src),
255 (iPTR 0))))))],
256 IIC_MMX_MOVQ_RR>;
Bill Wendling5c7f25632007-04-24 21:18:37 +0000257
Michael Liaobbd10792012-08-30 16:54:46 +0000258def MMX_MOVQ2DQrr : MMXS2SIi8<0xD6, MRMSrcReg, (outs VR128:$dst),
259 (ins VR64:$src), "movq2dq\t{$src, $dst|$dst, $src}",
260 [(set VR128:$dst,
261 (v2i64
262 (scalar_to_vector
263 (i64 (bitconvert (x86mmx VR64:$src))))))],
264 IIC_MMX_MOVQ_RR>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000265
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000266let neverHasSideEffects = 1 in
Michael Liaobbd10792012-08-30 16:54:46 +0000267def MMX_MOVQ2FR64rr: MMXS2SIi8<0xD6, MRMSrcReg, (outs FR64:$dst),
268 (ins VR64:$src), "movq2dq\t{$src, $dst|$dst, $src}",
269 [], IIC_MMX_MOVQ_RR>;
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000270
Michael Liaobbd10792012-08-30 16:54:46 +0000271def MMX_MOVFR642Qrr: MMXSDIi8<0xD6, MRMSrcReg, (outs VR64:$dst),
272 (ins FR64:$src), "movdq2q\t{$src, $dst|$dst, $src}",
273 [], IIC_MMX_MOVQ_RR>;
Stuart Hastings24b63f12010-04-23 19:03:32 +0000274
Evan Cheng94b5a802007-07-19 01:14:50 +0000275def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000276 "movntq\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000277 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)],
278 IIC_MMX_MOVQ_RM>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000279
Bill Wendling5c7f25632007-04-24 21:18:37 +0000280let AddedComplexity = 15 in
281// movd to MMX register zero-extends
Anders Carlsson17df4cd2008-02-29 01:35:12 +0000282def MMX_MOVZDI2PDIrr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000283 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng78af38c2008-05-08 00:57:18 +0000284 [(set VR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000285 (x86mmx (X86vzmovl (x86mmx (scalar_to_vector GR32:$src)))))],
286 IIC_MMX_MOV_MM_RM>;
Bill Wendling5c7f25632007-04-24 21:18:37 +0000287let AddedComplexity = 20 in
Eric Christopherd91dcee2009-08-10 22:37:37 +0000288def MMX_MOVZDI2PDIrm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst),
Sean Callanan04d8cb72009-12-18 00:01:26 +0000289 (ins i32mem:$src),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000290 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng78af38c2008-05-08 00:57:18 +0000291 [(set VR64:$dst,
Dale Johannesendd224d22010-09-30 23:57:10 +0000292 (x86mmx (X86vzmovl (x86mmx
Preston Gurd09de6ae2012-05-11 14:27:12 +0000293 (scalar_to_vector (loadi32 addr:$src))))))],
294 IIC_MMX_MOV_MM_RM>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000295
Bill Wendling6092ce22007-03-08 22:09:11 +0000296// Arithmetic Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000297defm MMX_PABSB : SS3I_unop_rm_int_mm<0x1C, "pabsb", int_x86_ssse3_pabs_b,
298 MMX_INTALU_ITINS>;
299defm MMX_PABSW : SS3I_unop_rm_int_mm<0x1D, "pabsw", int_x86_ssse3_pabs_w,
300 MMX_INTALU_ITINS>;
301defm MMX_PABSD : SS3I_unop_rm_int_mm<0x1E, "pabsd", int_x86_ssse3_pabs_d,
302 MMX_INTALU_ITINS>;
Bill Wendling999c77f2007-03-27 21:20:36 +0000303// -- Addition
Preston Gurd09de6ae2012-05-11 14:27:12 +0000304defm MMX_PADDB : MMXI_binop_rm_int<0xFC, "paddb", int_x86_mmx_padd_b,
305 MMX_INTALU_ITINS, 1>;
306defm MMX_PADDW : MMXI_binop_rm_int<0xFD, "paddw", int_x86_mmx_padd_w,
307 MMX_INTALU_ITINS, 1>;
308defm MMX_PADDD : MMXI_binop_rm_int<0xFE, "paddd", int_x86_mmx_padd_d,
309 MMX_INTALU_ITINS, 1>;
310defm MMX_PADDQ : MMXI_binop_rm_int<0xD4, "paddq", int_x86_mmx_padd_q,
311 MMX_INTALUQ_ITINS, 1>;
312defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b,
313 MMX_INTALU_ITINS, 1>;
314defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w,
315 MMX_INTALU_ITINS, 1>;
Bill Wendling6092ce22007-03-08 22:09:11 +0000316
Preston Gurd09de6ae2012-05-11 14:27:12 +0000317defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b,
318 MMX_INTALU_ITINS, 1>;
319defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w,
320 MMX_INTALU_ITINS, 1>;
Bill Wendling6092ce22007-03-08 22:09:11 +0000321
Preston Gurd09de6ae2012-05-11 14:27:12 +0000322defm MMX_PHADDW : SS3I_binop_rm_int_mm<0x01, "phaddw", int_x86_ssse3_phadd_w,
323 MMX_PHADDSUBW>;
324defm MMX_PHADD : SS3I_binop_rm_int_mm<0x02, "phaddd", int_x86_ssse3_phadd_d,
325 MMX_PHADDSUBD>;
326defm MMX_PHADDSW : SS3I_binop_rm_int_mm<0x03, "phaddsw",int_x86_ssse3_phadd_sw,
327 MMX_PHADDSUBW>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000328
329
Bill Wendling999c77f2007-03-27 21:20:36 +0000330// -- Subtraction
Preston Gurd09de6ae2012-05-11 14:27:12 +0000331defm MMX_PSUBB : MMXI_binop_rm_int<0xF8, "psubb", int_x86_mmx_psub_b,
332 MMX_INTALU_ITINS>;
333defm MMX_PSUBW : MMXI_binop_rm_int<0xF9, "psubw", int_x86_mmx_psub_w,
334 MMX_INTALU_ITINS, 1>;
335defm MMX_PSUBD : MMXI_binop_rm_int<0xFA, "psubd", int_x86_mmx_psub_d,
336 MMX_INTALU_ITINS, 1>;
337defm MMX_PSUBQ : MMXI_binop_rm_int<0xFB, "psubq", int_x86_mmx_psub_q,
338 MMX_INTALUQ_ITINS, 1>;
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000339
Preston Gurd09de6ae2012-05-11 14:27:12 +0000340defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b,
341 MMX_INTALU_ITINS, 1>;
342defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w,
343 MMX_INTALU_ITINS, 1>;
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000344
Preston Gurd09de6ae2012-05-11 14:27:12 +0000345defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b,
346 MMX_INTALU_ITINS, 1>;
347defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w,
348 MMX_INTALU_ITINS, 1>;
Bill Wendlinge9b81f52007-03-10 09:57:05 +0000349
Preston Gurd09de6ae2012-05-11 14:27:12 +0000350defm MMX_PHSUBW : SS3I_binop_rm_int_mm<0x05, "phsubw", int_x86_ssse3_phsub_w,
351 MMX_PHADDSUBW>;
352defm MMX_PHSUBD : SS3I_binop_rm_int_mm<0x06, "phsubd", int_x86_ssse3_phsub_d,
353 MMX_PHADDSUBD>;
354defm MMX_PHSUBSW : SS3I_binop_rm_int_mm<0x07, "phsubsw",int_x86_ssse3_phsub_sw,
355 MMX_PHADDSUBW>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000356
Bill Wendling999c77f2007-03-27 21:20:36 +0000357// -- Multiplication
Preston Gurd09de6ae2012-05-11 14:27:12 +0000358defm MMX_PMULLW : MMXI_binop_rm_int<0xD5, "pmullw", int_x86_mmx_pmull_w,
359 MMX_PMUL_ITINS, 1>;
Bill Wendling999c77f2007-03-27 21:20:36 +0000360
Preston Gurd09de6ae2012-05-11 14:27:12 +0000361defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w,
362 MMX_PMUL_ITINS, 1>;
363defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w,
364 MMX_PMUL_ITINS, 1>;
365defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq,
366 MMX_PMUL_ITINS, 1>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000367let isCommutable = 1 in
Dale Johannesendd224d22010-09-30 23:57:10 +0000368defm MMX_PMULHRSW : SS3I_binop_rm_int_mm<0x0B, "pmulhrsw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000369 int_x86_ssse3_pmul_hr_sw, MMX_PMUL_ITINS>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000370
371// -- Miscellanea
Preston Gurd09de6ae2012-05-11 14:27:12 +0000372defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd,
373 MMX_PMUL_ITINS, 1>;
Bill Wendlinge3103412007-03-15 21:24:36 +0000374
Dale Johannesendd224d22010-09-30 23:57:10 +0000375defm MMX_PMADDUBSW : SS3I_binop_rm_int_mm<0x04, "pmaddubsw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000376 int_x86_ssse3_pmadd_ub_sw, MMX_PMUL_ITINS>;
377defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b,
378 MMX_MISC_FUNC_ITINS, 1>;
379defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w,
380 MMX_MISC_FUNC_ITINS, 1>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000381
Preston Gurd09de6ae2012-05-11 14:27:12 +0000382defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b,
383 MMX_MISC_FUNC_ITINS, 1>;
384defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w,
385 MMX_MISC_FUNC_ITINS, 1>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000386
Preston Gurd09de6ae2012-05-11 14:27:12 +0000387defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b,
388 MMX_MISC_FUNC_ITINS, 1>;
389defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w,
390 MMX_MISC_FUNC_ITINS, 1>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000391
Preston Gurd09de6ae2012-05-11 14:27:12 +0000392defm MMX_PSADBW : MMXI_binop_rm_int<0xF6, "psadbw", int_x86_mmx_psad_bw,
393 MMX_PSADBW_ITINS, 1>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000394
Preston Gurd09de6ae2012-05-11 14:27:12 +0000395defm MMX_PSIGNB : SS3I_binop_rm_int_mm<0x08, "psignb", int_x86_ssse3_psign_b,
396 MMX_MISC_FUNC_ITINS>;
397defm MMX_PSIGNW : SS3I_binop_rm_int_mm<0x09, "psignw", int_x86_ssse3_psign_w,
398 MMX_MISC_FUNC_ITINS>;
399defm MMX_PSIGND : SS3I_binop_rm_int_mm<0x0A, "psignd", int_x86_ssse3_psign_d,
400 MMX_MISC_FUNC_ITINS>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000401let Constraints = "$src1 = $dst" in
402 defm MMX_PALIGN : ssse3_palign_mm<"palignr", int_x86_mmx_palignr_b>;
403
Bill Wendling144b8bb2007-03-16 09:44:46 +0000404// Logical Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000405defm MMX_PAND : MMXI_binop_rm_int<0xDB, "pand", int_x86_mmx_pand,
406 MMX_INTALU_ITINS, 1>;
407defm MMX_POR : MMXI_binop_rm_int<0xEB, "por" , int_x86_mmx_por,
408 MMX_INTALU_ITINS, 1>;
409defm MMX_PXOR : MMXI_binop_rm_int<0xEF, "pxor", int_x86_mmx_pxor,
410 MMX_INTALU_ITINS, 1>;
411defm MMX_PANDN : MMXI_binop_rm_int<0xDF, "pandn", int_x86_mmx_pandn,
412 MMX_INTALU_ITINS>;
Bill Wendling144b8bb2007-03-16 09:44:46 +0000413
Bill Wendlingd551a182007-03-22 18:42:45 +0000414// Shift Instructions
415defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000416 int_x86_mmx_psrl_w, int_x86_mmx_psrli_w,
417 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000418defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000419 int_x86_mmx_psrl_d, int_x86_mmx_psrli_d,
420 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000421defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000422 int_x86_mmx_psrl_q, int_x86_mmx_psrli_q,
423 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000424
425defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000426 int_x86_mmx_psll_w, int_x86_mmx_pslli_w,
427 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000428defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000429 int_x86_mmx_psll_d, int_x86_mmx_pslli_d,
430 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000431defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000432 int_x86_mmx_psll_q, int_x86_mmx_pslli_q,
433 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000434
435defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000436 int_x86_mmx_psra_w, int_x86_mmx_psrai_w,
437 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000438defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000439 int_x86_mmx_psra_d, int_x86_mmx_psrai_d,
440 MMX_SHIFT_ITINS>;
Bill Wendlingd551a182007-03-22 18:42:45 +0000441
Bill Wendling999c77f2007-03-27 21:20:36 +0000442// Comparison Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000443defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b,
444 MMX_INTALU_ITINS>;
445defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w,
446 MMX_INTALU_ITINS>;
447defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d,
448 MMX_INTALU_ITINS>;
Bill Wendling6dff51a2007-03-27 20:22:40 +0000449
Preston Gurd09de6ae2012-05-11 14:27:12 +0000450defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b,
451 MMX_INTALU_ITINS>;
452defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w,
453 MMX_INTALU_ITINS>;
454defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d,
455 MMX_INTALU_ITINS>;
Bill Wendling6dff51a2007-03-27 20:22:40 +0000456
Bill Wendling999c77f2007-03-27 21:20:36 +0000457// -- Unpack Instructions
Dale Johannesen4dae0172010-09-08 20:54:00 +0000458defm MMX_PUNPCKHBW : MMXI_binop_rm_int<0x68, "punpckhbw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000459 int_x86_mmx_punpckhbw,
460 MMX_UNPCK_H_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000461defm MMX_PUNPCKHWD : MMXI_binop_rm_int<0x69, "punpckhwd",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000462 int_x86_mmx_punpckhwd,
463 MMX_UNPCK_H_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000464defm MMX_PUNPCKHDQ : MMXI_binop_rm_int<0x6A, "punpckhdq",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000465 int_x86_mmx_punpckhdq,
466 MMX_UNPCK_H_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000467defm MMX_PUNPCKLBW : MMXI_binop_rm_int<0x60, "punpcklbw",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000468 int_x86_mmx_punpcklbw,
469 MMX_UNPCK_L_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000470defm MMX_PUNPCKLWD : MMXI_binop_rm_int<0x61, "punpcklwd",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000471 int_x86_mmx_punpcklwd,
472 MMX_UNPCK_L_ITINS>;
Dale Johannesen4dae0172010-09-08 20:54:00 +0000473defm MMX_PUNPCKLDQ : MMXI_binop_rm_int<0x62, "punpckldq",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000474 int_x86_mmx_punpckldq,
475 MMX_UNPCK_L_ITINS>;
Bill Wendling999c77f2007-03-27 21:20:36 +0000476
477// -- Pack Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000478defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb,
479 MMX_PCK_ITINS>;
480defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw,
481 MMX_PCK_ITINS>;
482defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb,
483 MMX_PCK_ITINS>;
Bill Wendling999c77f2007-03-27 21:20:36 +0000484
Bill Wendling5c7f25632007-04-24 21:18:37 +0000485// -- Shuffle Instructions
Preston Gurd09de6ae2012-05-11 14:27:12 +0000486defm MMX_PSHUFB : SS3I_binop_rm_int_mm<0x00, "pshufb", int_x86_ssse3_pshuf_b,
487 MMX_PSHUF_ITINS>;
Dale Johannesen5f4a6f22010-09-09 01:02:39 +0000488
Chris Lattner4756bbe2010-10-02 21:32:15 +0000489def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Chris Lattnerd3593c32010-10-03 19:09:13 +0000490 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Chris Lattner4756bbe2010-10-02 21:32:15 +0000491 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
492 [(set VR64:$dst,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000493 (int_x86_sse_pshuf_w VR64:$src1, imm:$src2))],
494 IIC_MMX_PSHUF>;
Chris Lattner4756bbe2010-10-02 21:32:15 +0000495def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Chris Lattnerd3593c32010-10-03 19:09:13 +0000496 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Chris Lattner4756bbe2010-10-02 21:32:15 +0000497 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
498 [(set VR64:$dst,
Bill Wendling402e5482010-10-04 20:24:01 +0000499 (int_x86_sse_pshuf_w (load_mmx addr:$src1),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000500 imm:$src2))],
501 IIC_MMX_PSHUF>;
Chris Lattner4756bbe2010-10-02 21:32:15 +0000502
503
504
505
Bill Wendlingac5b6502007-04-03 23:48:32 +0000506// -- Conversion Instructions
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000507defm MMX_CVTPS2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtps2pi,
508 f64mem, load, "cvtps2pi\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000509 MMX_CVT_PS_ITINS, SSEPackedSingle>, TB;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000510defm MMX_CVTPD2PI : sse12_cvt_pint<0x2D, VR128, VR64, int_x86_sse_cvtpd2pi,
511 f128mem, memop, "cvtpd2pi\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000512 MMX_CVT_PD_ITINS, SSEPackedDouble>, TB, OpSize;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000513defm MMX_CVTTPS2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttps2pi,
514 f64mem, load, "cvttps2pi\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000515 MMX_CVT_PS_ITINS, SSEPackedSingle>, TB;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000516defm MMX_CVTTPD2PI : sse12_cvt_pint<0x2C, VR128, VR64, int_x86_sse_cvttpd2pi,
517 f128mem, memop, "cvttpd2pi\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000518 MMX_CVT_PD_ITINS, SSEPackedDouble>, TB, OpSize;
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000519defm MMX_CVTPI2PD : sse12_cvt_pint<0x2A, VR64, VR128, int_x86_sse_cvtpi2pd,
520 i64mem, load, "cvtpi2pd\t{$src, $dst|$dst, $src}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000521 MMX_CVT_PD_ITINS, SSEPackedDouble>, TB, OpSize;
Dale Johannesend79bb122010-09-08 19:15:38 +0000522let Constraints = "$src1 = $dst" in {
Dale Johannesen0ec303b2010-09-09 17:13:07 +0000523 defm MMX_CVTPI2PS : sse12_cvt_pint_3addr<0x2A, VR64, VR128,
524 int_x86_sse_cvtpi2ps,
525 i64mem, load, "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000526 SSEPackedSingle>, TB;
Dale Johannesend79bb122010-09-08 19:15:38 +0000527}
Evan Cheng09a95622006-04-11 06:57:30 +0000528
Bill Wendlingac5b6502007-04-03 23:48:32 +0000529// Extract / Insert
Dale Johannesen0d2e6ad2010-09-08 22:08:40 +0000530def MMX_PEXTRWirri: MMXIi8<0xC5, MRMSrcReg,
531 (outs GR32:$dst), (ins VR64:$src1, i32i8imm:$src2),
532 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
533 [(set GR32:$dst, (int_x86_mmx_pextr_w VR64:$src1,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000534 (iPTR imm:$src2)))],
535 IIC_MMX_PEXTR>;
Eric Christopherd91dcee2009-08-10 22:37:37 +0000536let Constraints = "$src1 = $dst" in {
Dale Johannesen0d2e6ad2010-09-08 22:08:40 +0000537 def MMX_PINSRWirri : MMXIi8<0xC4, MRMSrcReg,
538 (outs VR64:$dst),
539 (ins VR64:$src1, GR32:$src2, i32i8imm:$src3),
540 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
541 [(set VR64:$dst, (int_x86_mmx_pinsr_w VR64:$src1,
Preston Gurd09de6ae2012-05-11 14:27:12 +0000542 GR32:$src2, (iPTR imm:$src3)))],
543 IIC_MMX_PINSRW>;
Dale Johannesen0d2e6ad2010-09-08 22:08:40 +0000544
545 def MMX_PINSRWirmi : MMXIi8<0xC4, MRMSrcMem,
546 (outs VR64:$dst),
547 (ins VR64:$src1, i16mem:$src2, i32i8imm:$src3),
548 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
549 [(set VR64:$dst, (int_x86_mmx_pinsr_w VR64:$src1,
550 (i32 (anyext (loadi16 addr:$src2))),
Preston Gurd09de6ae2012-05-11 14:27:12 +0000551 (iPTR imm:$src3)))],
552 IIC_MMX_PINSRW>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000553}
554
Dale Johannesendd224d22010-09-30 23:57:10 +0000555// Mask creation
556def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR64:$src),
557 "pmovmskb\t{$src, $dst|$dst, $src}",
558 [(set GR32:$dst,
559 (int_x86_mmx_pmovmskb VR64:$src))]>;
560
561
Dale Johannesendd224d22010-09-30 23:57:10 +0000562// Low word of XMM to MMX.
563def MMX_X86movdq2q : SDNode<"X86ISD::MOVDQ2Q", SDTypeProfile<1, 1,
564 [SDTCisVT<0, x86mmx>, SDTCisVT<1, v2i64>]>>;
565
566def : Pat<(x86mmx (MMX_X86movdq2q VR128:$src)),
567 (x86mmx (MMX_MOVDQ2Qrr VR128:$src))>;
568
569def : Pat<(x86mmx (MMX_X86movdq2q (loadv2i64 addr:$src))),
570 (x86mmx (MMX_MOVQ64rm addr:$src))>;
Bill Wendlingac5b6502007-04-03 23:48:32 +0000571
572// Misc.
Evan Cheng3e18e502007-09-11 19:55:27 +0000573let Uses = [EDI] in
Bill Wendlingf6e8f6b2009-06-23 19:52:59 +0000574def MMX_MASKMOVQ : MMXI<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Dan Gohman54ec4bf2007-07-31 20:11:57 +0000575 "maskmovq\t{$mask, $src|$src, $mask}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000576 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)],
577 IIC_MMX_MASKMOV>;
Anton Korobeynikov31099512008-08-23 15:53:19 +0000578let Uses = [RDI] in
Bill Wendlingf6e8f6b2009-06-23 19:52:59 +0000579def MMX_MASKMOVQ64: MMXI64<0xF7, MRMSrcReg, (outs), (ins VR64:$src, VR64:$mask),
Anton Korobeynikov31099512008-08-23 15:53:19 +0000580 "maskmovq\t{$mask, $src|$src, $mask}",
Preston Gurd09de6ae2012-05-11 14:27:12 +0000581 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, RDI)],
582 IIC_MMX_MASKMOV>;
Bill Wendlingbbd25982007-03-06 18:53:42 +0000583
Bill Wendling30532442007-07-04 00:19:54 +0000584// 64-bit bit convert.
Michael Liaobbd10792012-08-30 16:54:46 +0000585let Predicates = [HasSSE2] in {
Dale Johannesendd224d22010-09-30 23:57:10 +0000586def : Pat<(x86mmx (bitconvert (i64 GR64:$src))),
Bill Wendling30532442007-07-04 00:19:54 +0000587 (MMX_MOVD64to64rr GR64:$src)>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000588def : Pat<(i64 (bitconvert (x86mmx VR64:$src))),
Dan Gohman01a5d362008-04-15 23:55:07 +0000589 (MMX_MOVD64from64rr VR64:$src)>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000590def : Pat<(f64 (bitconvert (x86mmx VR64:$src))),
Evan Cheng9f8fdde2009-02-23 09:03:22 +0000591 (MMX_MOVQ2FR64rr VR64:$src)>;
Dale Johannesendd224d22010-09-30 23:57:10 +0000592def : Pat<(x86mmx (bitconvert (f64 FR64:$src))),
Stuart Hastings24b63f12010-04-23 19:03:32 +0000593 (MMX_MOVFR642Qrr FR64:$src)>;
Michael Liaobbd10792012-08-30 16:54:46 +0000594}
Bill Wendling30532442007-07-04 00:19:54 +0000595
Evan Cheng1339e722008-12-03 19:38:05 +0000596