blob: 380426fae63a1c5160acc2477d00ae2aa19b554b [file] [log] [blame]
Evan Cheng12c6be82007-07-31 08:04:03 +00001//===- X86InstrFormats.td - X86 Instruction Formats --------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng12c6be82007-07-31 08:04:03 +00007//
8//===----------------------------------------------------------------------===//
9
10//===----------------------------------------------------------------------===//
11// X86 Instruction Format Definitions.
12//
13
14// Format specifies the encoding used by the instruction. This is part of the
15// ad-hoc solution used to emit machine instruction encodings by our machine
16// code emitter.
17class Format<bits<6> val> {
18 bits<6> Value = val;
19}
20
21def Pseudo : Format<0>; def RawFrm : Format<1>;
22def AddRegFrm : Format<2>; def MRMDestReg : Format<3>;
23def MRMDestMem : Format<4>; def MRMSrcReg : Format<5>;
24def MRMSrcMem : Format<6>;
25def MRM0r : Format<16>; def MRM1r : Format<17>; def MRM2r : Format<18>;
26def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
27def MRM6r : Format<22>; def MRM7r : Format<23>;
28def MRM0m : Format<24>; def MRM1m : Format<25>; def MRM2m : Format<26>;
29def MRM3m : Format<27>; def MRM4m : Format<28>; def MRM5m : Format<29>;
30def MRM6m : Format<30>; def MRM7m : Format<31>;
31def MRMInitReg : Format<32>;
Chris Lattnerf7477e52010-02-12 02:06:33 +000032def MRM_C1 : Format<33>;
Chris Lattner140caa72010-02-13 00:41:14 +000033def MRM_C2 : Format<34>;
34def MRM_C3 : Format<35>;
35def MRM_C4 : Format<36>;
36def MRM_C8 : Format<37>;
37def MRM_C9 : Format<38>;
38def MRM_E8 : Format<39>;
39def MRM_F0 : Format<40>;
40def MRM_F8 : Format<41>;
Sean Callanan4d804d72010-02-13 02:06:11 +000041def MRM_F9 : Format<42>;
Evan Cheng12c6be82007-07-31 08:04:03 +000042
43// ImmType - This specifies the immediate type used by an instruction. This is
44// part of the ad-hoc solution used to emit machine instruction encodings by our
45// machine code emitter.
46class ImmType<bits<3> val> {
47 bits<3> Value = val;
48}
Chris Lattner12455ca2010-02-12 22:27:07 +000049def NoImm : ImmType<0>;
50def Imm8 : ImmType<1>;
51def Imm8PCRel : ImmType<2>;
52def Imm16 : ImmType<3>;
Chris Lattnerac588122010-07-07 22:27:31 +000053def Imm16PCRel : ImmType<4>;
54def Imm32 : ImmType<5>;
55def Imm32PCRel : ImmType<6>;
56def Imm64 : ImmType<7>;
Evan Cheng12c6be82007-07-31 08:04:03 +000057
58// FPFormat - This specifies what form this FP instruction has. This is used by
59// the Floating-Point stackifier pass.
60class FPFormat<bits<3> val> {
61 bits<3> Value = val;
62}
63def NotFP : FPFormat<0>;
64def ZeroArgFP : FPFormat<1>;
65def OneArgFP : FPFormat<2>;
66def OneArgFPRW : FPFormat<3>;
67def TwoArgFP : FPFormat<4>;
68def CompareFP : FPFormat<5>;
69def CondMovFP : FPFormat<6>;
70def SpecialFP : FPFormat<7>;
71
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000072// Class specifying the SSE execution domain, used by the SSEDomainFix pass.
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000073// Keep in sync with tables in X86InstrInfo.cpp.
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000074class Domain<bits<2> val> {
75 bits<2> Value = val;
76}
77def GenericDomain : Domain<0>;
Jakob Stoklund Olesendbff4e82010-03-30 22:46:53 +000078def SSEPackedSingle : Domain<1>;
79def SSEPackedDouble : Domain<2>;
80def SSEPackedInt : Domain<3>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +000081
Evan Cheng12c6be82007-07-31 08:04:03 +000082// Prefix byte classes which are used to indicate to the ad-hoc machine code
83// emitter that various prefix bytes are required.
84class OpSize { bit hasOpSizePrefix = 1; }
85class AdSize { bit hasAdSizePrefix = 1; }
86class REX_W { bit hasREX_WPrefix = 1; }
Andrew Lenharth0070dd12008-03-01 13:37:02 +000087class LOCK { bit hasLockPrefix = 1; }
Anton Korobeynikov25897772008-10-11 19:09:15 +000088class SegFS { bits<2> SegOvrBits = 1; }
89class SegGS { bits<2> SegOvrBits = 2; }
Evan Cheng12c6be82007-07-31 08:04:03 +000090class TB { bits<4> Prefix = 1; }
91class REP { bits<4> Prefix = 2; }
92class D8 { bits<4> Prefix = 3; }
93class D9 { bits<4> Prefix = 4; }
94class DA { bits<4> Prefix = 5; }
95class DB { bits<4> Prefix = 6; }
96class DC { bits<4> Prefix = 7; }
97class DD { bits<4> Prefix = 8; }
98class DE { bits<4> Prefix = 9; }
99class DF { bits<4> Prefix = 10; }
100class XD { bits<4> Prefix = 11; }
101class XS { bits<4> Prefix = 12; }
102class T8 { bits<4> Prefix = 13; }
103class TA { bits<4> Prefix = 14; }
Eric Christopher7dfa9f22009-08-08 21:55:08 +0000104class TF { bits<4> Prefix = 15; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000105class VEX { bit hasVEXPrefix = 1; }
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000106class VEX_W { bit hasVEX_WPrefix = 1; }
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000107class VEX_4V : VEX { bit hasVEX_4VPrefix = 1; }
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000108class VEX_I8IMM { bit hasVEX_i8ImmReg = 1; }
Bruno Cardoso Lopesfd8bfcd2010-07-13 21:07:28 +0000109class VEX_L { bit hasVEX_L = 1; }
Evan Cheng12c6be82007-07-31 08:04:03 +0000110
111class X86Inst<bits<8> opcod, Format f, ImmType i, dag outs, dag ins,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000112 string AsmStr, Domain d = GenericDomain>
Evan Cheng12c6be82007-07-31 08:04:03 +0000113 : Instruction {
114 let Namespace = "X86";
115
116 bits<8> Opcode = opcod;
117 Format Form = f;
118 bits<6> FormBits = Form.Value;
119 ImmType ImmT = i;
Evan Cheng12c6be82007-07-31 08:04:03 +0000120
121 dag OutOperandList = outs;
122 dag InOperandList = ins;
123 string AsmString = AsmStr;
124
125 //
126 // Attributes specific to X86 instructions...
127 //
128 bit hasOpSizePrefix = 0; // Does this inst have a 0x66 prefix?
129 bit hasAdSizePrefix = 0; // Does this inst have a 0x67 prefix?
130
131 bits<4> Prefix = 0; // Which prefix byte does this inst have?
132 bit hasREX_WPrefix = 0; // Does this inst requires the REX.W prefix?
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000133 FPFormat FPForm = NotFP; // What flavor of FP instruction is this?
Dan Gohmana21bdda2008-08-20 13:46:21 +0000134 bit hasLockPrefix = 0; // Does this inst have a 0xF0 prefix?
Anton Korobeynikov25897772008-10-11 19:09:15 +0000135 bits<2> SegOvrBits = 0; // Segment override prefix.
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000136 Domain ExeDomain = d;
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000137 bit hasVEXPrefix = 0; // Does this inst requires a VEX prefix?
138 bit hasVEX_WPrefix = 0; // Does this inst set the VEX_W field?
139 bit hasVEX_4VPrefix = 0; // Does this inst requires the VEX.VVVV field?
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000140 bit hasVEX_i8ImmReg = 0; // Does this inst requires the last source register
141 // to be encoded in a immediate field?
Bruno Cardoso Lopesfd8bfcd2010-07-13 21:07:28 +0000142 bit hasVEX_L = 0; // Does this inst uses large (256-bit) registers?
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +0000143
144 // TSFlags layout should be kept in sync with X86InstrInfo.h.
145 let TSFlags{5-0} = FormBits;
146 let TSFlags{6} = hasOpSizePrefix;
147 let TSFlags{7} = hasAdSizePrefix;
148 let TSFlags{11-8} = Prefix;
149 let TSFlags{12} = hasREX_WPrefix;
150 let TSFlags{15-13} = ImmT.Value;
151 let TSFlags{18-16} = FPForm.Value;
152 let TSFlags{19} = hasLockPrefix;
153 let TSFlags{21-20} = SegOvrBits;
154 let TSFlags{23-22} = ExeDomain.Value;
155 let TSFlags{31-24} = Opcode;
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000156 let TSFlags{32} = hasVEXPrefix;
Bruno Cardoso Lopes05166742010-07-01 01:20:06 +0000157 let TSFlags{33} = hasVEX_WPrefix;
158 let TSFlags{34} = hasVEX_4VPrefix;
Bruno Cardoso Lopese2bd0582010-07-06 22:36:24 +0000159 let TSFlags{35} = hasVEX_i8ImmReg;
Bruno Cardoso Lopesfd8bfcd2010-07-13 21:07:28 +0000160 let TSFlags{36} = hasVEX_L;
Evan Cheng12c6be82007-07-31 08:04:03 +0000161}
162
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000163class I<bits<8> o, Format f, dag outs, dag ins, string asm,
164 list<dag> pattern, Domain d = GenericDomain>
165 : X86Inst<o, f, NoImm, outs, ins, asm, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000166 let Pattern = pattern;
167 let CodeSize = 3;
168}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000169class Ii8 <bits<8> o, Format f, dag outs, dag ins, string asm,
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000170 list<dag> pattern, Domain d = GenericDomain>
171 : X86Inst<o, f, Imm8, outs, ins, asm, d> {
Evan Cheng12c6be82007-07-31 08:04:03 +0000172 let Pattern = pattern;
173 let CodeSize = 3;
174}
Chris Lattner12455ca2010-02-12 22:27:07 +0000175class Ii8PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
176 list<dag> pattern>
177 : X86Inst<o, f, Imm8PCRel, outs, ins, asm> {
178 let Pattern = pattern;
179 let CodeSize = 3;
180}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000181class Ii16<bits<8> o, Format f, dag outs, dag ins, string asm,
182 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000183 : X86Inst<o, f, Imm16, outs, ins, asm> {
184 let Pattern = pattern;
185 let CodeSize = 3;
186}
Sean Callanan04d8cb72009-12-18 00:01:26 +0000187class Ii32<bits<8> o, Format f, dag outs, dag ins, string asm,
188 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000189 : X86Inst<o, f, Imm32, outs, ins, asm> {
190 let Pattern = pattern;
191 let CodeSize = 3;
192}
193
Chris Lattnerac588122010-07-07 22:27:31 +0000194class Ii16PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
195 list<dag> pattern>
196 : X86Inst<o, f, Imm16PCRel, outs, ins, asm> {
197 let Pattern = pattern;
198 let CodeSize = 3;
199}
200
Chris Lattner12455ca2010-02-12 22:27:07 +0000201class Ii32PCRel<bits<8> o, Format f, dag outs, dag ins, string asm,
202 list<dag> pattern>
203 : X86Inst<o, f, Imm32PCRel, outs, ins, asm> {
204 let Pattern = pattern;
205 let CodeSize = 3;
206}
207
Evan Cheng12c6be82007-07-31 08:04:03 +0000208// FPStack Instruction Templates:
209// FPI - Floating Point Instruction template.
210class FPI<bits<8> o, Format F, dag outs, dag ins, string asm>
211 : I<o, F, outs, ins, asm, []> {}
212
213// FpI_ - Floating Point Psuedo Instruction template. Not Predicated.
214class FpI_<dag outs, dag ins, FPFormat fp, list<dag> pattern>
215 : X86Inst<0, Pseudo, NoImm, outs, ins, ""> {
Jakob Stoklund Olesenf8d7eda2010-03-25 18:52:01 +0000216 let FPForm = fp;
Evan Cheng12c6be82007-07-31 08:04:03 +0000217 let Pattern = pattern;
218}
219
Sean Callanan050e0cd2009-09-15 00:35:17 +0000220// Templates for instructions that use a 16- or 32-bit segmented address as
221// their only operand: lcall (FAR CALL) and ljmp (FAR JMP)
222//
223// Iseg16 - 16-bit segment selector, 16-bit offset
224// Iseg32 - 16-bit segment selector, 32-bit offset
225
226class Iseg16 <bits<8> o, Format f, dag outs, dag ins, string asm,
227 list<dag> pattern> : X86Inst<o, f, NoImm, outs, ins, asm> {
228 let Pattern = pattern;
229 let CodeSize = 3;
230}
231
232class Iseg32 <bits<8> o, Format f, dag outs, dag ins, string asm,
233 list<dag> pattern> : X86Inst<o, f, NoImm, outs, ins, asm> {
234 let Pattern = pattern;
235 let CodeSize = 3;
236}
237
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000238// SI - SSE 1 & 2 scalar instructions
239class SI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
240 : I<o, F, outs, ins, asm, pattern> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000241 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes66d2d572010-06-18 23:53:27 +0000242 !if(!eq(Prefix, 12 /* XS */), [HasSSE1], [HasSSE2]));
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000243
244 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000245 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes6b98f712010-06-17 23:05:30 +0000246}
247
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000248// SIi8 - SSE 1 & 2 scalar instructions
249class SIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
250 list<dag> pattern>
251 : Ii8<o, F, outs, ins, asm, pattern> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000252 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes191a1cd2010-06-24 00:32:06 +0000253 !if(!eq(Prefix, 12 /* XS */), [HasSSE1], [HasSSE2]));
254
255 // AVX instructions have a 'v' prefix in the mnemonic
256 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
257}
258
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000259// PI - SSE 1 & 2 packed instructions
260class PI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern,
261 Domain d>
262 : I<o, F, outs, ins, asm, pattern, d> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000263 let Predicates = !if(hasVEXPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000264 !if(hasOpSizePrefix /* OpSize */, [HasSSE2], [HasSSE1]));
265
266 // AVX instructions have a 'v' prefix in the mnemonic
Bruno Cardoso Lopes1a890f92010-06-22 22:38:56 +0000267 let AsmString = !if(hasVEXPrefix, !strconcat("v", asm), asm);
Bruno Cardoso Lopes2bfad412010-06-18 23:13:35 +0000268}
269
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000270// PIi8 - SSE 1 & 2 packed instructions with immediate
271class PIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
272 list<dag> pattern, Domain d>
273 : Ii8<o, F, outs, ins, asm, pattern, d> {
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000274 let Predicates = !if(hasVEX_4VPrefix /* VEX */, [HasAVX],
Bruno Cardoso Lopes1e13c172010-06-22 23:37:59 +0000275 !if(hasOpSizePrefix /* OpSize */, [HasSSE2], [HasSSE1]));
276
277 // AVX instructions have a 'v' prefix in the mnemonic
278 let AsmString = !if(hasVEX_4VPrefix, !strconcat("v", asm), asm);
279}
280
Evan Cheng12c6be82007-07-31 08:04:03 +0000281// SSE1 Instruction Templates:
282//
283// SSI - SSE1 instructions with XS prefix.
284// PSI - SSE1 instructions with TB prefix.
285// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000286// VSSI - SSE1 instructions with XS prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000287// VPSI - SSE1 instructions with TB prefix in AVX form.
Evan Cheng12c6be82007-07-31 08:04:03 +0000288
289class SSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
290 : I<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000291class SSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000292 list<dag> pattern>
Chris Lattnerdab6bd92007-12-16 20:12:41 +0000293 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE1]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000294class PSI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000295 : I<o, F, outs, ins, asm, pattern, SSEPackedSingle>, TB,
296 Requires<[HasSSE1]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000297class PSIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
298 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000299 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedSingle>, TB,
300 Requires<[HasSSE1]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000301class VSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
302 list<dag> pattern>
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000303 : I<o, F, outs, ins, !strconcat("v", asm), pattern>, XS,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000304 Requires<[HasAVX]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000305class VPSI<bits<8> o, Format F, dag outs, dag ins, string asm,
306 list<dag> pattern>
307 : I<o, F, outs, ins, !strconcat("v", asm), pattern, SSEPackedSingle>,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000308 Requires<[HasAVX]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000309
310// SSE2 Instruction Templates:
311//
Bill Wendling76105a42008-08-27 21:32:04 +0000312// SDI - SSE2 instructions with XD prefix.
313// SDIi8 - SSE2 instructions with ImmT == Imm8 and XD prefix.
314// SSDIi8 - SSE2 instructions with ImmT == Imm8 and XS prefix.
315// PDI - SSE2 instructions with TB and OpSize prefixes.
316// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000317// VSDI - SSE2 instructions with XD prefix in AVX form.
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000318// VPDI - SSE2 instructions with TB and OpSize prefixes in AVX form.
Evan Cheng12c6be82007-07-31 08:04:03 +0000319
320class SDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
321 : I<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
Evan Cheng01c7c192007-12-20 19:57:09 +0000322class SDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
323 list<dag> pattern>
324 : Ii8<o, F, outs, ins, asm, pattern>, XD, Requires<[HasSSE2]>;
Bill Wendling76105a42008-08-27 21:32:04 +0000325class SSDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
326 list<dag> pattern>
327 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000328class PDI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000329 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
330 Requires<[HasSSE2]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000331class PDIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
332 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000333 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
334 Requires<[HasSSE2]>;
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000335class VSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
336 list<dag> pattern>
Bruno Cardoso Lopes83651092010-06-25 23:33:42 +0000337 : I<o, F, outs, ins, !strconcat("v", asm), pattern>, XD,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000338 Requires<[HasAVX]>;
Bruno Cardoso Lopesb06f54b2010-06-12 01:23:26 +0000339class VPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
340 list<dag> pattern>
341 : I<o, F, outs, ins, !strconcat("v", asm), pattern, SSEPackedDouble>,
Bruno Cardoso Lopes77a3c442010-07-13 00:38:47 +0000342 OpSize, Requires<[HasAVX]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000343
344// SSE3 Instruction Templates:
345//
346// S3I - SSE3 instructions with TB and OpSize prefixes.
347// S3SI - SSE3 instructions with XS prefix.
348// S3DI - SSE3 instructions with XD prefix.
349
Sean Callanan04d8cb72009-12-18 00:01:26 +0000350class S3SI<bits<8> o, Format F, dag outs, dag ins, string asm,
351 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000352 : I<o, F, outs, ins, asm, pattern, SSEPackedSingle>, XS,
353 Requires<[HasSSE3]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000354class S3DI<bits<8> o, Format F, dag outs, dag ins, string asm,
355 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000356 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, XD,
357 Requires<[HasSSE3]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000358class S3I<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000359 : I<o, F, outs, ins, asm, pattern, SSEPackedDouble>, TB, OpSize,
360 Requires<[HasSSE3]>;
Evan Cheng12c6be82007-07-31 08:04:03 +0000361
362
Nate Begeman8ef50212008-02-12 22:51:28 +0000363// SSSE3 Instruction Templates:
364//
365// SS38I - SSSE3 instructions with T8 prefix.
366// SS3AI - SSSE3 instructions with TA prefix.
367//
368// Note: SSSE3 instructions have 64-bit and 128-bit versions. The 64-bit version
369// uses the MMX registers. We put those instructions here because they better
370// fit into the SSSE3 instruction category rather than the MMX category.
371
372class SS38I<bits<8> o, Format F, dag outs, dag ins, string asm,
373 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000374 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
375 Requires<[HasSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000376class SS3AI<bits<8> o, Format F, dag outs, dag ins, string asm,
377 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000378 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
379 Requires<[HasSSSE3]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000380
381// SSE4.1 Instruction Templates:
382//
383// SS48I - SSE 4.1 instructions with T8 prefix.
Evan Cheng96bdbd62008-03-14 07:39:27 +0000384// SS41AIi8 - SSE 4.1 instructions with TA prefix and ImmT == Imm8.
Nate Begeman8ef50212008-02-12 22:51:28 +0000385//
386class SS48I<bits<8> o, Format F, dag outs, dag ins, string asm,
387 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000388 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
389 Requires<[HasSSE41]>;
Evan Cheng96bdbd62008-03-14 07:39:27 +0000390class SS4AIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
Nate Begeman8ef50212008-02-12 22:51:28 +0000391 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000392 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
393 Requires<[HasSSE41]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000394
Nate Begeman55b7bec2008-07-17 16:51:19 +0000395// SSE4.2 Instruction Templates:
396//
397// SS428I - SSE 4.2 instructions with T8 prefix.
398class SS428I<bits<8> o, Format F, dag outs, dag ins, string asm,
399 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000400 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
401 Requires<[HasSSE42]>;
Nate Begeman8ef50212008-02-12 22:51:28 +0000402
Eric Christopher7dfa9f22009-08-08 21:55:08 +0000403// SS42FI - SSE 4.2 instructions with TF prefix.
404class SS42FI<bits<8> o, Format F, dag outs, dag ins, string asm,
405 list<dag> pattern>
406 : I<o, F, outs, ins, asm, pattern>, TF, Requires<[HasSSE42]>;
407
Eric Christopher9fe912d2009-08-18 22:50:32 +0000408// SS42AI = SSE 4.2 instructions with TA prefix
409class SS42AI<bits<8> o, Format F, dag outs, dag ins, string asm,
Sean Callanan04d8cb72009-12-18 00:01:26 +0000410 list<dag> pattern>
Jakob Stoklund Olesen49e121d2010-03-25 17:25:00 +0000411 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
412 Requires<[HasSSE42]>;
Eric Christopher9fe912d2009-08-18 22:50:32 +0000413
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000414// AVX Instruction Templates:
415// Instructions introduced in AVX (no SSE equivalent forms)
416//
417// AVX8I - AVX instructions with T8 and OpSize prefix.
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000418// AVXAIi8 - AVX instructions with TA, OpSize prefix and ImmT = Imm8.
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000419class AVX8I<bits<8> o, Format F, dag outs, dag ins, string asm,
420 list<dag> pattern>
421 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8, OpSize,
422 Requires<[HasAVX]>;
Bruno Cardoso Lopes3b505842010-07-20 19:44:51 +0000423class AVXAIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
424 list<dag> pattern>
425 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA, OpSize,
426 Requires<[HasAVX]>;
Bruno Cardoso Lopes14c5fd42010-07-20 00:11:13 +0000427
Eric Christopher2ef63182010-04-02 21:54:27 +0000428// AES Instruction Templates:
429//
430// AES8I
Eric Christopher1290fa02010-04-05 21:14:32 +0000431// These use the same encoding as the SSE4.2 T8 and TA encodings.
Eric Christopher2ef63182010-04-02 21:54:27 +0000432class AES8I<bits<8> o, Format F, dag outs, dag ins, string asm,
433 list<dag>pattern>
434 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
435 Requires<[HasAES]>;
436
437class AESAI<bits<8> o, Format F, dag outs, dag ins, string asm,
438 list<dag> pattern>
439 : Ii8<o, F, outs, ins, asm, pattern, SSEPackedInt>, TA,
440 Requires<[HasAES]>;
441
Bruno Cardoso Lopesacd92302010-07-23 00:54:35 +0000442// FMA3 Instruction Templates
443class FMA3<bits<8> o, Format F, dag outs, dag ins, string asm,
444 list<dag>pattern>
445 : I<o, F, outs, ins, asm, pattern, SSEPackedInt>, T8,
446 OpSize, VEX_4V, Requires<[HasFMA3]>;
447
Evan Cheng12c6be82007-07-31 08:04:03 +0000448// X86-64 Instruction templates...
449//
450
451class RI<bits<8> o, Format F, dag outs, dag ins, string asm, list<dag> pattern>
452 : I<o, F, outs, ins, asm, pattern>, REX_W;
453class RIi8 <bits<8> o, Format F, dag outs, dag ins, string asm,
454 list<dag> pattern>
455 : Ii8<o, F, outs, ins, asm, pattern>, REX_W;
456class RIi32 <bits<8> o, Format F, dag outs, dag ins, string asm,
457 list<dag> pattern>
458 : Ii32<o, F, outs, ins, asm, pattern>, REX_W;
459
460class RIi64<bits<8> o, Format f, dag outs, dag ins, string asm,
461 list<dag> pattern>
462 : X86Inst<o, f, Imm64, outs, ins, asm>, REX_W {
463 let Pattern = pattern;
464 let CodeSize = 3;
465}
466
467class RSSI<bits<8> o, Format F, dag outs, dag ins, string asm,
468 list<dag> pattern>
469 : SSI<o, F, outs, ins, asm, pattern>, REX_W;
470class RSDI<bits<8> o, Format F, dag outs, dag ins, string asm,
471 list<dag> pattern>
472 : SDI<o, F, outs, ins, asm, pattern>, REX_W;
473class RPDI<bits<8> o, Format F, dag outs, dag ins, string asm,
474 list<dag> pattern>
475 : PDI<o, F, outs, ins, asm, pattern>, REX_W;
476
477// MMX Instruction templates
478//
479
480// MMXI - MMX instructions with TB prefix.
Anton Korobeynikov31099512008-08-23 15:53:19 +0000481// MMXI64 - MMX instructions with TB prefix valid only in 64 bit mode.
Evan Cheng12c6be82007-07-31 08:04:03 +0000482// MMX2I - MMX / SSE2 instructions with TB and OpSize prefixes.
483// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
484// MMXIi8 - MMX instructions with ImmT == Imm8 and TB prefix.
485// MMXID - MMX instructions with XD prefix.
486// MMXIS - MMX instructions with XS prefix.
Sean Callanan04d8cb72009-12-18 00:01:26 +0000487class MMXI<bits<8> o, Format F, dag outs, dag ins, string asm,
488 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000489 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000490class MMXI64<bits<8> o, Format F, dag outs, dag ins, string asm,
491 list<dag> pattern>
Anton Korobeynikov31099512008-08-23 15:53:19 +0000492 : I<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX,In64BitMode]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000493class MMXRI<bits<8> o, Format F, dag outs, dag ins, string asm,
494 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000495 : I<o, F, outs, ins, asm, pattern>, TB, REX_W, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000496class MMX2I<bits<8> o, Format F, dag outs, dag ins, string asm,
497 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000498 : I<o, F, outs, ins, asm, pattern>, TB, OpSize, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000499class MMXIi8<bits<8> o, Format F, dag outs, dag ins, string asm,
500 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000501 : Ii8<o, F, outs, ins, asm, pattern>, TB, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000502class MMXID<bits<8> o, Format F, dag outs, dag ins, string asm,
503 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000504 : Ii8<o, F, outs, ins, asm, pattern>, XD, Requires<[HasMMX]>;
Sean Callanan04d8cb72009-12-18 00:01:26 +0000505class MMXIS<bits<8> o, Format F, dag outs, dag ins, string asm,
506 list<dag> pattern>
Evan Cheng12c6be82007-07-31 08:04:03 +0000507 : Ii8<o, F, outs, ins, asm, pattern>, XS, Requires<[HasMMX]>;