blob: 43c2fbdac68e7766e6e43143ed68b75bab569a4b [file] [log] [blame]
Reed Kotler5bde5c32013-12-11 03:32:44 +00001
Akira Hatanakab7fa3c92012-07-31 21:49:49 +00002//===-- Mips16InstrInfo.cpp - Mips16 Instruction Information --------------===//
3//
4// The LLVM Compiler Infrastructure
5//
6// This file is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file contains the Mips16 implementation of the TargetInstrInfo class.
12//
13//===----------------------------------------------------------------------===//
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000014#include "Mips16InstrInfo.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000015#include "InstPrinter/MipsInstPrinter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MipsMachineFunction.h"
17#include "MipsTargetMachine.h"
18#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/StringRef.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
Reed Kotler66165c82013-02-08 03:57:41 +000022#include "llvm/CodeGen/RegisterScavenging.h"
Reed Kotler5c8ae092013-11-13 04:37:52 +000023#include "llvm/MC/MCAsmInfo.h"
Reed Kotlerd019dbf2012-12-20 04:07:42 +000024#include "llvm/Support/CommandLine.h"
Reed Kotlercb374092013-02-18 00:59:04 +000025#include "llvm/Support/Debug.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000026#include "llvm/Support/ErrorHandling.h"
27#include "llvm/Support/TargetRegistry.h"
NAKAMURA Takumi435f62a2013-11-13 06:27:53 +000028#include <cctype>
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000029
30using namespace llvm;
31
Reed Kotlerd019dbf2012-12-20 04:07:42 +000032
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000033Mips16InstrInfo::Mips16InstrInfo(MipsTargetMachine &tm)
Reed Kotlerf0e69682013-11-12 02:27:12 +000034 : MipsInstrInfo(tm, Mips::Bimm16),
Bill Wendlingead89ef2013-06-07 07:04:14 +000035 RI(*tm.getSubtargetImpl()) {}
Akira Hatanakacb37e132012-07-31 23:41:32 +000036
37const MipsRegisterInfo &Mips16InstrInfo::getRegisterInfo() const {
38 return RI;
39}
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000040
41/// isLoadFromStackSlot - If the specified machine instruction is a direct
42/// load from a stack slot, return the virtual or physical register number of
43/// the destination along with the FrameIndex of the loaded stack slot. If
44/// not, return 0. This predicate must return 0 if the instruction has
45/// any side effects other than loading from the stack slot.
46unsigned Mips16InstrInfo::
47isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const
48{
49 return 0;
50}
51
52/// isStoreToStackSlot - If the specified machine instruction is a direct
53/// store to a stack slot, return the virtual or physical register number of
54/// the source reg along with the FrameIndex of the loaded stack slot. If
55/// not, return 0. This predicate must return 0 if the instruction has
56/// any side effects other than storing to the stack slot.
57unsigned Mips16InstrInfo::
58isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const
59{
60 return 0;
61}
62
63void Mips16InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
64 MachineBasicBlock::iterator I, DebugLoc DL,
65 unsigned DestReg, unsigned SrcReg,
66 bool KillSrc) const {
Reed Kotlercf11c592012-10-12 02:01:09 +000067 unsigned Opc = 0;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000068
Reed Kotlercf11c592012-10-12 02:01:09 +000069 if (Mips::CPU16RegsRegClass.contains(DestReg) &&
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000070 Mips::GPR32RegClass.contains(SrcReg))
Reed Kotlercf11c592012-10-12 02:01:09 +000071 Opc = Mips::MoveR3216;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000072 else if (Mips::GPR32RegClass.contains(DestReg) &&
Reed Kotlercf11c592012-10-12 02:01:09 +000073 Mips::CPU16RegsRegClass.contains(SrcReg))
74 Opc = Mips::Move32R16;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +000075 else if ((SrcReg == Mips::HI0) &&
Reed Kotlercf11c592012-10-12 02:01:09 +000076 (Mips::CPU16RegsRegClass.contains(DestReg)))
77 Opc = Mips::Mfhi16, SrcReg = 0;
78
Akira Hatanaka8002a3f2013-08-14 00:47:08 +000079 else if ((SrcReg == Mips::LO0) &&
Reed Kotlercf11c592012-10-12 02:01:09 +000080 (Mips::CPU16RegsRegClass.contains(DestReg)))
81 Opc = Mips::Mflo16, SrcReg = 0;
82
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000083
84 assert(Opc && "Cannot copy registers");
85
86 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc));
87
88 if (DestReg)
89 MIB.addReg(DestReg, RegState::Define);
90
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000091 if (SrcReg)
92 MIB.addReg(SrcReg, getKillRegState(KillSrc));
93}
94
95void Mips16InstrInfo::
Akira Hatanaka465facca2013-03-29 02:14:12 +000096storeRegToStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
97 unsigned SrcReg, bool isKill, int FI,
98 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI,
99 int64_t Offset) const {
Reed Kotler210ebe92012-09-28 02:26:24 +0000100 DebugLoc DL;
101 if (I != MBB.end()) DL = I->getDebugLoc();
102 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore);
103 unsigned Opc = 0;
104 if (Mips::CPU16RegsRegClass.hasSubClassEq(RC))
105 Opc = Mips::SwRxSpImmX16;
106 assert(Opc && "Register class not handled!");
Reed Kotler30cedf62013-08-04 01:13:25 +0000107 BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill)).
108 addFrameIndex(FI).addImm(Offset)
109 .addMemOperand(MMO);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000110}
111
112void Mips16InstrInfo::
Akira Hatanaka465facca2013-03-29 02:14:12 +0000113loadRegFromStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
114 unsigned DestReg, int FI, const TargetRegisterClass *RC,
115 const TargetRegisterInfo *TRI, int64_t Offset) const {
Reed Kotler210ebe92012-09-28 02:26:24 +0000116 DebugLoc DL;
117 if (I != MBB.end()) DL = I->getDebugLoc();
118 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad);
119 unsigned Opc = 0;
120
121 if (Mips::CPU16RegsRegClass.hasSubClassEq(RC))
122 Opc = Mips::LwRxSpImmX16;
123 assert(Opc && "Register class not handled!");
Akira Hatanaka465facca2013-03-29 02:14:12 +0000124 BuildMI(MBB, I, DL, get(Opc), DestReg).addFrameIndex(FI).addImm(Offset)
Reed Kotler210ebe92012-09-28 02:26:24 +0000125 .addMemOperand(MMO);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000126}
127
128bool Mips16InstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
129 MachineBasicBlock &MBB = *MI->getParent();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000130 switch(MI->getDesc().getOpcode()) {
131 default:
132 return false;
133 case Mips::RetRA16:
Reed Kotlera8117532012-10-30 00:54:49 +0000134 ExpandRetRA16(MBB, MI, Mips::JrcRa16);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000135 break;
136 }
137
138 MBB.erase(MI);
139 return true;
140}
141
142/// GetOppositeBranchOpc - Return the inverse of the specified
143/// opcode, e.g. turning BEQ to BNE.
Akira Hatanaka067d8152013-05-13 17:43:19 +0000144unsigned Mips16InstrInfo::getOppositeBranchOpc(unsigned Opc) const {
Reed Kotler67439242012-10-17 22:29:54 +0000145 switch (Opc) {
146 default: llvm_unreachable("Illegal opcode!");
147 case Mips::BeqzRxImmX16: return Mips::BnezRxImmX16;
148 case Mips::BnezRxImmX16: return Mips::BeqzRxImmX16;
Reed Kotler09e59152013-11-15 02:21:52 +0000149 case Mips::BeqzRxImm16: return Mips::BnezRxImm16;
150 case Mips::BnezRxImm16: return Mips::BeqzRxImm16;
Reed Kotler67439242012-10-17 22:29:54 +0000151 case Mips::BteqzT8CmpX16: return Mips::BtnezT8CmpX16;
152 case Mips::BteqzT8SltX16: return Mips::BtnezT8SltX16;
153 case Mips::BteqzT8SltiX16: return Mips::BtnezT8SltiX16;
Reed Kotler09e59152013-11-15 02:21:52 +0000154 case Mips::Btnez16: return Mips::Bteqz16;
Reed Kotler67439242012-10-17 22:29:54 +0000155 case Mips::BtnezX16: return Mips::BteqzX16;
156 case Mips::BtnezT8CmpiX16: return Mips::BteqzT8CmpiX16;
157 case Mips::BtnezT8SltuX16: return Mips::BteqzT8SltuX16;
158 case Mips::BtnezT8SltiuX16: return Mips::BteqzT8SltiuX16;
Reed Kotler09e59152013-11-15 02:21:52 +0000159 case Mips::Bteqz16: return Mips::Btnez16;
Reed Kotler67439242012-10-17 22:29:54 +0000160 case Mips::BteqzX16: return Mips::BtnezX16;
161 case Mips::BteqzT8CmpiX16: return Mips::BtnezT8CmpiX16;
162 case Mips::BteqzT8SltuX16: return Mips::BtnezT8SltuX16;
163 case Mips::BteqzT8SltiuX16: return Mips::BtnezT8SltiuX16;
164 case Mips::BtnezT8CmpX16: return Mips::BteqzT8CmpX16;
165 case Mips::BtnezT8SltX16: return Mips::BteqzT8SltX16;
166 case Mips::BtnezT8SltiX16: return Mips::BteqzT8SltiX16;
167 }
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000168 assert(false && "Implement this function.");
169 return 0;
170}
171
Reed Kotler5c29d632013-12-15 20:49:30 +0000172static void addSaveRestoreRegs(MachineInstrBuilder &MIB,
173 const std::vector<CalleeSavedInfo> &CSI, unsigned Flags=0) {
Reed Kotler5c29d632013-12-15 20:49:30 +0000174 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
175 // Add the callee-saved register as live-in. Do not add if the register is
176 // RA and return address is taken, because it has already been added in
177 // method MipsTargetLowering::LowerRETURNADDR.
178 // It's killed at the spill, unless the register is RA and return address
179 // is taken.
180 unsigned Reg = CSI[e-i-1].getReg();
181 switch (Reg) {
182 case Mips::RA:
183 case Mips::S0:
184 case Mips::S1:
185 MIB.addReg(Reg, Flags);
186 break;
187 case Mips::S2:
188 break;
189 default:
190 llvm_unreachable("unexpected mips16 callee saved register");
191
192 }
193 }
Reed Kotler5c29d632013-12-15 20:49:30 +0000194}
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000195// Adjust SP by FrameSize bytes. Save RA, S0, S1
Jack Carter7ab15fa2013-01-19 02:00:40 +0000196void Mips16InstrInfo::makeFrame(unsigned SP, int64_t FrameSize,
197 MachineBasicBlock &MBB,
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000198 MachineBasicBlock::iterator I) const {
199 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
Reed Kotler5c29d632013-12-15 20:49:30 +0000200 MachineFunction &MF = *MBB.getParent();
201 MachineFrameInfo *MFI = MF.getFrameInfo();
202 const BitVector Reserved = RI.getReservedRegs(MF);
Reed Kotler0ff40012013-12-10 14:29:38 +0000203 bool SaveS2 = Reserved[Mips::S2];
204 MachineInstrBuilder MIB;
Reed Kotler5bde5c32013-12-11 03:32:44 +0000205 unsigned Opc = ((FrameSize <= 128) && !SaveS2)? Mips::Save16:Mips::SaveX16;
Reed Kotler5c29d632013-12-15 20:49:30 +0000206 MIB = BuildMI(MBB, I, DL, get(Opc));
207 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
208 addSaveRestoreRegs(MIB, CSI);
209 if (SaveS2)
210 MIB.addReg(Mips::S2);
Reed Kotler2e362b32013-12-09 21:19:51 +0000211 if (isUInt<11>(FrameSize))
Reed Kotler5c29d632013-12-15 20:49:30 +0000212 MIB.addImm(FrameSize);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000213 else {
Reed Kotler2e362b32013-12-09 21:19:51 +0000214 int Base = 2040; // should create template function like isUInt that
215 // returns largest possible n bit unsigned integer
216 int64_t Remainder = FrameSize - Base;
Reed Kotler5c29d632013-12-15 20:49:30 +0000217 MIB.addImm(Base);
Reed Kotler2e362b32013-12-09 21:19:51 +0000218 if (isInt<16>(-Remainder))
219 BuildAddiuSpImm(MBB, I, -Remainder);
220 else
221 adjustStackPtrBig(SP, -Remainder, MBB, I, Mips::V0, Mips::V1);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000222 }
223}
224
225// Adjust SP by FrameSize bytes. Restore RA, S0, S1
Jack Carter7ab15fa2013-01-19 02:00:40 +0000226void Mips16InstrInfo::restoreFrame(unsigned SP, int64_t FrameSize,
227 MachineBasicBlock &MBB,
228 MachineBasicBlock::iterator I) const {
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000229 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
Reed Kotler5c29d632013-12-15 20:49:30 +0000230 MachineFunction *MF = MBB.getParent();
231 MachineFrameInfo *MFI = MF->getFrameInfo();
232 const BitVector Reserved = RI.getReservedRegs(*MF);
Reed Kotler0ff40012013-12-10 14:29:38 +0000233 bool SaveS2 = Reserved[Mips::S2];
234 MachineInstrBuilder MIB;
Reed Kotler5bde5c32013-12-11 03:32:44 +0000235 unsigned Opc = ((FrameSize <= 128) && !SaveS2)?
236 Mips::Restore16:Mips::RestoreX16;
Reed Kotler5c29d632013-12-15 20:49:30 +0000237
238 if (!isUInt<11>(FrameSize)) {
239 unsigned Base = 2040;
Reed Kotler2e362b32013-12-09 21:19:51 +0000240 int64_t Remainder = FrameSize - Base;
Reed Kotler5c29d632013-12-15 20:49:30 +0000241 FrameSize = Base; // should create template function like isUInt that
242 // returns largest possible n bit unsigned integer
243
Reed Kotler2e362b32013-12-09 21:19:51 +0000244 if (isInt<16>(Remainder))
245 BuildAddiuSpImm(MBB, I, Remainder);
246 else
247 adjustStackPtrBig(SP, Remainder, MBB, I, Mips::A0, Mips::A1);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000248 }
Reed Kotler5c29d632013-12-15 20:49:30 +0000249 MIB = BuildMI(MBB, I, DL, get(Opc));
250 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
251 addSaveRestoreRegs(MIB, CSI, RegState::Define);
Reed Kotler0ff40012013-12-10 14:29:38 +0000252 if (SaveS2)
253 MIB.addReg(Mips::S2, RegState::Define);
Reed Kotler5c29d632013-12-15 20:49:30 +0000254 MIB.addImm(FrameSize);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000255}
256
257// Adjust SP by Amount bytes where bytes can be up to 32bit number.
Jack Carter7ab15fa2013-01-19 02:00:40 +0000258// This can only be called at times that we know that there is at least one free
259// register.
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000260// This is clearly safe at prologue and epilogue.
261//
Jack Carter7ab15fa2013-01-19 02:00:40 +0000262void Mips16InstrInfo::adjustStackPtrBig(unsigned SP, int64_t Amount,
263 MachineBasicBlock &MBB,
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000264 MachineBasicBlock::iterator I,
265 unsigned Reg1, unsigned Reg2) const {
266 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
267// MachineRegisterInfo &RegInfo = MBB.getParent()->getRegInfo();
268// unsigned Reg1 = RegInfo.createVirtualRegister(&Mips::CPU16RegsRegClass);
269// unsigned Reg2 = RegInfo.createVirtualRegister(&Mips::CPU16RegsRegClass);
270 //
271 // li reg1, constant
272 // move reg2, sp
273 // add reg1, reg1, reg2
274 // move sp, reg1
275 //
276 //
277 MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::LwConstant32), Reg1);
Reed Kotlera787aa22013-11-24 06:18:50 +0000278 MIB1.addImm(Amount).addImm(-1);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000279 MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::MoveR3216), Reg2);
280 MIB2.addReg(Mips::SP, RegState::Kill);
281 MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::AdduRxRyRz16), Reg1);
282 MIB3.addReg(Reg1);
283 MIB3.addReg(Reg2, RegState::Kill);
Jack Carter7ab15fa2013-01-19 02:00:40 +0000284 MachineInstrBuilder MIB4 = BuildMI(MBB, I, DL, get(Mips::Move32R16),
285 Mips::SP);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000286 MIB4.addReg(Reg1, RegState::Kill);
287}
288
Jack Carter7ab15fa2013-01-19 02:00:40 +0000289void Mips16InstrInfo::adjustStackPtrBigUnrestricted(unsigned SP, int64_t Amount,
290 MachineBasicBlock &MBB,
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000291 MachineBasicBlock::iterator I) const {
292 assert(false && "adjust stack pointer amount exceeded");
293}
294
Reed Kotler27a72292012-10-31 05:21:10 +0000295/// Adjust SP by Amount bytes.
296void Mips16InstrInfo::adjustStackPtr(unsigned SP, int64_t Amount,
297 MachineBasicBlock &MBB,
298 MachineBasicBlock::iterator I) const {
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000299 if (isInt<16>(Amount)) // need to change to addiu sp, ....and isInt<16>
Reed Kotler188dad02013-02-16 19:04:29 +0000300 BuildAddiuSpImm(MBB, I, Amount);
Reed Kotler27a72292012-10-31 05:21:10 +0000301 else
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000302 adjustStackPtrBigUnrestricted(SP, Amount, MBB, I);
303}
304
305/// This function generates the sequence of instructions needed to get the
306/// result of adding register REG and immediate IMM.
307unsigned
Reed Kotler66165c82013-02-08 03:57:41 +0000308Mips16InstrInfo::loadImmediate(unsigned FrameReg,
309 int64_t Imm, MachineBasicBlock &MBB,
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000310 MachineBasicBlock::iterator II, DebugLoc DL,
Reed Kotler66165c82013-02-08 03:57:41 +0000311 unsigned &NewImm) const {
312 //
313 // given original instruction is:
314 // Instr rx, T[offset] where offset is too big.
315 //
316 // lo = offset & 0xFFFF
317 // hi = ((offset >> 16) + (lo >> 15)) & 0xFFFF;
318 //
319 // let T = temporary register
320 // li T, hi
321 // shl T, 16
322 // add T, Rx, T
323 //
324 RegScavenger rs;
325 int32_t lo = Imm & 0xFFFF;
Reed Kotler66165c82013-02-08 03:57:41 +0000326 NewImm = lo;
Reed Kotler30cedf62013-08-04 01:13:25 +0000327 int Reg =0;
328 int SpReg = 0;
329
Reed Kotler66165c82013-02-08 03:57:41 +0000330 rs.enterBasicBlock(&MBB);
331 rs.forward(II);
332 //
Reed Kotler30cedf62013-08-04 01:13:25 +0000333 // We need to know which registers can be used, in the case where there
334 // are not enough free registers. We exclude all registers that
335 // are used in the instruction that we are helping.
336 // // Consider all allocatable registers in the register class initially
337 BitVector Candidates =
338 RI.getAllocatableSet
339 (*II->getParent()->getParent(), &Mips::CPU16RegsRegClass);
340 // Exclude all the registers being used by the instruction.
341 for (unsigned i = 0, e = II->getNumOperands(); i != e; ++i) {
342 MachineOperand &MO = II->getOperand(i);
343 if (MO.isReg() && MO.getReg() != 0 && !MO.isDef() &&
344 !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
345 Candidates.reset(MO.getReg());
346 }
347 //
348 // If the same register was used and defined in an instruction, then
349 // it will not be in the list of candidates.
350 //
351 // we need to analyze the instruction that we are helping.
352 // we need to know if it defines register x but register x is not
353 // present as an operand of the instruction. this tells
354 // whether the register is live before the instruction. if it's not
355 // then we don't need to save it in case there are no free registers.
356 //
357 int DefReg = 0;
358 for (unsigned i = 0, e = II->getNumOperands(); i != e; ++i) {
359 MachineOperand &MO = II->getOperand(i);
360 if (MO.isReg() && MO.isDef()) {
361 DefReg = MO.getReg();
362 break;
363 }
364 }
365 //
366 BitVector Available = rs.getRegsAvailable(&Mips::CPU16RegsRegClass);
367
368 Available &= Candidates;
369 //
Reed Kotler66165c82013-02-08 03:57:41 +0000370 // we use T0 for the first register, if we need to save something away.
371 // we use T1 for the second register, if we need to save something away.
372 //
373 unsigned FirstRegSaved =0, SecondRegSaved=0;
374 unsigned FirstRegSavedTo = 0, SecondRegSavedTo = 0;
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000375
Reed Kotler30cedf62013-08-04 01:13:25 +0000376
377 Reg = Available.find_first();
378
379 if (Reg == -1) {
380 Reg = Candidates.find_first();
381 Candidates.reset(Reg);
382 if (DefReg != Reg) {
383 FirstRegSaved = Reg;
384 FirstRegSavedTo = Mips::T0;
385 copyPhysReg(MBB, II, DL, FirstRegSavedTo, FirstRegSaved, true);
386 }
Reed Kotler66165c82013-02-08 03:57:41 +0000387 }
388 else
Reed Kotler30cedf62013-08-04 01:13:25 +0000389 Available.reset(Reg);
Reed Kotlera787aa22013-11-24 06:18:50 +0000390 BuildMI(MBB, II, DL, get(Mips::LwConstant32), Reg).addImm(Imm).addImm(-1);
Reed Kotler30cedf62013-08-04 01:13:25 +0000391 NewImm = 0;
Reed Kotler66165c82013-02-08 03:57:41 +0000392 if (FrameReg == Mips::SP) {
Reed Kotler30cedf62013-08-04 01:13:25 +0000393 SpReg = Available.find_first();
394 if (SpReg == -1) {
395 SpReg = Candidates.find_first();
396 // Candidates.reset(SpReg); // not really needed
397 if (DefReg!= SpReg) {
398 SecondRegSaved = SpReg;
Reed Kotler66165c82013-02-08 03:57:41 +0000399 SecondRegSavedTo = Mips::T1;
400 }
Reed Kotler30cedf62013-08-04 01:13:25 +0000401 if (SecondRegSaved)
402 copyPhysReg(MBB, II, DL, SecondRegSavedTo, SecondRegSaved, true);
Reed Kotler66165c82013-02-08 03:57:41 +0000403 }
Reed Kotler30cedf62013-08-04 01:13:25 +0000404 else
405 Available.reset(SpReg);
Reed Kotler66165c82013-02-08 03:57:41 +0000406 copyPhysReg(MBB, II, DL, SpReg, Mips::SP, false);
Reed Kotler30cedf62013-08-04 01:13:25 +0000407 BuildMI(MBB, II, DL, get(Mips:: AdduRxRyRz16), Reg).addReg(SpReg, RegState::Kill)
Reed Kotler66165c82013-02-08 03:57:41 +0000408 .addReg(Reg);
409 }
410 else
411 BuildMI(MBB, II, DL, get(Mips:: AdduRxRyRz16), Reg).addReg(FrameReg)
412 .addReg(Reg, RegState::Kill);
413 if (FirstRegSaved || SecondRegSaved) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000414 II = std::next(II);
Reed Kotler66165c82013-02-08 03:57:41 +0000415 if (FirstRegSaved)
416 copyPhysReg(MBB, II, DL, FirstRegSaved, FirstRegSavedTo, true);
417 if (SecondRegSaved)
418 copyPhysReg(MBB, II, DL, SecondRegSaved, SecondRegSavedTo, true);
419 }
420 return Reg;
Reed Kotler27a72292012-10-31 05:21:10 +0000421}
422
Akira Hatanaka067d8152013-05-13 17:43:19 +0000423unsigned Mips16InstrInfo::getAnalyzableBrOpc(unsigned Opc) const {
Reed Kotler67439242012-10-17 22:29:54 +0000424 return (Opc == Mips::BeqzRxImmX16 || Opc == Mips::BimmX16 ||
Reed Kotlerf0e69682013-11-12 02:27:12 +0000425 Opc == Mips::Bimm16 ||
Reed Kotler09e59152013-11-15 02:21:52 +0000426 Opc == Mips::Bteqz16 || Opc == Mips::Btnez16 ||
427 Opc == Mips::BeqzRxImm16 || Opc == Mips::BnezRxImm16 ||
Reed Kotler67439242012-10-17 22:29:54 +0000428 Opc == Mips::BnezRxImmX16 || Opc == Mips::BteqzX16 ||
429 Opc == Mips::BteqzT8CmpX16 || Opc == Mips::BteqzT8CmpiX16 ||
430 Opc == Mips::BteqzT8SltX16 || Opc == Mips::BteqzT8SltuX16 ||
431 Opc == Mips::BteqzT8SltiX16 || Opc == Mips::BteqzT8SltiuX16 ||
432 Opc == Mips::BtnezX16 || Opc == Mips::BtnezT8CmpX16 ||
433 Opc == Mips::BtnezT8CmpiX16 || Opc == Mips::BtnezT8SltX16 ||
434 Opc == Mips::BtnezT8SltuX16 || Opc == Mips::BtnezT8SltiX16 ||
435 Opc == Mips::BtnezT8SltiuX16 ) ? Opc : 0;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000436}
437
438void Mips16InstrInfo::ExpandRetRA16(MachineBasicBlock &MBB,
439 MachineBasicBlock::iterator I,
440 unsigned Opc) const {
441 BuildMI(MBB, I, I->getDebugLoc(), get(Opc));
442}
Akira Hatanakafab89292012-08-02 18:21:47 +0000443
Reed Kotler7b503c22013-02-20 05:45:15 +0000444
Reed Kotler8cf51032013-02-16 09:47:57 +0000445const MCInstrDesc &Mips16InstrInfo::AddiuSpImm(int64_t Imm) const {
Reed Kotlerf662cff2013-02-13 20:28:27 +0000446 if (validSpImm8(Imm))
Reed Kotler8cf51032013-02-16 09:47:57 +0000447 return get(Mips::AddiuSpImm16);
Reed Kotlerf662cff2013-02-13 20:28:27 +0000448 else
Reed Kotler8cf51032013-02-16 09:47:57 +0000449 return get(Mips::AddiuSpImmX16);
Reed Kotlerf662cff2013-02-13 20:28:27 +0000450}
451
Reed Kotler188dad02013-02-16 19:04:29 +0000452void Mips16InstrInfo::BuildAddiuSpImm
453 (MachineBasicBlock &MBB, MachineBasicBlock::iterator I, int64_t Imm) const {
454 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
455 BuildMI(MBB, I, DL, AddiuSpImm(Imm)).addImm(Imm);
456}
457
Akira Hatanakafab89292012-08-02 18:21:47 +0000458const MipsInstrInfo *llvm::createMips16InstrInfo(MipsTargetMachine &TM) {
459 return new Mips16InstrInfo(TM);
460}
Reed Kotler30cedf62013-08-04 01:13:25 +0000461
Reed Kotler30cedf62013-08-04 01:13:25 +0000462bool Mips16InstrInfo::validImmediate(unsigned Opcode, unsigned Reg,
463 int64_t Amount) {
464 switch (Opcode) {
465 case Mips::LbRxRyOffMemX16:
466 case Mips::LbuRxRyOffMemX16:
467 case Mips::LhRxRyOffMemX16:
468 case Mips::LhuRxRyOffMemX16:
469 case Mips::SbRxRyOffMemX16:
470 case Mips::ShRxRyOffMemX16:
471 case Mips::LwRxRyOffMemX16:
472 case Mips::SwRxRyOffMemX16:
473 case Mips::SwRxSpImmX16:
474 case Mips::LwRxSpImmX16:
475 return isInt<16>(Amount);
476 case Mips::AddiuRxRyOffMemX16:
477 if ((Reg == Mips::PC) || (Reg == Mips::SP))
478 return isInt<16>(Amount);
479 return isInt<15>(Amount);
480 }
Reed Kotler30cedf62013-08-04 01:13:25 +0000481 llvm_unreachable("unexpected Opcode in validImmediate");
482}
Reed Kotler5c8ae092013-11-13 04:37:52 +0000483
484/// Measure the specified inline asm to determine an approximation of its
485/// length.
486/// Comments (which run till the next SeparatorString or newline) do not
487/// count as an instruction.
488/// Any other non-whitespace text is considered an instruction, with
489/// multiple instructions separated by SeparatorString or newlines.
490/// Variable-length instructions are not handled here; this function
491/// may be overloaded in the target code to do that.
492/// We implement the special case of the .space directive taking only an
493/// integer argument, which is the size in bytes. This is used for creating
494/// inline code spacing for testing purposes using inline assembly.
495///
496unsigned Mips16InstrInfo::getInlineAsmLength(const char *Str,
497 const MCAsmInfo &MAI) const {
498
499
500 // Count the number of instructions in the asm.
501 bool atInsnStart = true;
502 unsigned Length = 0;
503 for (; *Str; ++Str) {
504 if (*Str == '\n' || strncmp(Str, MAI.getSeparatorString(),
505 strlen(MAI.getSeparatorString())) == 0)
506 atInsnStart = true;
507 if (atInsnStart && !std::isspace(static_cast<unsigned char>(*Str))) {
508 if (strncmp(Str, ".space", 6)==0) {
509 char *EStr; int Sz;
510 Sz = strtol(Str+6, &EStr, 10);
511 while (isspace(*EStr)) ++EStr;
512 if (*EStr=='\0') {
513 DEBUG(dbgs() << "parsed .space " << Sz << '\n');
514 return Sz;
515 }
516 }
517 Length += MAI.getMaxInstLength();
518 atInsnStart = false;
519 }
520 if (atInsnStart && strncmp(Str, MAI.getCommentString(),
521 strlen(MAI.getCommentString())) == 0)
522 atInsnStart = false;
523 }
524
525 return Length;
526}