blob: 88fba395c7e2bcd5c296db61e130940c97747744 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- DelaySlotFiller.cpp - SPARC delay slot filler ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +000010// This is a simple local pass that attempts to fill delay slots with useful
11// instructions. If no instructions can be moved into the delay slot, then a
12// NOP is placed.
Chris Lattner158e1f52006-02-05 05:50:24 +000013//===----------------------------------------------------------------------===//
14
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +000015#define DEBUG_TYPE "delay-slot-filler"
Chris Lattner158e1f52006-02-05 05:50:24 +000016#include "Sparc.h"
Venkatraman Govindarajuf482d3d2013-10-06 07:06:44 +000017#include "SparcSubtarget.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/ADT/SmallSet.h"
19#include "llvm/ADT/Statistic.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000020#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstrBuilder.h"
Venkatraman Govindaraju06532182014-01-11 19:38:03 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +000023#include "llvm/Support/CommandLine.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000024#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/Target/TargetMachine.h"
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +000026#include "llvm/Target/TargetRegisterInfo.h"
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +000027
Chris Lattner158e1f52006-02-05 05:50:24 +000028using namespace llvm;
29
Chris Lattner1ef9cd42006-12-19 22:59:26 +000030STATISTIC(FilledSlots, "Number of delay slots filled");
Chris Lattner158e1f52006-02-05 05:50:24 +000031
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +000032static cl::opt<bool> DisableDelaySlotFiller(
33 "disable-sparc-delay-filler",
34 cl::init(false),
35 cl::desc("Disable the Sparc delay slot filler."),
36 cl::Hidden);
37
Chris Lattner1ef9cd42006-12-19 22:59:26 +000038namespace {
Chris Lattner158e1f52006-02-05 05:50:24 +000039 struct Filler : public MachineFunctionPass {
40 /// Target machine description which we query for reg. names, data
41 /// layout, etc.
42 ///
43 TargetMachine &TM;
Venkatraman Govindarajuf482d3d2013-10-06 07:06:44 +000044 const SparcSubtarget *Subtarget;
Chris Lattner158e1f52006-02-05 05:50:24 +000045
Devang Patel8c78a0b2007-05-03 01:11:54 +000046 static char ID;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +000047 Filler(TargetMachine &tm)
Venkatraman Govindarajuf482d3d2013-10-06 07:06:44 +000048 : MachineFunctionPass(ID), TM(tm),
49 Subtarget(&TM.getSubtarget<SparcSubtarget>()) {
50 }
Chris Lattner158e1f52006-02-05 05:50:24 +000051
52 virtual const char *getPassName() const {
53 return "SPARC Delay Slot Filler";
54 }
55
56 bool runOnMachineBasicBlock(MachineBasicBlock &MBB);
57 bool runOnMachineFunction(MachineFunction &F) {
58 bool Changed = false;
Venkatraman Govindaraju06532182014-01-11 19:38:03 +000059
60 // This pass invalidates liveness information when it reorders
61 // instructions to fill delay slot.
62 F.getRegInfo().invalidateLiveness();
63
Chris Lattner158e1f52006-02-05 05:50:24 +000064 for (MachineFunction::iterator FI = F.begin(), FE = F.end();
65 FI != FE; ++FI)
66 Changed |= runOnMachineBasicBlock(*FI);
67 return Changed;
68 }
69
Venkatraman Govindaraju54bf6112013-05-16 23:53:29 +000070 void insertCallDefsUses(MachineBasicBlock::iterator MI,
71 SmallSet<unsigned, 32>& RegDefs,
72 SmallSet<unsigned, 32>& RegUses);
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +000073
74 void insertDefsUses(MachineBasicBlock::iterator MI,
75 SmallSet<unsigned, 32>& RegDefs,
76 SmallSet<unsigned, 32>& RegUses);
77
78 bool IsRegInSet(SmallSet<unsigned, 32>& RegSet,
79 unsigned Reg);
80
81 bool delayHasHazard(MachineBasicBlock::iterator candidate,
82 bool &sawLoad, bool &sawStore,
83 SmallSet<unsigned, 32> &RegDefs,
84 SmallSet<unsigned, 32> &RegUses);
85
86 MachineBasicBlock::iterator
87 findDelayInstr(MachineBasicBlock &MBB, MachineBasicBlock::iterator slot);
88
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +000089 bool needsUnimp(MachineBasicBlock::iterator I, unsigned &StructSize);
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +000090
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +000091 bool tryCombineRestoreWithPrevInst(MachineBasicBlock &MBB,
92 MachineBasicBlock::iterator MBBI);
93
Chris Lattner158e1f52006-02-05 05:50:24 +000094 };
Devang Patel8c78a0b2007-05-03 01:11:54 +000095 char Filler::ID = 0;
Chris Lattner158e1f52006-02-05 05:50:24 +000096} // end of anonymous namespace
97
98/// createSparcDelaySlotFillerPass - Returns a pass that fills in delay
99/// slots in Sparc MachineFunctions
100///
101FunctionPass *llvm::createSparcDelaySlotFillerPass(TargetMachine &tm) {
102 return new Filler(tm);
103}
104
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000105
Chris Lattner158e1f52006-02-05 05:50:24 +0000106/// runOnMachineBasicBlock - Fill in delay slots for the given basic block.
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000107/// We assume there is only one delay slot per delayed instruction.
Chris Lattner158e1f52006-02-05 05:50:24 +0000108///
109bool Filler::runOnMachineBasicBlock(MachineBasicBlock &MBB) {
110 bool Changed = false;
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000111
Venkatraman Govindarajuf482d3d2013-10-06 07:06:44 +0000112 const TargetInstrInfo *TII = TM.getInstrInfo();
113
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000114 for (MachineBasicBlock::iterator I = MBB.begin(); I != MBB.end(); ) {
115 MachineBasicBlock::iterator MI = I;
116 ++I;
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000117
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000118 // If MI is restore, try combining it with previous inst.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000119 if (!DisableDelaySlotFiller &&
120 (MI->getOpcode() == SP::RESTORErr
121 || MI->getOpcode() == SP::RESTOREri)) {
122 Changed |= tryCombineRestoreWithPrevInst(MBB, MI);
123 continue;
Chris Lattner158e1f52006-02-05 05:50:24 +0000124 }
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000125
Venkatraman Govindarajuf482d3d2013-10-06 07:06:44 +0000126 if (!Subtarget->isV9() &&
127 (MI->getOpcode() == SP::FCMPS || MI->getOpcode() == SP::FCMPD
128 || MI->getOpcode() == SP::FCMPQ)) {
129 BuildMI(MBB, I, MI->getDebugLoc(), TII->get(SP::NOP));
130 Changed = true;
131 continue;
132 }
133
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000134 // If MI has no delay slot, skip.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000135 if (!MI->hasDelaySlot())
136 continue;
137
138 MachineBasicBlock::iterator D = MBB.end();
139
140 if (!DisableDelaySlotFiller)
141 D = findDelayInstr(MBB, MI);
142
143 ++FilledSlots;
144 Changed = true;
145
146 if (D == MBB.end())
147 BuildMI(MBB, I, MI->getDebugLoc(), TII->get(SP::NOP));
148 else
149 MBB.splice(I, &MBB, D);
150
151 unsigned structSize = 0;
152 if (needsUnimp(MI, structSize)) {
153 MachineBasicBlock::iterator J = MI;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000154 ++J; // skip the delay filler.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000155 assert (J != MBB.end() && "MI needs a delay instruction.");
Venkatraman Govindarajufdcc4982013-07-30 02:26:29 +0000156 BuildMI(MBB, ++J, MI->getDebugLoc(),
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000157 TII->get(SP::UNIMP)).addImm(structSize);
Venkatraman Govindaraju06532182014-01-11 19:38:03 +0000158 // Bundle the delay filler and unimp with the instruction.
159 MIBundleBuilder(MBB, MachineBasicBlock::iterator(MI), J);
160 } else {
161 MIBundleBuilder(MBB, MachineBasicBlock::iterator(MI), I);
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000162 }
163 }
Chris Lattner158e1f52006-02-05 05:50:24 +0000164 return Changed;
165}
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000166
167MachineBasicBlock::iterator
168Filler::findDelayInstr(MachineBasicBlock &MBB,
169 MachineBasicBlock::iterator slot)
170{
171 SmallSet<unsigned, 32> RegDefs;
172 SmallSet<unsigned, 32> RegUses;
173 bool sawLoad = false;
174 bool sawStore = false;
175
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000176 if (slot == MBB.begin())
177 return MBB.end();
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000178
Venkatraman Govindaraju8223c552013-10-08 02:50:29 +0000179 if (slot->getOpcode() == SP::RET || slot->getOpcode() == SP::TLS_CALL)
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000180 return MBB.end();
181
182 if (slot->getOpcode() == SP::RETL) {
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000183 MachineBasicBlock::iterator J = slot;
184 --J;
185
186 if (J->getOpcode() == SP::RESTORErr
187 || J->getOpcode() == SP::RESTOREri) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000188 // change retl to ret.
Bill Wendling6235c062013-06-07 20:35:25 +0000189 slot->setDesc(TM.getInstrInfo()->get(SP::RET));
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000190 return J;
191 }
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000192 }
193
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000194 // Call's delay filler can def some of call's uses.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000195 if (slot->isCall())
Venkatraman Govindaraju54bf6112013-05-16 23:53:29 +0000196 insertCallDefsUses(slot, RegDefs, RegUses);
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000197 else
198 insertDefsUses(slot, RegDefs, RegUses);
199
200 bool done = false;
201
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000202 MachineBasicBlock::iterator I = slot;
203
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000204 while (!done) {
205 done = (I == MBB.begin());
206
207 if (!done)
208 --I;
209
210 // skip debug value
211 if (I->isDebugValue())
212 continue;
213
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000214 if (I->hasUnmodeledSideEffects() || I->isInlineAsm() || I->isPosition() ||
215 I->hasDelaySlot() || I->isBundledWithSucc())
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000216 break;
217
218 if (delayHasHazard(I, sawLoad, sawStore, RegDefs, RegUses)) {
219 insertDefsUses(I, RegDefs, RegUses);
220 continue;
221 }
222
223 return I;
224 }
225 return MBB.end();
226}
227
228bool Filler::delayHasHazard(MachineBasicBlock::iterator candidate,
229 bool &sawLoad,
230 bool &sawStore,
231 SmallSet<unsigned, 32> &RegDefs,
232 SmallSet<unsigned, 32> &RegUses)
233{
234
Venkatraman Govindaraju0c1f6532011-02-12 19:02:33 +0000235 if (candidate->isImplicitDef() || candidate->isKill())
236 return true;
237
Evan Cheng7f8e5632011-12-07 07:15:52 +0000238 if (candidate->mayLoad()) {
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000239 sawLoad = true;
240 if (sawStore)
241 return true;
242 }
243
Evan Cheng7f8e5632011-12-07 07:15:52 +0000244 if (candidate->mayStore()) {
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000245 if (sawStore)
246 return true;
247 sawStore = true;
248 if (sawLoad)
249 return true;
250 }
251
252 for (unsigned i = 0, e = candidate->getNumOperands(); i!= e; ++i) {
253 const MachineOperand &MO = candidate->getOperand(i);
254 if (!MO.isReg())
255 continue; // skip
256
257 unsigned Reg = MO.getReg();
258
259 if (MO.isDef()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000260 // check whether Reg is defined or used before delay slot.
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000261 if (IsRegInSet(RegDefs, Reg) || IsRegInSet(RegUses, Reg))
262 return true;
263 }
264 if (MO.isUse()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000265 // check whether Reg is defined before delay slot.
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000266 if (IsRegInSet(RegDefs, Reg))
267 return true;
268 }
269 }
270 return false;
271}
272
273
Venkatraman Govindaraju54bf6112013-05-16 23:53:29 +0000274void Filler::insertCallDefsUses(MachineBasicBlock::iterator MI,
275 SmallSet<unsigned, 32>& RegDefs,
276 SmallSet<unsigned, 32>& RegUses)
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000277{
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000278 // Call defines o7, which is visible to the instruction in delay slot.
Venkatraman Govindaraju54bf6112013-05-16 23:53:29 +0000279 RegDefs.insert(SP::O7);
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000280
281 switch(MI->getOpcode()) {
282 default: llvm_unreachable("Unknown opcode.");
283 case SP::CALL: break;
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000284 case SP::CALLrr:
285 case SP::CALLri:
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000286 assert(MI->getNumOperands() >= 2);
287 const MachineOperand &Reg = MI->getOperand(0);
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000288 assert(Reg.isReg() && "CALL first operand is not a register.");
289 assert(Reg.isUse() && "CALL first operand is not a use.");
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000290 RegUses.insert(Reg.getReg());
291
292 const MachineOperand &RegOrImm = MI->getOperand(1);
293 if (RegOrImm.isImm())
294 break;
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000295 assert(RegOrImm.isReg() && "CALLrr second operand is not a register.");
296 assert(RegOrImm.isUse() && "CALLrr second operand is not a use.");
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000297 RegUses.insert(RegOrImm.getReg());
298 break;
299 }
300}
301
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000302// Insert Defs and Uses of MI into the sets RegDefs and RegUses.
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000303void Filler::insertDefsUses(MachineBasicBlock::iterator MI,
304 SmallSet<unsigned, 32>& RegDefs,
305 SmallSet<unsigned, 32>& RegUses)
306{
307 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
308 const MachineOperand &MO = MI->getOperand(i);
309 if (!MO.isReg())
310 continue;
311
312 unsigned Reg = MO.getReg();
313 if (Reg == 0)
314 continue;
315 if (MO.isDef())
316 RegDefs.insert(Reg);
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000317 if (MO.isUse()) {
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000318 // Implicit register uses of retl are return values and
319 // retl does not use them.
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000320 if (MO.isImplicit() && MI->getOpcode() == SP::RETL)
321 continue;
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000322 RegUses.insert(Reg);
Venkatraman Govindarajuca0fe2f52013-05-29 04:46:31 +0000323 }
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000324 }
325}
326
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000327// returns true if the Reg or its alias is in the RegSet.
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000328bool Filler::IsRegInSet(SmallSet<unsigned, 32>& RegSet, unsigned Reg)
329{
Jakob Stoklund Olesen92a00832012-06-01 20:36:54 +0000330 // Check Reg and all aliased Registers.
331 for (MCRegAliasIterator AI(Reg, TM.getRegisterInfo(), true);
332 AI.isValid(); ++AI)
333 if (RegSet.count(*AI))
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000334 return true;
Venkatraman Govindaraju058e1242011-01-20 05:08:26 +0000335 return false;
336}
337
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000338bool Filler::needsUnimp(MachineBasicBlock::iterator I, unsigned &StructSize)
339{
Evan Cheng7f8e5632011-12-07 07:15:52 +0000340 if (!I->isCall())
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000341 return false;
342
343 unsigned structSizeOpNum = 0;
344 switch (I->getOpcode()) {
345 default: llvm_unreachable("Unknown call opcode.");
346 case SP::CALL: structSizeOpNum = 1; break;
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +0000347 case SP::CALLrr:
348 case SP::CALLri: structSizeOpNum = 2; break;
Venkatraman Govindaraju8223c552013-10-08 02:50:29 +0000349 case SP::TLS_CALL: return false;
Venkatraman Govindarajua82203f2011-02-21 03:42:44 +0000350 }
351
352 const MachineOperand &MO = I->getOperand(structSizeOpNum);
353 if (!MO.isImm())
354 return false;
355 StructSize = MO.getImm();
356 return true;
357}
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000358
359static bool combineRestoreADD(MachineBasicBlock::iterator RestoreMI,
360 MachineBasicBlock::iterator AddMI,
361 const TargetInstrInfo *TII)
362{
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000363 // Before: add <op0>, <op1>, %i[0-7]
364 // restore %g0, %g0, %i[0-7]
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000365 //
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000366 // After : restore <op0>, <op1>, %o[0-7]
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000367
368 unsigned reg = AddMI->getOperand(0).getReg();
369 if (reg < SP::I0 || reg > SP::I7)
370 return false;
371
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000372 // Erase RESTORE.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000373 RestoreMI->eraseFromParent();
374
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000375 // Change ADD to RESTORE.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000376 AddMI->setDesc(TII->get((AddMI->getOpcode() == SP::ADDrr)
377 ? SP::RESTORErr
378 : SP::RESTOREri));
379
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000380 // Map the destination register.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000381 AddMI->getOperand(0).setReg(reg - SP::I0 + SP::O0);
382
383 return true;
384}
385
386static bool combineRestoreOR(MachineBasicBlock::iterator RestoreMI,
387 MachineBasicBlock::iterator OrMI,
388 const TargetInstrInfo *TII)
389{
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000390 // Before: or <op0>, <op1>, %i[0-7]
391 // restore %g0, %g0, %i[0-7]
392 // and <op0> or <op1> is zero,
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000393 //
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000394 // After : restore <op0>, <op1>, %o[0-7]
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000395
396 unsigned reg = OrMI->getOperand(0).getReg();
397 if (reg < SP::I0 || reg > SP::I7)
398 return false;
399
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000400 // check whether it is a copy.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000401 if (OrMI->getOpcode() == SP::ORrr
402 && OrMI->getOperand(1).getReg() != SP::G0
403 && OrMI->getOperand(2).getReg() != SP::G0)
404 return false;
405
406 if (OrMI->getOpcode() == SP::ORri
407 && OrMI->getOperand(1).getReg() != SP::G0
408 && (!OrMI->getOperand(2).isImm() || OrMI->getOperand(2).getImm() != 0))
409 return false;
410
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000411 // Erase RESTORE.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000412 RestoreMI->eraseFromParent();
413
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000414 // Change OR to RESTORE.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000415 OrMI->setDesc(TII->get((OrMI->getOpcode() == SP::ORrr)
416 ? SP::RESTORErr
417 : SP::RESTOREri));
418
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000419 // Map the destination register.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000420 OrMI->getOperand(0).setReg(reg - SP::I0 + SP::O0);
421
422 return true;
423}
424
425static bool combineRestoreSETHIi(MachineBasicBlock::iterator RestoreMI,
426 MachineBasicBlock::iterator SetHiMI,
427 const TargetInstrInfo *TII)
428{
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000429 // Before: sethi imm3, %i[0-7]
430 // restore %g0, %g0, %g0
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000431 //
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000432 // After : restore %g0, (imm3<<10), %o[0-7]
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000433
434 unsigned reg = SetHiMI->getOperand(0).getReg();
435 if (reg < SP::I0 || reg > SP::I7)
436 return false;
437
438 if (!SetHiMI->getOperand(1).isImm())
439 return false;
440
441 int64_t imm = SetHiMI->getOperand(1).getImm();
442
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000443 // Is it a 3 bit immediate?
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000444 if (!isInt<3>(imm))
445 return false;
446
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000447 // Make it a 13 bit immediate.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000448 imm = (imm << 10) & 0x1FFF;
449
450 assert(RestoreMI->getOpcode() == SP::RESTORErr);
451
452 RestoreMI->setDesc(TII->get(SP::RESTOREri));
453
454 RestoreMI->getOperand(0).setReg(reg - SP::I0 + SP::O0);
455 RestoreMI->getOperand(1).setReg(SP::G0);
456 RestoreMI->getOperand(2).ChangeToImmediate(imm);
457
458
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000459 // Erase the original SETHI.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000460 SetHiMI->eraseFromParent();
461
462 return true;
463}
464
465bool Filler::tryCombineRestoreWithPrevInst(MachineBasicBlock &MBB,
466 MachineBasicBlock::iterator MBBI)
467{
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000468 // No previous instruction.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000469 if (MBBI == MBB.begin())
470 return false;
471
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000472 // assert that MBBI is a "restore %g0, %g0, %g0".
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000473 assert(MBBI->getOpcode() == SP::RESTORErr
474 && MBBI->getOperand(0).getReg() == SP::G0
475 && MBBI->getOperand(1).getReg() == SP::G0
476 && MBBI->getOperand(2).getReg() == SP::G0);
477
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000478 MachineBasicBlock::iterator PrevInst = std::prev(MBBI);
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000479
Venkatraman Govindaraju06532182014-01-11 19:38:03 +0000480 // It cannot be combined with a bundled instruction.
481 if (PrevInst->isBundledWithSucc())
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000482 return false;
483
Bill Wendling6235c062013-06-07 20:35:25 +0000484 const TargetInstrInfo *TII = TM.getInstrInfo();
485
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000486 switch (PrevInst->getOpcode()) {
487 default: break;
488 case SP::ADDrr:
489 case SP::ADDri: return combineRestoreADD(MBBI, PrevInst, TII); break;
490 case SP::ORrr:
491 case SP::ORri: return combineRestoreOR(MBBI, PrevInst, TII); break;
492 case SP::SETHIi: return combineRestoreSETHIi(MBBI, PrevInst, TII); break;
493 }
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000494 // It cannot combine with the previous instruction.
Venkatraman Govindaraju0bbe1b22013-06-02 21:48:17 +0000495 return false;
496}