blob: 6c70469e8d7343b566928ffe263b30e568e441bb [file] [log] [blame]
Aaron Watry2fa162e2013-06-25 13:55:29 +00001;RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck --check-prefix=EG-CHECK %s
Tom Stellard70f13db2013-10-10 17:11:46 +00002;RUN: llc < %s -march=r600 -mcpu=verde -verify-machineinstrs | FileCheck --check-prefix=SI-CHECK %s
Tom Stellard4489b852013-05-03 17:21:31 +00003
Tom Stellardfb961692013-10-23 00:44:19 +00004; EG-CHECK-LABEL: @or_v2i32
Aaron Watry2fa162e2013-06-25 13:55:29 +00005; EG-CHECK: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
6; EG-CHECK: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
Tom Stellard4489b852013-05-03 17:21:31 +00007
Tom Stellardfb961692013-10-23 00:44:19 +00008;SI-CHECK-LABEL: @or_v2i32
Aaron Watry2fa162e2013-06-25 13:55:29 +00009;SI-CHECK: V_OR_B32_e32 VGPR{{[0-9]+, VGPR[0-9]+, VGPR[0-9]+}}
10;SI-CHECK: V_OR_B32_e32 VGPR{{[0-9]+, VGPR[0-9]+, VGPR[0-9]+}}
11
12define void @or_v2i32(<2 x i32> addrspace(1)* %out, <2 x i32> addrspace(1)* %in) {
13 %b_ptr = getelementptr <2 x i32> addrspace(1)* %in, i32 1
14 %a = load <2 x i32> addrspace(1) * %in
15 %b = load <2 x i32> addrspace(1) * %b_ptr
16 %result = or <2 x i32> %a, %b
17 store <2 x i32> %result, <2 x i32> addrspace(1)* %out
18 ret void
19}
20
Tom Stellardfb961692013-10-23 00:44:19 +000021; EG-CHECK-LABEL: @or_v4i32
Aaron Watry2fa162e2013-06-25 13:55:29 +000022; EG-CHECK: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
23; EG-CHECK: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
24; EG-CHECK: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
25; EG-CHECK: OR_INT {{\*? *}}T{{[0-9]+\.[XYZW], T[0-9]+\.[XYZW], T[0-9]+\.[XYZW]}}
26
Tom Stellardfb961692013-10-23 00:44:19 +000027;SI-CHECK-LABEL: @or_v4i32
Aaron Watry2fa162e2013-06-25 13:55:29 +000028;SI-CHECK: V_OR_B32_e32 VGPR{{[0-9]+, VGPR[0-9]+, VGPR[0-9]+}}
29;SI-CHECK: V_OR_B32_e32 VGPR{{[0-9]+, VGPR[0-9]+, VGPR[0-9]+}}
30;SI-CHECK: V_OR_B32_e32 VGPR{{[0-9]+, VGPR[0-9]+, VGPR[0-9]+}}
31;SI-CHECK: V_OR_B32_e32 VGPR{{[0-9]+, VGPR[0-9]+, VGPR[0-9]+}}
32
33define void @or_v4i32(<4 x i32> addrspace(1)* %out, <4 x i32> addrspace(1)* %in) {
34 %b_ptr = getelementptr <4 x i32> addrspace(1)* %in, i32 1
35 %a = load <4 x i32> addrspace(1) * %in
36 %b = load <4 x i32> addrspace(1) * %b_ptr
Tom Stellard4489b852013-05-03 17:21:31 +000037 %result = or <4 x i32> %a, %b
38 store <4 x i32> %result, <4 x i32> addrspace(1)* %out
39 ret void
40}
Tom Stellardfb961692013-10-23 00:44:19 +000041
42; EG-CHECK-LABEL: @or_i64
43; EG-CHECK-DAG: OR_INT * T{{[0-9]\.[XYZW]}}, KC0[2].W, KC0[3].Y
Tom Stellardaf775432013-10-23 00:44:32 +000044; EG-CHECK-DAG: OR_INT * T{{[0-9]\.[XYZW]}}, KC0[3].X, KC0[3].Z
Tom Stellardfb961692013-10-23 00:44:19 +000045; SI-CHECK-LABEL: @or_i64
46; SI-CHECK: V_OR_B32_e32 VGPR{{[0-9]}}
47; SI-CHECK: V_OR_B32_e32 VGPR{{[0-9]}}
48define void @or_i64(i64 addrspace(1)* %out, i64 %a, i64 %b) {
49entry:
50 %0 = or i64 %a, %b
51 store i64 %0, i64 addrspace(1)* %out
52 ret void
53}