blob: 6eb1fc1d0cc29a3d12fa279699a0cfe88090498e [file] [log] [blame]
Matt Arsenault732a5312017-01-25 06:08:42 +00001; RUN: llc -march=amdgcn -enable-no-signed-zeros-fp-math=0 < %s | FileCheck -check-prefix=GCN -check-prefix=GCN-SAFE %s
2; RUN: llc -march=amdgcn -enable-no-signed-zeros-fp-math=1 < %s | FileCheck -check-prefix=GCN -check-prefix=GCN-UNSAFE %s
3; RUN: llc -march=amdgcn -enable-unsafe-fp-math < %s | FileCheck -check-prefix=GCN -check-prefix=GCN-UNSAFE %s
4
5; Test that the -enable-no-signed-zeros-fp-math flag works
6
7; GCN-LABEL: {{^}}fneg_fsub_f32:
8; GCN: v_subrev_f32_e32 [[SUB:v[0-9]+]], {{v[0-9]+}}, {{v[0-9]+}}
9; GCN-SAFE: v_xor_b32_e32 v{{[0-9]+}}, 0x80000000, [[SUB]]
10
11; GCN-UNSAFE-NOT: xor
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000012define amdgpu_kernel void @fneg_fsub_f32(float addrspace(1)* %out, float addrspace(1)* %in) #0 {
Matt Arsenault732a5312017-01-25 06:08:42 +000013 %b_ptr = getelementptr float, float addrspace(1)* %in, i32 1
14 %a = load float, float addrspace(1)* %in, align 4
15 %b = load float, float addrspace(1)* %b_ptr, align 4
16 %result = fsub float %a, %b
17 %neg.result = fsub float -0.0, %result
18 store float %neg.result, float addrspace(1)* %out, align 4
19 ret void
20}
21
22attributes #0 = { nounwind }