blob: d3feafe7c01932063b5cc76ade89df2f6e6b0b0e [file] [log] [blame]
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +00001//===- R600ExpandSpecialInstrs.cpp - Expand special instructions ----------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// Vector, Reduction, and Cube instructions need to fill the entire instruction
12/// group to work correctly. This pass expands these individual instructions
13/// into several instructions that will completely fill the instruction group.
14//
15//===----------------------------------------------------------------------===//
16
17#include "AMDGPU.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000018#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000019#include "R600Defines.h"
20#include "R600InstrInfo.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000021#include "R600RegisterInfo.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000022#include "llvm/CodeGen/MachineBasicBlock.h"
23#include "llvm/CodeGen/MachineFunction.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000025#include "llvm/CodeGen/MachineInstr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000027#include "llvm/CodeGen/MachineOperand.h"
28#include "llvm/Pass.h"
29#include <cassert>
30#include <cstdint>
31#include <iterator>
Tom Stellard75aadc22012-12-11 21:25:42 +000032
33using namespace llvm;
34
Tom Stellarda2f57be2017-08-02 22:19:45 +000035#define DEBUG_TYPE "r600-expand-special-instrs"
36
Tom Stellard75aadc22012-12-11 21:25:42 +000037namespace {
38
39class R600ExpandSpecialInstrsPass : public MachineFunctionPass {
Tom Stellard75aadc22012-12-11 21:25:42 +000040private:
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000041 const R600InstrInfo *TII = nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +000042
Vincent Lejeunef92d64d2013-12-10 14:43:27 +000043 void SetFlagInNewMI(MachineInstr *NewMI, const MachineInstr *OldMI,
44 unsigned Op);
45
Tom Stellard75aadc22012-12-11 21:25:42 +000046public:
Tom Stellarda2f57be2017-08-02 22:19:45 +000047 static char ID;
48
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000049 R600ExpandSpecialInstrsPass() : MachineFunctionPass(ID) {}
Tom Stellard75aadc22012-12-11 21:25:42 +000050
Craig Topper5656db42014-04-29 07:57:24 +000051 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +000052
Mehdi Amini117296c2016-10-01 02:56:57 +000053 StringRef getPassName() const override {
Tom Stellard75aadc22012-12-11 21:25:42 +000054 return "R600 Expand special instructions pass";
55 }
56};
57
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000058} // end anonymous namespace
Tom Stellard75aadc22012-12-11 21:25:42 +000059
Tom Stellarda2f57be2017-08-02 22:19:45 +000060INITIALIZE_PASS_BEGIN(R600ExpandSpecialInstrsPass, DEBUG_TYPE,
61 "R600 Expand Special Instrs", false, false)
62INITIALIZE_PASS_END(R600ExpandSpecialInstrsPass, DEBUG_TYPE,
63 "R600ExpandSpecialInstrs", false, false)
64
Tom Stellard75aadc22012-12-11 21:25:42 +000065char R600ExpandSpecialInstrsPass::ID = 0;
66
Tom Stellarda2f57be2017-08-02 22:19:45 +000067char &llvm::R600ExpandSpecialInstrsPassID = R600ExpandSpecialInstrsPass::ID;
68
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +000069FunctionPass *llvm::createR600ExpandSpecialInstrsPass() {
70 return new R600ExpandSpecialInstrsPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000071}
72
Vincent Lejeunef92d64d2013-12-10 14:43:27 +000073void R600ExpandSpecialInstrsPass::SetFlagInNewMI(MachineInstr *NewMI,
74 const MachineInstr *OldMI, unsigned Op) {
75 int OpIdx = TII->getOperandIdx(*OldMI, Op);
76 if (OpIdx > -1) {
77 uint64_t Val = OldMI->getOperand(OpIdx).getImm();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000078 TII->setImmOperand(*NewMI, Op, Val);
Vincent Lejeunef92d64d2013-12-10 14:43:27 +000079 }
80}
81
Tom Stellard75aadc22012-12-11 21:25:42 +000082bool R600ExpandSpecialInstrsPass::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000083 const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>();
84 TII = ST.getInstrInfo();
Tom Stellard75aadc22012-12-11 21:25:42 +000085
86 const R600RegisterInfo &TRI = TII->getRegisterInfo();
87
88 for (MachineFunction::iterator BB = MF.begin(), BB_E = MF.end();
89 BB != BB_E; ++BB) {
90 MachineBasicBlock &MBB = *BB;
91 MachineBasicBlock::iterator I = MBB.begin();
92 while (I != MBB.end()) {
93 MachineInstr &MI = *I;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +000094 I = std::next(I);
Tom Stellard75aadc22012-12-11 21:25:42 +000095
Tom Stellard8f9fc202013-11-15 00:12:45 +000096 // Expand LDS_*_RET instructions
97 if (TII->isLDSRetInstr(MI.getOpcode())) {
98 int DstIdx = TII->getOperandIdx(MI.getOpcode(), AMDGPU::OpName::dst);
99 assert(DstIdx != -1);
100 MachineOperand &DstOp = MI.getOperand(DstIdx);
101 MachineInstr *Mov = TII->buildMovInstr(&MBB, I,
102 DstOp.getReg(), AMDGPU::OQAP);
103 DstOp.setReg(AMDGPU::OQAP);
104 int LDSPredSelIdx = TII->getOperandIdx(MI.getOpcode(),
105 AMDGPU::OpName::pred_sel);
106 int MovPredSelIdx = TII->getOperandIdx(Mov->getOpcode(),
107 AMDGPU::OpName::pred_sel);
108 // Copy the pred_sel bit
109 Mov->getOperand(MovPredSelIdx).setReg(
110 MI.getOperand(LDSPredSelIdx).getReg());
111 }
112
Tom Stellard75aadc22012-12-11 21:25:42 +0000113 switch (MI.getOpcode()) {
114 default: break;
115 // Expand PRED_X to one of the PRED_SET instructions.
116 case AMDGPU::PRED_X: {
117 uint64_t Flags = MI.getOperand(3).getImm();
118 // The native opcode used by PRED_X is stored as an immediate in the
119 // third operand.
120 MachineInstr *PredSet = TII->buildDefaultInstruction(MBB, I,
121 MI.getOperand(2).getImm(), // opcode
122 MI.getOperand(0).getReg(), // dst
123 MI.getOperand(1).getReg(), // src0
124 AMDGPU::ZERO); // src1
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000125 TII->addFlag(*PredSet, 0, MO_FLAG_MASK);
Tom Stellard75aadc22012-12-11 21:25:42 +0000126 if (Flags & MO_FLAG_PUSH) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000127 TII->setImmOperand(*PredSet, AMDGPU::OpName::update_exec_mask, 1);
Tom Stellard75aadc22012-12-11 21:25:42 +0000128 } else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000129 TII->setImmOperand(*PredSet, AMDGPU::OpName::update_pred, 1);
Tom Stellard75aadc22012-12-11 21:25:42 +0000130 }
131 MI.eraseFromParent();
132 continue;
133 }
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000134 case AMDGPU::DOT_4: {
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000135 const R600RegisterInfo &TRI = TII->getRegisterInfo();
136
137 unsigned DstReg = MI.getOperand(0).getReg();
138 unsigned DstBase = TRI.getEncodingValue(DstReg) & HW_REG_MASK;
139
140 for (unsigned Chan = 0; Chan < 4; ++Chan) {
141 bool Mask = (Chan != TRI.getHWRegChan(DstReg));
142 unsigned SubDstReg =
143 AMDGPU::R600_TReg32RegClass.getRegister((DstBase * 4) + Chan);
144 MachineInstr *BMI =
145 TII->buildSlotOfVectorInstruction(MBB, &MI, Chan, SubDstReg);
146 if (Chan > 0) {
147 BMI->bundleWithPred();
148 }
149 if (Mask) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000150 TII->addFlag(*BMI, 0, MO_FLAG_MASK);
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000151 }
152 if (Chan != 3)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000153 TII->addFlag(*BMI, 0, MO_FLAG_NOT_LAST);
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000154 unsigned Opcode = BMI->getOpcode();
155 // While not strictly necessary from hw point of view, we force
156 // all src operands of a dot4 inst to belong to the same slot.
157 unsigned Src0 = BMI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +0000158 TII->getOperandIdx(Opcode, AMDGPU::OpName::src0))
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000159 .getReg();
160 unsigned Src1 = BMI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +0000161 TII->getOperandIdx(Opcode, AMDGPU::OpName::src1))
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000162 .getReg();
Rafael Espindolaf5688272013-05-22 01:29:38 +0000163 (void) Src0;
164 (void) Src1;
Vincent Lejeunec6896792013-06-04 23:17:15 +0000165 if ((TRI.getEncodingValue(Src0) & 0xff) < 127 &&
166 (TRI.getEncodingValue(Src1) & 0xff) < 127)
167 assert(TRI.getHWRegChan(Src0) == TRI.getHWRegChan(Src1));
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000168 }
169 MI.eraseFromParent();
170 continue;
171 }
Tom Stellard41afe6a2013-02-05 17:09:14 +0000172 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000173
174 bool IsReduction = TII->isReductionOp(MI.getOpcode());
175 bool IsVector = TII->isVector(MI);
176 bool IsCube = TII->isCubeOp(MI.getOpcode());
177 if (!IsReduction && !IsVector && !IsCube) {
178 continue;
179 }
180
181 // Expand the instruction
182 //
183 // Reduction instructions:
184 // T0_X = DP4 T1_XYZW, T2_XYZW
185 // becomes:
186 // TO_X = DP4 T1_X, T2_X
187 // TO_Y (write masked) = DP4 T1_Y, T2_Y
188 // TO_Z (write masked) = DP4 T1_Z, T2_Z
189 // TO_W (write masked) = DP4 T1_W, T2_W
190 //
191 // Vector instructions:
192 // T0_X = MULLO_INT T1_X, T2_X
193 // becomes:
194 // T0_X = MULLO_INT T1_X, T2_X
195 // T0_Y (write masked) = MULLO_INT T1_X, T2_X
196 // T0_Z (write masked) = MULLO_INT T1_X, T2_X
197 // T0_W (write masked) = MULLO_INT T1_X, T2_X
198 //
199 // Cube instructions:
200 // T0_XYZW = CUBE T1_XYZW
201 // becomes:
202 // TO_X = CUBE T1_Z, T1_Y
203 // T0_Y = CUBE T1_Z, T1_X
204 // T0_Z = CUBE T1_X, T1_Z
205 // T0_W = CUBE T1_Y, T1_Z
206 for (unsigned Chan = 0; Chan < 4; Chan++) {
207 unsigned DstReg = MI.getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +0000208 TII->getOperandIdx(MI, AMDGPU::OpName::dst)).getReg();
Tom Stellard75aadc22012-12-11 21:25:42 +0000209 unsigned Src0 = MI.getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +0000210 TII->getOperandIdx(MI, AMDGPU::OpName::src0)).getReg();
Tom Stellard75aadc22012-12-11 21:25:42 +0000211 unsigned Src1 = 0;
212
213 // Determine the correct source registers
214 if (!IsCube) {
Tom Stellard02661d92013-06-25 21:22:18 +0000215 int Src1Idx = TII->getOperandIdx(MI, AMDGPU::OpName::src1);
Tom Stellard75aadc22012-12-11 21:25:42 +0000216 if (Src1Idx != -1) {
217 Src1 = MI.getOperand(Src1Idx).getReg();
218 }
219 }
220 if (IsReduction) {
Tom Stellardb03c98d2018-05-03 22:38:06 +0000221 unsigned SubRegIndex = AMDGPURegisterInfo::getSubRegFromChannel(Chan);
Tom Stellard75aadc22012-12-11 21:25:42 +0000222 Src0 = TRI.getSubReg(Src0, SubRegIndex);
223 Src1 = TRI.getSubReg(Src1, SubRegIndex);
224 } else if (IsCube) {
225 static const int CubeSrcSwz[] = {2, 2, 0, 1};
Tom Stellardb03c98d2018-05-03 22:38:06 +0000226 unsigned SubRegIndex0 = AMDGPURegisterInfo::getSubRegFromChannel(CubeSrcSwz[Chan]);
227 unsigned SubRegIndex1 = AMDGPURegisterInfo::getSubRegFromChannel(CubeSrcSwz[3 - Chan]);
Tom Stellard75aadc22012-12-11 21:25:42 +0000228 Src1 = TRI.getSubReg(Src0, SubRegIndex1);
229 Src0 = TRI.getSubReg(Src0, SubRegIndex0);
230 }
231
232 // Determine the correct destination registers;
233 bool Mask = false;
234 bool NotLast = true;
235 if (IsCube) {
Tom Stellardb03c98d2018-05-03 22:38:06 +0000236 unsigned SubRegIndex = AMDGPURegisterInfo::getSubRegFromChannel(Chan);
Tom Stellard75aadc22012-12-11 21:25:42 +0000237 DstReg = TRI.getSubReg(DstReg, SubRegIndex);
238 } else {
239 // Mask the write if the original instruction does not write to
240 // the current Channel.
241 Mask = (Chan != TRI.getHWRegChan(DstReg));
242 unsigned DstBase = TRI.getEncodingValue(DstReg) & HW_REG_MASK;
243 DstReg = AMDGPU::R600_TReg32RegClass.getRegister((DstBase * 4) + Chan);
244 }
245
246 // Set the IsLast bit
247 NotLast = (Chan != 3 );
248
249 // Add the new instruction
250 unsigned Opcode = MI.getOpcode();
251 switch (Opcode) {
252 case AMDGPU::CUBE_r600_pseudo:
253 Opcode = AMDGPU::CUBE_r600_real;
254 break;
255 case AMDGPU::CUBE_eg_pseudo:
256 Opcode = AMDGPU::CUBE_eg_real;
257 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000258 default:
259 break;
260 }
261
262 MachineInstr *NewMI =
263 TII->buildDefaultInstruction(MBB, I, Opcode, DstReg, Src0, Src1);
264
Jakob Stoklund Olesen436eea92012-12-13 00:59:38 +0000265 if (Chan != 0)
266 NewMI->bundleWithPred();
Tom Stellard75aadc22012-12-11 21:25:42 +0000267 if (Mask) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000268 TII->addFlag(*NewMI, 0, MO_FLAG_MASK);
Tom Stellard75aadc22012-12-11 21:25:42 +0000269 }
270 if (NotLast) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000271 TII->addFlag(*NewMI, 0, MO_FLAG_NOT_LAST);
Tom Stellard75aadc22012-12-11 21:25:42 +0000272 }
Vincent Lejeunef92d64d2013-12-10 14:43:27 +0000273 SetFlagInNewMI(NewMI, &MI, AMDGPU::OpName::clamp);
274 SetFlagInNewMI(NewMI, &MI, AMDGPU::OpName::literal);
275 SetFlagInNewMI(NewMI, &MI, AMDGPU::OpName::src0_abs);
276 SetFlagInNewMI(NewMI, &MI, AMDGPU::OpName::src1_abs);
277 SetFlagInNewMI(NewMI, &MI, AMDGPU::OpName::src0_neg);
278 SetFlagInNewMI(NewMI, &MI, AMDGPU::OpName::src1_neg);
Tom Stellard75aadc22012-12-11 21:25:42 +0000279 }
280 MI.eraseFromParent();
281 }
282 }
283 return false;
284}