Diana Picus | 2227493 | 2016-11-11 08:27:37 +0000 | [diff] [blame] | 1 | //===- ARMInstructionSelector.cpp ----------------------------*- C++ -*-==// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | /// \file |
| 10 | /// This file implements the targeting of the InstructionSelector class for ARM. |
| 11 | /// \todo This should be generated by TableGen. |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "ARMInstructionSelector.h" |
| 15 | #include "ARMRegisterBankInfo.h" |
| 16 | #include "ARMSubtarget.h" |
| 17 | #include "ARMTargetMachine.h" |
Diana Picus | 812caee | 2016-12-16 12:54:46 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Diana Picus | 2227493 | 2016-11-11 08:27:37 +0000 | [diff] [blame] | 19 | #include "llvm/Support/Debug.h" |
| 20 | |
| 21 | #define DEBUG_TYPE "arm-isel" |
| 22 | |
| 23 | using namespace llvm; |
| 24 | |
| 25 | #ifndef LLVM_BUILD_GLOBAL_ISEL |
| 26 | #error "You shouldn't build this" |
| 27 | #endif |
| 28 | |
Diana Picus | 895c6aa | 2016-11-15 16:42:10 +0000 | [diff] [blame] | 29 | ARMInstructionSelector::ARMInstructionSelector(const ARMSubtarget &STI, |
Diana Picus | 2227493 | 2016-11-11 08:27:37 +0000 | [diff] [blame] | 30 | const ARMRegisterBankInfo &RBI) |
Diana Picus | 895c6aa | 2016-11-15 16:42:10 +0000 | [diff] [blame] | 31 | : InstructionSelector(), TII(*STI.getInstrInfo()), |
Diana Picus | 812caee | 2016-12-16 12:54:46 +0000 | [diff] [blame] | 32 | TRI(*STI.getRegisterInfo()), RBI(RBI) {} |
Diana Picus | 2227493 | 2016-11-11 08:27:37 +0000 | [diff] [blame] | 33 | |
Diana Picus | 812caee | 2016-12-16 12:54:46 +0000 | [diff] [blame] | 34 | static bool selectCopy(MachineInstr &I, const TargetInstrInfo &TII, |
| 35 | MachineRegisterInfo &MRI, const TargetRegisterInfo &TRI, |
| 36 | const RegisterBankInfo &RBI) { |
| 37 | unsigned DstReg = I.getOperand(0).getReg(); |
| 38 | if (TargetRegisterInfo::isPhysicalRegister(DstReg)) |
| 39 | return true; |
| 40 | |
| 41 | const RegisterBank *RegBank = RBI.getRegBank(DstReg, MRI, TRI); |
Benjamin Kramer | 24bf868 | 2016-12-16 13:13:03 +0000 | [diff] [blame] | 42 | (void)RegBank; |
Diana Picus | 812caee | 2016-12-16 12:54:46 +0000 | [diff] [blame] | 43 | assert(RegBank && "Can't get reg bank for virtual register"); |
| 44 | |
Diana Picus | 36aa09f | 2016-12-19 14:07:50 +0000 | [diff] [blame] | 45 | const unsigned DstSize = MRI.getType(DstReg).getSizeInBits(); |
Daniel Jasper | 24218d5 | 2016-12-19 14:24:22 +0000 | [diff] [blame] | 46 | (void)DstSize; |
Diana Picus | 36aa09f | 2016-12-19 14:07:50 +0000 | [diff] [blame] | 47 | unsigned SrcReg = I.getOperand(1).getReg(); |
| 48 | const unsigned SrcSize = RBI.getSizeInBits(SrcReg, MRI, TRI); |
| 49 | (void)SrcSize; |
| 50 | assert((DstSize == SrcSize || |
| 51 | // Copies are a means to setup initial types, the number of |
| 52 | // bits may not exactly match. |
| 53 | (TargetRegisterInfo::isPhysicalRegister(SrcReg) && |
| 54 | DstSize <= SrcSize)) && |
Benjamin Kramer | 24bf868 | 2016-12-16 13:13:03 +0000 | [diff] [blame] | 55 | "Copy with different width?!"); |
Diana Picus | 812caee | 2016-12-16 12:54:46 +0000 | [diff] [blame] | 56 | |
Diana Picus | 4fa83c0 | 2017-02-08 13:23:04 +0000 | [diff] [blame] | 57 | assert((RegBank->getID() == ARM::GPRRegBankID || |
| 58 | RegBank->getID() == ARM::FPRRegBankID) && |
| 59 | "Unsupported reg bank"); |
| 60 | |
Diana Picus | 812caee | 2016-12-16 12:54:46 +0000 | [diff] [blame] | 61 | const TargetRegisterClass *RC = &ARM::GPRRegClass; |
| 62 | |
Diana Picus | 4fa83c0 | 2017-02-08 13:23:04 +0000 | [diff] [blame] | 63 | if (RegBank->getID() == ARM::FPRRegBankID) { |
Diana Picus | 6beef3c | 2017-02-16 12:19:52 +0000 | [diff] [blame] | 64 | if (DstSize == 32) |
| 65 | RC = &ARM::SPRRegClass; |
| 66 | else if (DstSize == 64) |
| 67 | RC = &ARM::DPRRegClass; |
| 68 | else |
| 69 | llvm_unreachable("Unsupported destination size"); |
Diana Picus | 4fa83c0 | 2017-02-08 13:23:04 +0000 | [diff] [blame] | 70 | } |
| 71 | |
Diana Picus | 812caee | 2016-12-16 12:54:46 +0000 | [diff] [blame] | 72 | // No need to constrain SrcReg. It will get constrained when |
| 73 | // we hit another of its uses or its defs. |
| 74 | // Copies do not have constraints. |
| 75 | if (!RBI.constrainGenericRegister(DstReg, *RC, MRI)) { |
| 76 | DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode()) |
| 77 | << " operand\n"); |
| 78 | return false; |
| 79 | } |
| 80 | return true; |
| 81 | } |
| 82 | |
Diana Picus | 6beef3c | 2017-02-16 12:19:52 +0000 | [diff] [blame] | 83 | static bool selectFAdd(MachineInstrBuilder &MIB, const ARMBaseInstrInfo &TII, |
| 84 | MachineRegisterInfo &MRI) { |
| 85 | assert(TII.getSubtarget().hasVFP2() && "Can't select fp add without vfp"); |
| 86 | |
| 87 | LLT Ty = MRI.getType(MIB->getOperand(0).getReg()); |
| 88 | unsigned ValSize = Ty.getSizeInBits(); |
| 89 | |
| 90 | if (ValSize == 32) { |
| 91 | if (TII.getSubtarget().useNEONForSinglePrecisionFP()) |
| 92 | return false; |
| 93 | MIB->setDesc(TII.get(ARM::VADDS)); |
| 94 | } else { |
| 95 | assert(ValSize == 64 && "Unsupported size for floating point value"); |
| 96 | if (TII.getSubtarget().isFPOnlySP()) |
| 97 | return false; |
| 98 | MIB->setDesc(TII.get(ARM::VADDD)); |
| 99 | } |
| 100 | MIB.add(predOps(ARMCC::AL)); |
| 101 | |
| 102 | return true; |
| 103 | } |
| 104 | |
Diana Picus | b1701e0 | 2017-02-16 12:19:57 +0000 | [diff] [blame^] | 105 | static bool selectSequence(MachineInstrBuilder &MIB, |
| 106 | const ARMBaseInstrInfo &TII, |
| 107 | MachineRegisterInfo &MRI, |
| 108 | const TargetRegisterInfo &TRI, |
| 109 | const RegisterBankInfo &RBI) { |
| 110 | assert(TII.getSubtarget().hasVFP2() && "Can't select sequence without VFP"); |
| 111 | |
| 112 | // We only support G_SEQUENCE as a way to stick together two scalar GPRs |
| 113 | // into one DPR. |
| 114 | unsigned VReg0 = MIB->getOperand(0).getReg(); |
| 115 | (void)VReg0; |
| 116 | assert(MRI.getType(VReg0).getSizeInBits() == 64 && |
| 117 | RBI.getRegBank(VReg0, MRI, TRI)->getID() == ARM::FPRRegBankID && |
| 118 | "Unsupported operand for G_SEQUENCE"); |
| 119 | unsigned VReg1 = MIB->getOperand(1).getReg(); |
| 120 | (void)VReg1; |
| 121 | assert(MRI.getType(VReg1).getSizeInBits() == 32 && |
| 122 | RBI.getRegBank(VReg1, MRI, TRI)->getID() == ARM::GPRRegBankID && |
| 123 | "Unsupported operand for G_SEQUENCE"); |
| 124 | unsigned VReg2 = MIB->getOperand(3).getReg(); |
| 125 | (void)VReg2; |
| 126 | assert(MRI.getType(VReg2).getSizeInBits() == 32 && |
| 127 | RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::GPRRegBankID && |
| 128 | "Unsupported operand for G_SEQUENCE"); |
| 129 | |
| 130 | // Remove the operands corresponding to the offsets. |
| 131 | MIB->RemoveOperand(4); |
| 132 | MIB->RemoveOperand(2); |
| 133 | |
| 134 | MIB->setDesc(TII.get(ARM::VMOVDRR)); |
| 135 | MIB.add(predOps(ARMCC::AL)); |
| 136 | |
| 137 | return true; |
| 138 | } |
| 139 | |
| 140 | static bool selectExtract(MachineInstrBuilder &MIB, const ARMBaseInstrInfo &TII, |
| 141 | MachineRegisterInfo &MRI, |
| 142 | const TargetRegisterInfo &TRI, |
| 143 | const RegisterBankInfo &RBI) { |
| 144 | assert(TII.getSubtarget().hasVFP2() && "Can't select extract without VFP"); |
| 145 | |
| 146 | // We only support G_EXTRACT as a way to break up one DPR into two GPRs. |
| 147 | unsigned VReg0 = MIB->getOperand(0).getReg(); |
| 148 | (void)VReg0; |
| 149 | assert(MRI.getType(VReg0).getSizeInBits() == 32 && |
| 150 | RBI.getRegBank(VReg0, MRI, TRI)->getID() == ARM::GPRRegBankID && |
| 151 | "Unsupported operand for G_SEQUENCE"); |
| 152 | unsigned VReg1 = MIB->getOperand(1).getReg(); |
| 153 | (void)VReg1; |
| 154 | assert(MRI.getType(VReg1).getSizeInBits() == 32 && |
| 155 | RBI.getRegBank(VReg1, MRI, TRI)->getID() == ARM::GPRRegBankID && |
| 156 | "Unsupported operand for G_SEQUENCE"); |
| 157 | unsigned VReg2 = MIB->getOperand(2).getReg(); |
| 158 | (void)VReg2; |
| 159 | assert(MRI.getType(VReg2).getSizeInBits() == 64 && |
| 160 | RBI.getRegBank(VReg2, MRI, TRI)->getID() == ARM::FPRRegBankID && |
| 161 | "Unsupported operand for G_SEQUENCE"); |
| 162 | |
| 163 | // Remove the operands corresponding to the offsets. |
| 164 | MIB->RemoveOperand(4); |
| 165 | MIB->RemoveOperand(3); |
| 166 | |
| 167 | MIB->setDesc(TII.get(ARM::VMOVRRD)); |
| 168 | MIB.add(predOps(ARMCC::AL)); |
| 169 | |
| 170 | return true; |
| 171 | } |
| 172 | |
Diana Picus | 8b6c6be | 2017-01-25 08:10:40 +0000 | [diff] [blame] | 173 | /// Select the opcode for simple extensions (that translate to a single SXT/UXT |
| 174 | /// instruction). Extension operations more complicated than that should not |
| 175 | /// invoke this. |
| 176 | static unsigned selectSimpleExtOpc(unsigned Opc, unsigned Size) { |
| 177 | using namespace TargetOpcode; |
| 178 | |
| 179 | assert((Size == 8 || Size == 16) && "Unsupported size"); |
| 180 | |
| 181 | if (Opc == G_SEXT) |
| 182 | return Size == 8 ? ARM::SXTB : ARM::SXTH; |
| 183 | |
| 184 | if (Opc == G_ZEXT) |
| 185 | return Size == 8 ? ARM::UXTB : ARM::UXTH; |
| 186 | |
| 187 | llvm_unreachable("Unsupported opcode"); |
| 188 | } |
| 189 | |
Diana Picus | 278c722 | 2017-01-26 09:20:47 +0000 | [diff] [blame] | 190 | /// Select the opcode for simple loads. For types smaller than 32 bits, the |
| 191 | /// value will be zero extended. |
| 192 | static unsigned selectLoadOpCode(unsigned Size) { |
| 193 | switch (Size) { |
| 194 | case 1: |
| 195 | case 8: |
| 196 | return ARM::LDRBi12; |
| 197 | case 16: |
| 198 | return ARM::LDRH; |
| 199 | case 32: |
| 200 | return ARM::LDRi12; |
| 201 | } |
| 202 | |
| 203 | llvm_unreachable("Unsupported size"); |
| 204 | } |
| 205 | |
Diana Picus | 812caee | 2016-12-16 12:54:46 +0000 | [diff] [blame] | 206 | bool ARMInstructionSelector::select(MachineInstr &I) const { |
| 207 | assert(I.getParent() && "Instruction should be in a basic block!"); |
| 208 | assert(I.getParent()->getParent() && "Instruction should be in a function!"); |
| 209 | |
| 210 | auto &MBB = *I.getParent(); |
| 211 | auto &MF = *MBB.getParent(); |
| 212 | auto &MRI = MF.getRegInfo(); |
| 213 | |
| 214 | if (!isPreISelGenericOpcode(I.getOpcode())) { |
| 215 | if (I.isCopy()) |
| 216 | return selectCopy(I, TII, MRI, TRI, RBI); |
| 217 | |
| 218 | return true; |
| 219 | } |
| 220 | |
Diana Picus | 519807f | 2016-12-19 11:26:31 +0000 | [diff] [blame] | 221 | MachineInstrBuilder MIB{MF, I}; |
Diana Picus | d83df5d | 2017-01-25 08:47:40 +0000 | [diff] [blame] | 222 | bool isSExt = false; |
Diana Picus | 519807f | 2016-12-19 11:26:31 +0000 | [diff] [blame] | 223 | |
| 224 | using namespace TargetOpcode; |
| 225 | switch (I.getOpcode()) { |
Diana Picus | 8b6c6be | 2017-01-25 08:10:40 +0000 | [diff] [blame] | 226 | case G_SEXT: |
Diana Picus | d83df5d | 2017-01-25 08:47:40 +0000 | [diff] [blame] | 227 | isSExt = true; |
| 228 | LLVM_FALLTHROUGH; |
Diana Picus | 8b6c6be | 2017-01-25 08:10:40 +0000 | [diff] [blame] | 229 | case G_ZEXT: { |
| 230 | LLT DstTy = MRI.getType(I.getOperand(0).getReg()); |
| 231 | // FIXME: Smaller destination sizes coming soon! |
| 232 | if (DstTy.getSizeInBits() != 32) { |
| 233 | DEBUG(dbgs() << "Unsupported destination size for extension"); |
| 234 | return false; |
| 235 | } |
| 236 | |
| 237 | LLT SrcTy = MRI.getType(I.getOperand(1).getReg()); |
| 238 | unsigned SrcSize = SrcTy.getSizeInBits(); |
| 239 | switch (SrcSize) { |
Diana Picus | d83df5d | 2017-01-25 08:47:40 +0000 | [diff] [blame] | 240 | case 1: { |
| 241 | // ZExt boils down to & 0x1; for SExt we also subtract that from 0 |
| 242 | I.setDesc(TII.get(ARM::ANDri)); |
| 243 | MIB.addImm(1).add(predOps(ARMCC::AL)).add(condCodeOp()); |
| 244 | |
| 245 | if (isSExt) { |
| 246 | unsigned SExtResult = I.getOperand(0).getReg(); |
| 247 | |
| 248 | // Use a new virtual register for the result of the AND |
| 249 | unsigned AndResult = MRI.createVirtualRegister(&ARM::GPRRegClass); |
| 250 | I.getOperand(0).setReg(AndResult); |
| 251 | |
| 252 | auto InsertBefore = std::next(I.getIterator()); |
Martin Bohme | 8396e14 | 2017-01-25 14:28:19 +0000 | [diff] [blame] | 253 | auto SubI = |
Diana Picus | d83df5d | 2017-01-25 08:47:40 +0000 | [diff] [blame] | 254 | BuildMI(MBB, InsertBefore, I.getDebugLoc(), TII.get(ARM::RSBri)) |
| 255 | .addDef(SExtResult) |
| 256 | .addUse(AndResult) |
| 257 | .addImm(0) |
| 258 | .add(predOps(ARMCC::AL)) |
| 259 | .add(condCodeOp()); |
| 260 | if (!constrainSelectedInstRegOperands(*SubI, TII, TRI, RBI)) |
| 261 | return false; |
| 262 | } |
| 263 | break; |
| 264 | } |
Diana Picus | 8b6c6be | 2017-01-25 08:10:40 +0000 | [diff] [blame] | 265 | case 8: |
| 266 | case 16: { |
| 267 | unsigned NewOpc = selectSimpleExtOpc(I.getOpcode(), SrcSize); |
| 268 | I.setDesc(TII.get(NewOpc)); |
| 269 | MIB.addImm(0).add(predOps(ARMCC::AL)); |
| 270 | break; |
| 271 | } |
| 272 | default: |
| 273 | DEBUG(dbgs() << "Unsupported source size for extension"); |
| 274 | return false; |
| 275 | } |
| 276 | break; |
| 277 | } |
Diana Picus | 519807f | 2016-12-19 11:26:31 +0000 | [diff] [blame] | 278 | case G_ADD: |
Diana Picus | 812caee | 2016-12-16 12:54:46 +0000 | [diff] [blame] | 279 | I.setDesc(TII.get(ARM::ADDrr)); |
Diana Picus | 8a73f55 | 2017-01-13 10:18:01 +0000 | [diff] [blame] | 280 | MIB.add(predOps(ARMCC::AL)).add(condCodeOp()); |
Diana Picus | 519807f | 2016-12-19 11:26:31 +0000 | [diff] [blame] | 281 | break; |
Diana Picus | 4fa83c0 | 2017-02-08 13:23:04 +0000 | [diff] [blame] | 282 | case G_FADD: |
Diana Picus | 6beef3c | 2017-02-16 12:19:52 +0000 | [diff] [blame] | 283 | if (!selectFAdd(MIB, TII, MRI)) |
Diana Picus | 4fa83c0 | 2017-02-08 13:23:04 +0000 | [diff] [blame] | 284 | return false; |
Diana Picus | 4fa83c0 | 2017-02-08 13:23:04 +0000 | [diff] [blame] | 285 | break; |
Diana Picus | 519807f | 2016-12-19 11:26:31 +0000 | [diff] [blame] | 286 | case G_FRAME_INDEX: |
| 287 | // Add 0 to the given frame index and hope it will eventually be folded into |
| 288 | // the user(s). |
| 289 | I.setDesc(TII.get(ARM::ADDri)); |
Diana Picus | 8a73f55 | 2017-01-13 10:18:01 +0000 | [diff] [blame] | 290 | MIB.addImm(0).add(predOps(ARMCC::AL)).add(condCodeOp()); |
Diana Picus | 519807f | 2016-12-19 11:26:31 +0000 | [diff] [blame] | 291 | break; |
Diana Picus | 278c722 | 2017-01-26 09:20:47 +0000 | [diff] [blame] | 292 | case G_LOAD: { |
| 293 | LLT ValTy = MRI.getType(I.getOperand(0).getReg()); |
| 294 | const auto ValSize = ValTy.getSizeInBits(); |
| 295 | |
| 296 | if (ValSize != 32 && ValSize != 16 && ValSize != 8 && ValSize != 1) |
| 297 | return false; |
| 298 | |
| 299 | const auto NewOpc = selectLoadOpCode(ValSize); |
| 300 | I.setDesc(TII.get(NewOpc)); |
| 301 | |
| 302 | if (NewOpc == ARM::LDRH) |
| 303 | // LDRH has a funny addressing mode (there's already a FIXME for it). |
| 304 | MIB.addReg(0); |
Diana Picus | 4f8c3e1 | 2017-01-13 09:37:56 +0000 | [diff] [blame] | 305 | MIB.addImm(0).add(predOps(ARMCC::AL)); |
Diana Picus | 519807f | 2016-12-19 11:26:31 +0000 | [diff] [blame] | 306 | break; |
Diana Picus | 278c722 | 2017-01-26 09:20:47 +0000 | [diff] [blame] | 307 | } |
Diana Picus | b1701e0 | 2017-02-16 12:19:57 +0000 | [diff] [blame^] | 308 | case G_SEQUENCE: { |
| 309 | if (!selectSequence(MIB, TII, MRI, TRI, RBI)) |
| 310 | return false; |
| 311 | break; |
| 312 | } |
| 313 | case G_EXTRACT: { |
| 314 | if (!selectExtract(MIB, TII, MRI, TRI, RBI)) |
| 315 | return false; |
| 316 | break; |
| 317 | } |
Diana Picus | 519807f | 2016-12-19 11:26:31 +0000 | [diff] [blame] | 318 | default: |
| 319 | return false; |
Diana Picus | 812caee | 2016-12-16 12:54:46 +0000 | [diff] [blame] | 320 | } |
| 321 | |
Diana Picus | 519807f | 2016-12-19 11:26:31 +0000 | [diff] [blame] | 322 | return constrainSelectedInstRegOperands(I, TII, TRI, RBI); |
Diana Picus | 2227493 | 2016-11-11 08:27:37 +0000 | [diff] [blame] | 323 | } |