blob: fcfdf8d7db3e128bb496ba20ecdfdf32cf74b5ba [file] [log] [blame]
Chris Lattnerfc24e832004-08-01 03:23:34 +00001//===- Target.td - Target Independent TableGen interface ---*- tablegen -*-===//
John Criswell29265fe2003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner8418e362003-07-29 23:07:13 +00009//
10// This file defines the target-independent interfaces which should be
11// implemented by each target which is using a TableGen based code generator.
12//
Misha Brukmanbb053ce2003-05-29 18:48:17 +000013//===----------------------------------------------------------------------===//
14
Chris Lattnere45b6992003-07-30 05:50:12 +000015
16//===----------------------------------------------------------------------===//
17//
Chris Lattner845ed842003-07-28 04:24:59 +000018// Value types - These values correspond to the register types defined in the
Chris Lattnereaa5b962003-08-07 13:52:22 +000019// ValueTypes.h file. If you update anything here, you must update it there as
20// well!
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000021//
Chris Lattnereaa5b962003-08-07 13:52:22 +000022class ValueType<int size, int value> {
23 string Namespace = "MVT";
24 int Size = size;
25 int Value = value;
26}
Chris Lattnere45b6992003-07-30 05:50:12 +000027
Chris Lattner391e9432004-02-11 03:08:45 +000028def OtherVT: ValueType<0 , 0>; // "Other" value
Chris Lattnereaa5b962003-08-07 13:52:22 +000029def i1 : ValueType<1 , 1>; // One bit boolean value
30def i8 : ValueType<8 , 2>; // 8-bit integer value
31def i16 : ValueType<16 , 3>; // 16-bit integer value
32def i32 : ValueType<32 , 4>; // 32-bit integer value
33def i64 : ValueType<64 , 5>; // 64-bit integer value
Chris Lattnerc418b5d2005-11-29 00:42:30 +000034def i128 : ValueType<128, 6>; // 128-bit integer value
Chris Lattnereaa5b962003-08-07 13:52:22 +000035def f32 : ValueType<32 , 7>; // 32-bit floating point value
36def f64 : ValueType<64 , 8>; // 64-bit floating point value
37def f80 : ValueType<80 , 9>; // 80-bit floating point value
Chris Lattnerd24ad522005-08-25 17:07:09 +000038def f128 : ValueType<128, 10>; // 128-bit floating point value
39def FlagVT : ValueType<0 , 11>; // Condition code or machine flag
40def isVoid : ValueType<0 , 12>; // Produces no value
Nate Begeman89b049a2005-11-29 05:45:29 +000041def Vector : ValueType<0 , 13>; // Abstract vector value
Evan Cheng43070b72006-02-20 22:34:53 +000042def v8i8 : ValueType<64 , 14>; // 8 x i8 vector value
43def v4i16 : ValueType<64 , 15>; // 4 x i16 vector value
44def v2i32 : ValueType<64 , 16>; // 2 x i32 vector value
45def v16i8 : ValueType<128, 17>; // 16 x i8 vector value
46def v8i16 : ValueType<128, 18>; // 8 x i16 vector value
47def v4i32 : ValueType<128, 19>; // 4 x i32 vector value
48def v2i64 : ValueType<128, 20>; // 2 x i64 vector value
Evan Cheng91c574b2006-03-01 01:06:22 +000049def v2f32 : ValueType<64, 21>; // 2 x f32 vector value
50def v4f32 : ValueType<128, 22>; // 4 x f32 vector value
51def v2f64 : ValueType<128, 23>; // 2 x f64 vector value
Chris Lattnere45b6992003-07-30 05:50:12 +000052
53//===----------------------------------------------------------------------===//
54// Register file description - These classes are used to fill in the target
Chris Lattnerd1a5bc82005-10-04 05:09:20 +000055// description classes.
Chris Lattnere45b6992003-07-30 05:50:12 +000056
Chris Lattnerd1a5bc82005-10-04 05:09:20 +000057class RegisterClass; // Forward def
Chris Lattnere45b6992003-07-30 05:50:12 +000058
Chris Lattnere8e81a22004-09-14 04:17:02 +000059// Register - You should define one instance of this class for each register
60// in the target machine. String n will become the "name" of the register.
Chris Lattner33ce5f82005-09-30 04:13:23 +000061class Register<string n> {
Misha Brukmanbb053ce2003-05-29 18:48:17 +000062 string Namespace = "";
Chris Lattnere8e81a22004-09-14 04:17:02 +000063 string Name = n;
Chris Lattner6a92fde2004-08-21 02:17:39 +000064
65 // SpillSize - If this value is set to a non-zero value, it is the size in
66 // bits of the spill slot required to hold this register. If this value is
67 // set to zero, the information is inferred from any register classes the
68 // register belongs to.
69 int SpillSize = 0;
70
71 // SpillAlignment - This value is used to specify the alignment required for
72 // spilling the register. Like SpillSize, this should only be explicitly
73 // specified if the register is not in a register class.
74 int SpillAlignment = 0;
Chris Lattner9c66ed82003-08-03 22:12:37 +000075
Chris Lattner33ce5f82005-09-30 04:13:23 +000076 // Aliases - A list of registers that this register overlaps with. A read or
77 // modification of this register can potentially read or modifie the aliased
78 // registers.
79 //
80 list<Register> Aliases = [];
Misha Brukmanbb053ce2003-05-29 18:48:17 +000081}
82
Chris Lattnere8e81a22004-09-14 04:17:02 +000083// RegisterGroup - This can be used to define instances of Register which
84// need to specify aliases.
85// List "aliases" specifies which registers are aliased to this one. This
86// allows the code generator to be careful not to put two values with
87// overlapping live ranges into registers which alias.
88class RegisterGroup<string n, list<Register> aliases> : Register<n> {
89 let Aliases = aliases;
Chris Lattnere45b6992003-07-30 05:50:12 +000090}
91
92// RegisterClass - Now that all of the registers are defined, and aliases
93// between registers are defined, specify which registers belong to which
94// register classes. This also defines the default allocation order of
95// registers by register allocators.
96//
Nate Begeman006bb042005-12-01 04:51:06 +000097class RegisterClass<string namespace, list<ValueType> regTypes, int alignment,
Chris Lattner3fb85f22005-08-19 18:48:48 +000098 list<Register> regList> {
99 string Namespace = namespace;
100
Chris Lattner2b3ac6b2003-07-30 22:16:41 +0000101 // RegType - Specify the ValueType of the registers in this register class.
102 // Note that all registers in a register class must have the same ValueType.
103 //
Nate Begeman006bb042005-12-01 04:51:06 +0000104 list<ValueType> RegTypes = regTypes;
105
106 // Size - Specify the spill size in bits of the registers. A default value of
107 // zero lets tablgen pick an appropriate size.
108 int Size = 0;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +0000109
110 // Alignment - Specify the alignment required of the registers when they are
111 // stored or loaded to memory.
112 //
Chris Lattnere45b6992003-07-30 05:50:12 +0000113 int Alignment = alignment;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +0000114
115 // MemberList - Specify which registers are in this class. If the
116 // allocation_order_* method are not specified, this also defines the order of
117 // allocation used by the register allocator.
118 //
Chris Lattnere45b6992003-07-30 05:50:12 +0000119 list<Register> MemberList = regList;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +0000120
Chris Lattnerbd26a822005-08-19 19:13:20 +0000121 // MethodProtos/MethodBodies - These members can be used to insert arbitrary
122 // code into a generated register class. The normal usage of this is to
123 // overload virtual methods.
124 code MethodProtos = [{}];
125 code MethodBodies = [{}];
Chris Lattnere45b6992003-07-30 05:50:12 +0000126}
127
128
129//===----------------------------------------------------------------------===//
Jim Laskey74ab9962005-10-19 19:51:16 +0000130// Pull in the common support for scheduling
131//
132include "../TargetSchedule.td"
133
Evan Chengd296a432005-12-14 22:02:59 +0000134class Predicate; // Forward def
Jim Laskey74ab9962005-10-19 19:51:16 +0000135
136//===----------------------------------------------------------------------===//
Chris Lattner6a7439f2003-08-03 18:18:31 +0000137// Instruction set description - These classes correspond to the C++ classes in
138// the Target/TargetInstrInfo.h file.
Chris Lattnere45b6992003-07-30 05:50:12 +0000139//
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000140class Instruction {
Chris Lattner1cabced72004-08-01 09:36:44 +0000141 string Name = ""; // The opcode string for this instruction
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000142 string Namespace = "";
143
Chris Lattnerfc24e832004-08-01 03:23:34 +0000144 dag OperandList; // An dag containing the MI operand list.
Chris Lattnerfd689382004-08-01 04:40:43 +0000145 string AsmString = ""; // The .s format to print the instruction with.
Chris Lattnerfc24e832004-08-01 03:23:34 +0000146
147 // Pattern - Set to the DAG pattern for this instruction, if we know of one,
148 // otherwise, uninitialized.
149 list<dag> Pattern;
150
151 // The follow state will eventually be inferred automatically from the
152 // instruction pattern.
153
154 list<Register> Uses = []; // Default to using no non-operand registers
155 list<Register> Defs = []; // Default to modifying no non-operand registers
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000156
Evan Chengd296a432005-12-14 22:02:59 +0000157 // Predicates - List of predicates which will be turned into isel matching
158 // code.
159 list<Predicate> Predicates = [];
160
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000161 // These bits capture information about the high-level semantics of the
162 // instruction.
Chris Lattner6a561be2003-07-29 23:02:49 +0000163 bit isReturn = 0; // Is this instruction a return instruction?
164 bit isBranch = 0; // Is this instruction a branch instruction?
Chris Lattner2ab11422004-07-31 02:07:07 +0000165 bit isBarrier = 0; // Can control flow fall through this instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000166 bit isCall = 0; // Is this instruction a call instruction?
Nate Begemanc762ab72004-09-28 21:29:00 +0000167 bit isLoad = 0; // Is this instruction a load instruction?
168 bit isStore = 0; // Is this instruction a store instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000169 bit isTwoAddress = 0; // Is this a two address instruction?
Chris Lattner182db0c2005-01-02 02:27:48 +0000170 bit isConvertibleToThreeAddress = 0; // Can this 2-addr instruction promote?
171 bit isCommutable = 0; // Is this 3 operand instruction commutable?
Chris Lattner6a561be2003-07-29 23:02:49 +0000172 bit isTerminator = 0; // Is this part of the terminator for a basic block?
Chris Lattner66522232004-09-28 18:34:14 +0000173 bit hasDelaySlot = 0; // Does this instruction have an delay slot?
Chris Lattnerc6a03382005-08-26 20:55:40 +0000174 bit usesCustomDAGSchedInserter = 0; // Pseudo instr needing special help.
Evan Chenge8531382005-12-04 08:13:17 +0000175 bit hasCtrlDep = 0; // Does this instruction r/w ctrl-flow chains?
Evan Cheng14c53b42005-12-26 09:11:45 +0000176 bit noResults = 0; // Does this instruction produce no results?
Jim Laskey74ab9962005-10-19 19:51:16 +0000177
Chris Lattner12405742006-01-27 01:46:15 +0000178 InstrItinClass Itinerary = NoItinerary;// Execution steps used for scheduling.
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000179}
180
Evan Chengd296a432005-12-14 22:02:59 +0000181/// Predicates - These are extra conditionals which are turned into instruction
182/// selector matching code. Currently each predicate is just a string.
183class Predicate<string cond> {
184 string CondString = cond;
185}
186
187class Requires<list<Predicate> preds> {
188 list<Predicate> Predicates = preds;
189}
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000190
Chris Lattnerfd689382004-08-01 04:40:43 +0000191/// ops definition - This is just a simple marker used to identify the operands
192/// list for an instruction. This should be used like this:
193/// (ops R32:$dst, R32:$src) or something similar.
194def ops;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000195
Chris Lattner5cfa3772005-08-18 23:17:07 +0000196/// variable_ops definition - Mark this instruction as taking a variable number
197/// of operands.
198def variable_ops;
199
Chris Lattner6bd2d262004-08-11 01:53:34 +0000200/// Operand Types - These provide the built-in operand types that may be used
201/// by a target. Targets can optionally provide their own operand types as
202/// needed, though this should not be needed for RISC targets.
203class Operand<ValueType ty> {
Chris Lattner6bd2d262004-08-11 01:53:34 +0000204 ValueType Type = ty;
205 string PrintMethod = "printOperand";
Chris Lattner252d88c2005-11-19 07:00:10 +0000206 int NumMIOperands = 1;
207 dag MIOperandInfo = (ops);
Chris Lattner6bd2d262004-08-11 01:53:34 +0000208}
209
Chris Lattnerae0c2c752004-08-15 05:37:00 +0000210def i1imm : Operand<i1>;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000211def i8imm : Operand<i8>;
212def i16imm : Operand<i16>;
213def i32imm : Operand<i32>;
214def i64imm : Operand<i64>;
Chris Lattner6a7439f2003-08-03 18:18:31 +0000215
Chris Lattner6ffa5012004-08-14 22:50:53 +0000216// InstrInfo - This class should only be instantiated once to provide parameters
217// which are global to the the target machine.
218//
219class InstrInfo {
Chris Lattner6ffa5012004-08-14 22:50:53 +0000220 // If the target wants to associate some target-specific information with each
221 // instruction, it should provide these two lists to indicate how to assemble
222 // the target specific information into the 32 bits available.
223 //
224 list<string> TSFlagsFields = [];
225 list<int> TSFlagsShifts = [];
Misha Brukmandba1f62e2004-10-14 05:53:40 +0000226
227 // Target can specify its instructions in either big or little-endian formats.
228 // For instance, while both Sparc and PowerPC are big-endian platforms, the
229 // Sparc manual specifies its instructions in the format [31..0] (big), while
230 // PowerPC specifies them using the format [0..31] (little).
231 bit isLittleEndianEncoding = 0;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000232}
233
Chris Lattner12405742006-01-27 01:46:15 +0000234// Standard Instructions.
235def PHI : Instruction {
236 let OperandList = (ops variable_ops);
237 let AsmString = "PHINODE";
238}
239def INLINEASM : Instruction {
240 let OperandList = (ops variable_ops);
241 let AsmString = "";
242}
243
Chris Lattner6ffa5012004-08-14 22:50:53 +0000244//===----------------------------------------------------------------------===//
245// AsmWriter - This class can be implemented by targets that need to customize
246// the format of the .s file writer.
247//
248// Subtargets can have multiple different asmwriters (e.g. AT&T vs Intel syntax
249// on X86 for example).
250//
251class AsmWriter {
252 // AsmWriterClassName - This specifies the suffix to use for the asmwriter
253 // class. Generated AsmWriter classes are always prefixed with the target
254 // name.
255 string AsmWriterClassName = "AsmPrinter";
256
257 // InstFormatName - AsmWriters can specify the name of the format string to
258 // print instructions with.
259 string InstFormatName = "AsmString";
Chris Lattner42c43b22004-10-03 19:34:18 +0000260
261 // Variant - AsmWriters can be of multiple different variants. Variants are
262 // used to support targets that need to emit assembly code in ways that are
263 // mostly the same for different targets, but have minor differences in
264 // syntax. If the asmstring contains {|} characters in them, this integer
265 // will specify which alternative to use. For example "{x|y|z}" with Variant
266 // == 1, will expand to "y".
267 int Variant = 0;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000268}
269def DefaultAsmWriter : AsmWriter;
270
271
Chris Lattner6a7439f2003-08-03 18:18:31 +0000272//===----------------------------------------------------------------------===//
273// Target - This class contains the "global" target information
274//
275class Target {
276 // CalleeSavedRegisters - As you might guess, this is a list of the callee
277 // saved registers for a target.
278 list<Register> CalleeSavedRegisters = [];
279
280 // PointerType - Specify the value type to be used to represent pointers in
281 // this target. Typically this is an i32 or i64 type.
282 ValueType PointerType;
283
Chris Lattner6ffa5012004-08-14 22:50:53 +0000284 // InstructionSet - Instruction set description for this target.
Chris Lattner6a7439f2003-08-03 18:18:31 +0000285 InstrInfo InstructionSet;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000286
Chris Lattner42c43b22004-10-03 19:34:18 +0000287 // AssemblyWriters - The AsmWriter instances available for this target.
288 list<AsmWriter> AssemblyWriters = [DefaultAsmWriter];
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000289}
Chris Lattner0d74deb2003-08-04 21:07:37 +0000290
Chris Lattner0d74deb2003-08-04 21:07:37 +0000291//===----------------------------------------------------------------------===//
Jim Laskey97611002005-10-19 13:34:52 +0000292// SubtargetFeature - A characteristic of the chip set.
293//
Evan Chengd98701c2006-01-27 08:09:42 +0000294class SubtargetFeature<string n, string a, string v, string d> {
Jim Laskey97611002005-10-19 13:34:52 +0000295 // Name - Feature name. Used by command line (-mattr=) to determine the
296 // appropriate target chip.
297 //
298 string Name = n;
299
Jim Laskey53ad1102005-10-26 17:28:23 +0000300 // Attribute - Attribute to be set by feature.
301 //
302 string Attribute = a;
303
Evan Chengd98701c2006-01-27 08:09:42 +0000304 // Value - Value the attribute to be set to by feature.
305 //
306 string Value = v;
307
Jim Laskey97611002005-10-19 13:34:52 +0000308 // Desc - Feature description. Used by command line (-mattr=) to display help
309 // information.
310 //
311 string Desc = d;
312}
313
314//===----------------------------------------------------------------------===//
315// Processor chip sets - These values represent each of the chip sets supported
316// by the scheduler. Each Processor definition requires corresponding
317// instruction itineraries.
318//
319class Processor<string n, ProcessorItineraries pi, list<SubtargetFeature> f> {
320 // Name - Chip set name. Used by command line (-mcpu=) to determine the
321 // appropriate target chip.
322 //
323 string Name = n;
324
325 // ProcItin - The scheduling information for the target processor.
326 //
327 ProcessorItineraries ProcItin = pi;
328
329 // Features - list of
Jim Laskey9ed90322005-10-21 19:05:19 +0000330 list<SubtargetFeature> Features = f;
Jim Laskey97611002005-10-19 13:34:52 +0000331}
332
333//===----------------------------------------------------------------------===//
Chris Lattnerd83571b2005-10-10 06:00:30 +0000334// Pull in the common support for DAG isel generation
Chris Lattner0d74deb2003-08-04 21:07:37 +0000335//
Chris Lattnerd83571b2005-10-10 06:00:30 +0000336include "../TargetSelectionDAG.td"