Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 1 | //==- WebAssemblyMCTargetDesc.h - WebAssembly Target Descriptions -*- C++ -*-=// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | /// |
| 10 | /// \file |
Adrian Prantl | 5f8f34e4 | 2018-05-01 15:54:18 +0000 | [diff] [blame] | 11 | /// This file provides WebAssembly-specific target descriptions. |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 12 | /// |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #ifndef LLVM_LIB_TARGET_WEBASSEMBLY_MCTARGETDESC_WEBASSEMBLYMCTARGETDESC_H |
| 16 | #define LLVM_LIB_TARGET_WEBASSEMBLY_MCTARGETDESC_WEBASSEMBLYMCTARGETDESC_H |
| 17 | |
Zachary Turner | 264b5d9 | 2017-06-07 03:48:56 +0000 | [diff] [blame] | 18 | #include "llvm/BinaryFormat/Wasm.h" |
Dan Gohman | a11fb23 | 2016-01-12 03:09:16 +0000 | [diff] [blame] | 19 | #include "llvm/MC/MCInstrDesc.h" |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 20 | #include "llvm/Support/DataTypes.h" |
Derek Schuff | 669300d | 2017-10-10 17:31:43 +0000 | [diff] [blame] | 21 | #include <memory> |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 22 | |
| 23 | namespace llvm { |
| 24 | |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 25 | class MCAsmBackend; |
| 26 | class MCCodeEmitter; |
| 27 | class MCContext; |
| 28 | class MCInstrInfo; |
Peter Collingbourne | dcd7d6c | 2018-05-21 19:20:29 +0000 | [diff] [blame] | 29 | class MCObjectTargetWriter; |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 30 | class MCSubtargetInfo; |
Dan Gohman | 3acb187 | 2016-10-24 23:27:49 +0000 | [diff] [blame] | 31 | class MVT; |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 32 | class Target; |
| 33 | class Triple; |
Dan Gohman | 53828fd | 2015-11-23 16:50:18 +0000 | [diff] [blame] | 34 | class raw_pwrite_stream; |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 35 | |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 36 | Target &getTheWebAssemblyTarget32(); |
| 37 | Target &getTheWebAssemblyTarget64(); |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 38 | |
Sam Clegg | 9d24fb7 | 2017-06-16 23:59:10 +0000 | [diff] [blame] | 39 | MCCodeEmitter *createWebAssemblyMCCodeEmitter(const MCInstrInfo &MCII); |
Dan Gohman | 53828fd | 2015-11-23 16:50:18 +0000 | [diff] [blame] | 40 | |
Dan Gohman | cceedf7 | 2016-01-08 00:43:54 +0000 | [diff] [blame] | 41 | MCAsmBackend *createWebAssemblyAsmBackend(const Triple &TT); |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 42 | |
Peter Collingbourne | dcd7d6c | 2018-05-21 19:20:29 +0000 | [diff] [blame] | 43 | std::unique_ptr<MCObjectTargetWriter> |
Peter Collingbourne | dcd7d6c | 2018-05-21 19:20:29 +0000 | [diff] [blame] | 44 | createWebAssemblyWasmObjectWriter(bool Is64Bit); |
Dan Gohman | 18eafb6 | 2017-02-22 01:23:18 +0000 | [diff] [blame] | 45 | |
Dan Gohman | a11fb23 | 2016-01-12 03:09:16 +0000 | [diff] [blame] | 46 | namespace WebAssembly { |
| 47 | enum OperandType { |
| 48 | /// Basic block label in a branch construct. |
| 49 | OPERAND_BASIC_BLOCK = MCOI::OPERAND_FIRST_TARGET, |
Dan Gohman | 4fc4e42 | 2016-10-24 19:49:43 +0000 | [diff] [blame] | 50 | /// Local index. |
| 51 | OPERAND_LOCAL, |
Dan Gohman | b89f2d3 | 2017-02-02 19:29:44 +0000 | [diff] [blame] | 52 | /// Global index. |
| 53 | OPERAND_GLOBAL, |
Dan Gohman | 5a68ec7 | 2016-10-05 21:24:08 +0000 | [diff] [blame] | 54 | /// 32-bit integer immediates. |
| 55 | OPERAND_I32IMM, |
| 56 | /// 64-bit integer immediates. |
| 57 | OPERAND_I64IMM, |
Dan Gohman | aa74291 | 2016-02-16 15:14:23 +0000 | [diff] [blame] | 58 | /// 32-bit floating-point immediates. |
Dan Gohman | 4b8e8be | 2016-10-03 21:31:31 +0000 | [diff] [blame] | 59 | OPERAND_F32IMM, |
Dan Gohman | aa74291 | 2016-02-16 15:14:23 +0000 | [diff] [blame] | 60 | /// 64-bit floating-point immediates. |
Dan Gohman | 4b8e8be | 2016-10-03 21:31:31 +0000 | [diff] [blame] | 61 | OPERAND_F64IMM, |
Dan Gohman | 00d734d | 2016-12-23 03:23:52 +0000 | [diff] [blame] | 62 | /// 32-bit unsigned function indices. |
| 63 | OPERAND_FUNCTION32, |
| 64 | /// 32-bit unsigned memory offsets. |
| 65 | OPERAND_OFFSET32, |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 66 | /// p2align immediate for load and store address alignment. |
Dan Gohman | 2726b88 | 2016-10-06 22:29:32 +0000 | [diff] [blame] | 67 | OPERAND_P2ALIGN, |
| 68 | /// signature immediate for block/loop. |
Dan Gohman | d934cb8 | 2017-02-24 23:18:00 +0000 | [diff] [blame] | 69 | OPERAND_SIGNATURE, |
| 70 | /// type signature immediate for call_indirect. |
| 71 | OPERAND_TYPEINDEX, |
Dan Gohman | a11fb23 | 2016-01-12 03:09:16 +0000 | [diff] [blame] | 72 | }; |
| 73 | } // end namespace WebAssembly |
| 74 | |
| 75 | namespace WebAssemblyII { |
| 76 | enum { |
| 77 | // For variadic instructions, this flag indicates whether an operand |
| 78 | // in the variable_ops range is an immediate value. |
Dan Gohman | 3469ee1 | 2016-01-12 20:30:51 +0000 | [diff] [blame] | 79 | VariableOpIsImmediate = (1 << 0), |
Dan Gohman | 1d68e80f | 2016-01-12 19:14:46 +0000 | [diff] [blame] | 80 | // For immediate values in the variable_ops range, this flag indicates |
| 81 | // whether the value represents a control-flow label. |
Dan Gohman | 3acb187 | 2016-10-24 23:27:49 +0000 | [diff] [blame] | 82 | VariableOpImmediateIsLabel = (1 << 1) |
Dan Gohman | a11fb23 | 2016-01-12 03:09:16 +0000 | [diff] [blame] | 83 | }; |
| 84 | } // end namespace WebAssemblyII |
| 85 | |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 86 | } // end namespace llvm |
| 87 | |
| 88 | // Defines symbolic names for WebAssembly registers. This defines a mapping from |
| 89 | // register name to register number. |
| 90 | // |
JF Bastien | 5ca0bac | 2015-07-10 18:23:10 +0000 | [diff] [blame] | 91 | #define GET_REGINFO_ENUM |
| 92 | #include "WebAssemblyGenRegisterInfo.inc" |
| 93 | |
JF Bastien | b9073fb | 2015-07-22 21:28:15 +0000 | [diff] [blame] | 94 | // Defines symbolic names for the WebAssembly instructions. |
| 95 | // |
| 96 | #define GET_INSTRINFO_ENUM |
| 97 | #include "WebAssemblyGenInstrInfo.inc" |
| 98 | |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 99 | #define GET_SUBTARGETINFO_ENUM |
| 100 | #include "WebAssemblyGenSubtargetInfo.inc" |
| 101 | |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 102 | namespace llvm { |
| 103 | namespace WebAssembly { |
| 104 | |
| 105 | /// Return the default p2align value for a load or store with the given opcode. |
| 106 | inline unsigned GetDefaultP2Align(unsigned Opcode) { |
| 107 | switch (Opcode) { |
| 108 | case WebAssembly::LOAD8_S_I32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 109 | case WebAssembly::LOAD8_S_I32_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 110 | case WebAssembly::LOAD8_U_I32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 111 | case WebAssembly::LOAD8_U_I32_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 112 | case WebAssembly::LOAD8_S_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 113 | case WebAssembly::LOAD8_S_I64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 114 | case WebAssembly::LOAD8_U_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 115 | case WebAssembly::LOAD8_U_I64_S: |
Derek Schuff | 885dc59 | 2017-10-05 21:18:42 +0000 | [diff] [blame] | 116 | case WebAssembly::ATOMIC_LOAD8_U_I32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 117 | case WebAssembly::ATOMIC_LOAD8_U_I32_S: |
Derek Schuff | 885dc59 | 2017-10-05 21:18:42 +0000 | [diff] [blame] | 118 | case WebAssembly::ATOMIC_LOAD8_U_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 119 | case WebAssembly::ATOMIC_LOAD8_U_I64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 120 | case WebAssembly::STORE8_I32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 121 | case WebAssembly::STORE8_I32_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 122 | case WebAssembly::STORE8_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 123 | case WebAssembly::STORE8_I64_S: |
Heejin Ahn | 402b490 | 2018-07-02 21:22:59 +0000 | [diff] [blame] | 124 | case WebAssembly::ATOMIC_STORE8_I32: |
Heejin Ahn | 80d9f17 | 2018-07-05 21:27:09 +0000 | [diff] [blame] | 125 | case WebAssembly::ATOMIC_STORE8_I32_S: |
Heejin Ahn | 402b490 | 2018-07-02 21:22:59 +0000 | [diff] [blame] | 126 | case WebAssembly::ATOMIC_STORE8_I64: |
Heejin Ahn | 80d9f17 | 2018-07-05 21:27:09 +0000 | [diff] [blame] | 127 | case WebAssembly::ATOMIC_STORE8_I64_S: |
Heejin Ahn | fed7382 | 2018-07-09 22:30:51 +0000 | [diff] [blame] | 128 | case WebAssembly::ATOMIC_RMW8_U_ADD_I32: |
| 129 | case WebAssembly::ATOMIC_RMW8_U_ADD_I32_S: |
| 130 | case WebAssembly::ATOMIC_RMW8_U_ADD_I64: |
| 131 | case WebAssembly::ATOMIC_RMW8_U_ADD_I64_S: |
| 132 | case WebAssembly::ATOMIC_RMW8_U_SUB_I32: |
| 133 | case WebAssembly::ATOMIC_RMW8_U_SUB_I32_S: |
| 134 | case WebAssembly::ATOMIC_RMW8_U_SUB_I64: |
| 135 | case WebAssembly::ATOMIC_RMW8_U_SUB_I64_S: |
| 136 | case WebAssembly::ATOMIC_RMW8_U_AND_I32: |
| 137 | case WebAssembly::ATOMIC_RMW8_U_AND_I32_S: |
| 138 | case WebAssembly::ATOMIC_RMW8_U_AND_I64: |
| 139 | case WebAssembly::ATOMIC_RMW8_U_AND_I64_S: |
| 140 | case WebAssembly::ATOMIC_RMW8_U_OR_I32: |
| 141 | case WebAssembly::ATOMIC_RMW8_U_OR_I32_S: |
| 142 | case WebAssembly::ATOMIC_RMW8_U_OR_I64: |
| 143 | case WebAssembly::ATOMIC_RMW8_U_OR_I64_S: |
| 144 | case WebAssembly::ATOMIC_RMW8_U_XOR_I32: |
| 145 | case WebAssembly::ATOMIC_RMW8_U_XOR_I32_S: |
| 146 | case WebAssembly::ATOMIC_RMW8_U_XOR_I64: |
| 147 | case WebAssembly::ATOMIC_RMW8_U_XOR_I64_S: |
| 148 | case WebAssembly::ATOMIC_RMW8_U_XCHG_I32: |
| 149 | case WebAssembly::ATOMIC_RMW8_U_XCHG_I32_S: |
| 150 | case WebAssembly::ATOMIC_RMW8_U_XCHG_I64: |
| 151 | case WebAssembly::ATOMIC_RMW8_U_XCHG_I64_S: |
Heejin Ahn | b3724b7 | 2018-08-01 19:40:28 +0000 | [diff] [blame^] | 152 | case WebAssembly::ATOMIC_RMW8_U_CMPXCHG_I32: |
| 153 | case WebAssembly::ATOMIC_RMW8_U_CMPXCHG_I32_S: |
| 154 | case WebAssembly::ATOMIC_RMW8_U_CMPXCHG_I64: |
| 155 | case WebAssembly::ATOMIC_RMW8_U_CMPXCHG_I64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 156 | return 0; |
| 157 | case WebAssembly::LOAD16_S_I32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 158 | case WebAssembly::LOAD16_S_I32_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 159 | case WebAssembly::LOAD16_U_I32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 160 | case WebAssembly::LOAD16_U_I32_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 161 | case WebAssembly::LOAD16_S_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 162 | case WebAssembly::LOAD16_S_I64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 163 | case WebAssembly::LOAD16_U_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 164 | case WebAssembly::LOAD16_U_I64_S: |
Derek Schuff | 885dc59 | 2017-10-05 21:18:42 +0000 | [diff] [blame] | 165 | case WebAssembly::ATOMIC_LOAD16_U_I32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 166 | case WebAssembly::ATOMIC_LOAD16_U_I32_S: |
Derek Schuff | 885dc59 | 2017-10-05 21:18:42 +0000 | [diff] [blame] | 167 | case WebAssembly::ATOMIC_LOAD16_U_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 168 | case WebAssembly::ATOMIC_LOAD16_U_I64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 169 | case WebAssembly::STORE16_I32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 170 | case WebAssembly::STORE16_I32_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 171 | case WebAssembly::STORE16_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 172 | case WebAssembly::STORE16_I64_S: |
Heejin Ahn | 402b490 | 2018-07-02 21:22:59 +0000 | [diff] [blame] | 173 | case WebAssembly::ATOMIC_STORE16_I32: |
Heejin Ahn | 80d9f17 | 2018-07-05 21:27:09 +0000 | [diff] [blame] | 174 | case WebAssembly::ATOMIC_STORE16_I32_S: |
Heejin Ahn | 402b490 | 2018-07-02 21:22:59 +0000 | [diff] [blame] | 175 | case WebAssembly::ATOMIC_STORE16_I64: |
Heejin Ahn | 80d9f17 | 2018-07-05 21:27:09 +0000 | [diff] [blame] | 176 | case WebAssembly::ATOMIC_STORE16_I64_S: |
Heejin Ahn | fed7382 | 2018-07-09 22:30:51 +0000 | [diff] [blame] | 177 | case WebAssembly::ATOMIC_RMW16_U_ADD_I32: |
| 178 | case WebAssembly::ATOMIC_RMW16_U_ADD_I32_S: |
| 179 | case WebAssembly::ATOMIC_RMW16_U_ADD_I64: |
| 180 | case WebAssembly::ATOMIC_RMW16_U_ADD_I64_S: |
| 181 | case WebAssembly::ATOMIC_RMW16_U_SUB_I32: |
| 182 | case WebAssembly::ATOMIC_RMW16_U_SUB_I32_S: |
| 183 | case WebAssembly::ATOMIC_RMW16_U_SUB_I64: |
| 184 | case WebAssembly::ATOMIC_RMW16_U_SUB_I64_S: |
| 185 | case WebAssembly::ATOMIC_RMW16_U_AND_I32: |
| 186 | case WebAssembly::ATOMIC_RMW16_U_AND_I32_S: |
| 187 | case WebAssembly::ATOMIC_RMW16_U_AND_I64: |
| 188 | case WebAssembly::ATOMIC_RMW16_U_AND_I64_S: |
| 189 | case WebAssembly::ATOMIC_RMW16_U_OR_I32: |
| 190 | case WebAssembly::ATOMIC_RMW16_U_OR_I32_S: |
| 191 | case WebAssembly::ATOMIC_RMW16_U_OR_I64: |
| 192 | case WebAssembly::ATOMIC_RMW16_U_OR_I64_S: |
| 193 | case WebAssembly::ATOMIC_RMW16_U_XOR_I32: |
| 194 | case WebAssembly::ATOMIC_RMW16_U_XOR_I32_S: |
| 195 | case WebAssembly::ATOMIC_RMW16_U_XOR_I64: |
| 196 | case WebAssembly::ATOMIC_RMW16_U_XOR_I64_S: |
| 197 | case WebAssembly::ATOMIC_RMW16_U_XCHG_I32: |
| 198 | case WebAssembly::ATOMIC_RMW16_U_XCHG_I32_S: |
| 199 | case WebAssembly::ATOMIC_RMW16_U_XCHG_I64: |
| 200 | case WebAssembly::ATOMIC_RMW16_U_XCHG_I64_S: |
Heejin Ahn | b3724b7 | 2018-08-01 19:40:28 +0000 | [diff] [blame^] | 201 | case WebAssembly::ATOMIC_RMW16_U_CMPXCHG_I32: |
| 202 | case WebAssembly::ATOMIC_RMW16_U_CMPXCHG_I32_S: |
| 203 | case WebAssembly::ATOMIC_RMW16_U_CMPXCHG_I64: |
| 204 | case WebAssembly::ATOMIC_RMW16_U_CMPXCHG_I64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 205 | return 1; |
| 206 | case WebAssembly::LOAD_I32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 207 | case WebAssembly::LOAD_I32_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 208 | case WebAssembly::LOAD_F32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 209 | case WebAssembly::LOAD_F32_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 210 | case WebAssembly::STORE_I32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 211 | case WebAssembly::STORE_I32_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 212 | case WebAssembly::STORE_F32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 213 | case WebAssembly::STORE_F32_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 214 | case WebAssembly::LOAD32_S_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 215 | case WebAssembly::LOAD32_S_I64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 216 | case WebAssembly::LOAD32_U_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 217 | case WebAssembly::LOAD32_U_I64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 218 | case WebAssembly::STORE32_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 219 | case WebAssembly::STORE32_I64_S: |
Derek Schuff | 18ba192 | 2017-08-30 18:07:45 +0000 | [diff] [blame] | 220 | case WebAssembly::ATOMIC_LOAD_I32: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 221 | case WebAssembly::ATOMIC_LOAD_I32_S: |
Derek Schuff | 885dc59 | 2017-10-05 21:18:42 +0000 | [diff] [blame] | 222 | case WebAssembly::ATOMIC_LOAD32_U_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 223 | case WebAssembly::ATOMIC_LOAD32_U_I64_S: |
Heejin Ahn | 402b490 | 2018-07-02 21:22:59 +0000 | [diff] [blame] | 224 | case WebAssembly::ATOMIC_STORE_I32: |
Heejin Ahn | 80d9f17 | 2018-07-05 21:27:09 +0000 | [diff] [blame] | 225 | case WebAssembly::ATOMIC_STORE_I32_S: |
Heejin Ahn | 402b490 | 2018-07-02 21:22:59 +0000 | [diff] [blame] | 226 | case WebAssembly::ATOMIC_STORE32_I64: |
Heejin Ahn | 80d9f17 | 2018-07-05 21:27:09 +0000 | [diff] [blame] | 227 | case WebAssembly::ATOMIC_STORE32_I64_S: |
Heejin Ahn | fed7382 | 2018-07-09 22:30:51 +0000 | [diff] [blame] | 228 | case WebAssembly::ATOMIC_RMW_ADD_I32: |
| 229 | case WebAssembly::ATOMIC_RMW_ADD_I32_S: |
| 230 | case WebAssembly::ATOMIC_RMW32_U_ADD_I64: |
| 231 | case WebAssembly::ATOMIC_RMW32_U_ADD_I64_S: |
| 232 | case WebAssembly::ATOMIC_RMW_SUB_I32: |
| 233 | case WebAssembly::ATOMIC_RMW_SUB_I32_S: |
| 234 | case WebAssembly::ATOMIC_RMW32_U_SUB_I64: |
| 235 | case WebAssembly::ATOMIC_RMW32_U_SUB_I64_S: |
| 236 | case WebAssembly::ATOMIC_RMW_AND_I32: |
| 237 | case WebAssembly::ATOMIC_RMW_AND_I32_S: |
| 238 | case WebAssembly::ATOMIC_RMW32_U_AND_I64: |
| 239 | case WebAssembly::ATOMIC_RMW32_U_AND_I64_S: |
| 240 | case WebAssembly::ATOMIC_RMW_OR_I32: |
| 241 | case WebAssembly::ATOMIC_RMW_OR_I32_S: |
| 242 | case WebAssembly::ATOMIC_RMW32_U_OR_I64: |
| 243 | case WebAssembly::ATOMIC_RMW32_U_OR_I64_S: |
| 244 | case WebAssembly::ATOMIC_RMW_XOR_I32: |
| 245 | case WebAssembly::ATOMIC_RMW_XOR_I32_S: |
| 246 | case WebAssembly::ATOMIC_RMW32_U_XOR_I64: |
| 247 | case WebAssembly::ATOMIC_RMW32_U_XOR_I64_S: |
| 248 | case WebAssembly::ATOMIC_RMW_XCHG_I32: |
| 249 | case WebAssembly::ATOMIC_RMW_XCHG_I32_S: |
| 250 | case WebAssembly::ATOMIC_RMW32_U_XCHG_I64: |
| 251 | case WebAssembly::ATOMIC_RMW32_U_XCHG_I64_S: |
Heejin Ahn | b3724b7 | 2018-08-01 19:40:28 +0000 | [diff] [blame^] | 252 | case WebAssembly::ATOMIC_RMW_CMPXCHG_I32: |
| 253 | case WebAssembly::ATOMIC_RMW_CMPXCHG_I32_S: |
| 254 | case WebAssembly::ATOMIC_RMW32_U_CMPXCHG_I64: |
| 255 | case WebAssembly::ATOMIC_RMW32_U_CMPXCHG_I64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 256 | return 2; |
| 257 | case WebAssembly::LOAD_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 258 | case WebAssembly::LOAD_I64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 259 | case WebAssembly::LOAD_F64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 260 | case WebAssembly::LOAD_F64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 261 | case WebAssembly::STORE_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 262 | case WebAssembly::STORE_I64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 263 | case WebAssembly::STORE_F64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 264 | case WebAssembly::STORE_F64_S: |
Derek Schuff | 885dc59 | 2017-10-05 21:18:42 +0000 | [diff] [blame] | 265 | case WebAssembly::ATOMIC_LOAD_I64: |
Wouter van Oortmerssen | 48dac31 | 2018-06-18 21:22:44 +0000 | [diff] [blame] | 266 | case WebAssembly::ATOMIC_LOAD_I64_S: |
Heejin Ahn | 402b490 | 2018-07-02 21:22:59 +0000 | [diff] [blame] | 267 | case WebAssembly::ATOMIC_STORE_I64: |
Heejin Ahn | 80d9f17 | 2018-07-05 21:27:09 +0000 | [diff] [blame] | 268 | case WebAssembly::ATOMIC_STORE_I64_S: |
Heejin Ahn | fed7382 | 2018-07-09 22:30:51 +0000 | [diff] [blame] | 269 | case WebAssembly::ATOMIC_RMW_ADD_I64: |
| 270 | case WebAssembly::ATOMIC_RMW_ADD_I64_S: |
| 271 | case WebAssembly::ATOMIC_RMW_SUB_I64: |
| 272 | case WebAssembly::ATOMIC_RMW_SUB_I64_S: |
| 273 | case WebAssembly::ATOMIC_RMW_AND_I64: |
| 274 | case WebAssembly::ATOMIC_RMW_AND_I64_S: |
| 275 | case WebAssembly::ATOMIC_RMW_OR_I64: |
| 276 | case WebAssembly::ATOMIC_RMW_OR_I64_S: |
| 277 | case WebAssembly::ATOMIC_RMW_XOR_I64: |
| 278 | case WebAssembly::ATOMIC_RMW_XOR_I64_S: |
| 279 | case WebAssembly::ATOMIC_RMW_XCHG_I64: |
| 280 | case WebAssembly::ATOMIC_RMW_XCHG_I64_S: |
Heejin Ahn | b3724b7 | 2018-08-01 19:40:28 +0000 | [diff] [blame^] | 281 | case WebAssembly::ATOMIC_RMW_CMPXCHG_I64: |
| 282 | case WebAssembly::ATOMIC_RMW_CMPXCHG_I64_S: |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 283 | return 3; |
Derek Schuff | c64d765 | 2016-08-01 22:25:02 +0000 | [diff] [blame] | 284 | default: |
| 285 | llvm_unreachable("Only loads and stores have p2align values"); |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 286 | } |
| 287 | } |
| 288 | |
Derek Schuff | c97ba93 | 2016-01-30 21:43:08 +0000 | [diff] [blame] | 289 | /// The operand number of the load or store address in load/store instructions. |
Dan Gohman | 48abaa9 | 2016-10-25 00:17:11 +0000 | [diff] [blame] | 290 | static const unsigned LoadAddressOperandNo = 3; |
| 291 | static const unsigned StoreAddressOperandNo = 2; |
Dan Gohman | 7f1bdb2 | 2016-10-06 22:08:28 +0000 | [diff] [blame] | 292 | |
| 293 | /// The operand number of the load or store p2align in load/store instructions. |
Dan Gohman | 48abaa9 | 2016-10-25 00:17:11 +0000 | [diff] [blame] | 294 | static const unsigned LoadP2AlignOperandNo = 1; |
| 295 | static const unsigned StoreP2AlignOperandNo = 0; |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 296 | |
Dan Gohman | 2726b88 | 2016-10-06 22:29:32 +0000 | [diff] [blame] | 297 | /// This is used to indicate block signatures. |
Heejin Ahn | 0c69a3e | 2018-03-02 20:52:59 +0000 | [diff] [blame] | 298 | enum class ExprType : unsigned { |
Heejin Ahn | 0de5872 | 2018-03-08 04:05:37 +0000 | [diff] [blame] | 299 | Void = 0x40, |
| 300 | I32 = 0x7F, |
| 301 | I64 = 0x7E, |
| 302 | F32 = 0x7D, |
| 303 | F64 = 0x7C, |
| 304 | I8x16 = 0x7B, |
| 305 | I16x8 = 0x7A, |
| 306 | I32x4 = 0x79, |
| 307 | F32x4 = 0x78, |
| 308 | B8x16 = 0x77, |
| 309 | B16x8 = 0x76, |
| 310 | B32x4 = 0x75, |
| 311 | ExceptRef = 0x68 |
Dan Gohman | 4fc4e42 | 2016-10-24 19:49:43 +0000 | [diff] [blame] | 312 | }; |
| 313 | |
Dan Gohman | 3acb187 | 2016-10-24 23:27:49 +0000 | [diff] [blame] | 314 | /// Instruction opcodes emitted via means other than CodeGen. |
| 315 | static const unsigned Nop = 0x01; |
| 316 | static const unsigned End = 0x0b; |
| 317 | |
Derek Schuff | e2688c4 | 2017-03-14 20:23:22 +0000 | [diff] [blame] | 318 | wasm::ValType toValType(const MVT &Ty); |
Dan Gohman | 3acb187 | 2016-10-24 23:27:49 +0000 | [diff] [blame] | 319 | |
Dan Gohman | bb37224 | 2016-01-26 03:39:31 +0000 | [diff] [blame] | 320 | } // end namespace WebAssembly |
| 321 | } // end namespace llvm |
| 322 | |
Dan Gohman | 10e730a | 2015-06-29 23:51:55 +0000 | [diff] [blame] | 323 | #endif |