blob: 3ad55e036f75c55c72c04b03f9a35824dc36ee6e [file] [log] [blame]
Reed Kotler720c5ca2014-04-17 22:15:34 +00001//===-- MipsastISel.cpp - Mips FastISel implementation
2//---------------------===//
3
Chandler Carruthd9903882015-01-14 11:23:27 +00004#include "MipsCCState.h"
Reed Kotler5fb7d8b2015-02-24 02:36:45 +00005#include "MipsInstrInfo.h"
Chandler Carruthd9903882015-01-14 11:23:27 +00006#include "MipsISelLowering.h"
7#include "MipsMachineFunction.h"
8#include "MipsRegisterInfo.h"
9#include "MipsSubtarget.h"
10#include "MipsTargetMachine.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000011#include "llvm/Analysis/TargetLibraryInfo.h"
Reed Kotler720c5ca2014-04-17 22:15:34 +000012#include "llvm/CodeGen/FastISel.h"
Reed Kotleraa150ed2015-02-12 21:05:12 +000013#include "llvm/CodeGen/FunctionLoweringInfo.h"
Reed Kotler67077b32014-04-29 17:57:50 +000014#include "llvm/CodeGen/MachineInstrBuilder.h"
Reed Kotleraa150ed2015-02-12 21:05:12 +000015#include "llvm/CodeGen/MachineRegisterInfo.h"
Reed Kotlerbab3f232014-05-01 20:39:21 +000016#include "llvm/IR/GlobalAlias.h"
17#include "llvm/IR/GlobalVariable.h"
Reed Kotler67077b32014-04-29 17:57:50 +000018#include "llvm/Target/TargetInstrInfo.h"
Reed Kotler720c5ca2014-04-17 22:15:34 +000019
20using namespace llvm;
21
22namespace {
23
24class MipsFastISel final : public FastISel {
25
Reed Kotlera562b462014-10-13 21:46:41 +000026 // All possible address modes.
27 class Address {
28 public:
29 typedef enum { RegBase, FrameIndexBase } BaseKind;
30
31 private:
32 BaseKind Kind;
33 union {
34 unsigned Reg;
35 int FI;
36 } Base;
37
38 int64_t Offset;
39
40 const GlobalValue *GV;
41
42 public:
43 // Innocuous defaults for our address.
44 Address() : Kind(RegBase), Offset(0), GV(0) { Base.Reg = 0; }
45 void setKind(BaseKind K) { Kind = K; }
46 BaseKind getKind() const { return Kind; }
47 bool isRegBase() const { return Kind == RegBase; }
Reed Kotler5fb7d8b2015-02-24 02:36:45 +000048 bool isFIBase() const { return Kind == FrameIndexBase; }
Reed Kotlera562b462014-10-13 21:46:41 +000049 void setReg(unsigned Reg) {
50 assert(isRegBase() && "Invalid base register access!");
51 Base.Reg = Reg;
52 }
53 unsigned getReg() const {
54 assert(isRegBase() && "Invalid base register access!");
55 return Base.Reg;
56 }
Reed Kotler5fb7d8b2015-02-24 02:36:45 +000057 void setFI(unsigned FI) {
58 assert(isFIBase() && "Invalid base frame index access!");
59 Base.FI = FI;
60 }
61 unsigned getFI() const {
62 assert(isFIBase() && "Invalid base frame index access!");
63 return Base.FI;
64 }
65
Reed Kotlera562b462014-10-13 21:46:41 +000066 void setOffset(int64_t Offset_) { Offset = Offset_; }
67 int64_t getOffset() const { return Offset; }
68 void setGlobalValue(const GlobalValue *G) { GV = G; }
69 const GlobalValue *getGlobalValue() { return GV; }
70 };
71
Reed Kotler67077b32014-04-29 17:57:50 +000072 /// Subtarget - Keep a pointer to the MipsSubtarget around so that we can
73 /// make the right decision when generating code for different targets.
Reed Kotler67077b32014-04-29 17:57:50 +000074 const TargetMachine &TM;
Eric Christopher96e72c62015-01-29 23:27:36 +000075 const MipsSubtarget *Subtarget;
Reed Kotler67077b32014-04-29 17:57:50 +000076 const TargetInstrInfo &TII;
77 const TargetLowering &TLI;
78 MipsFunctionInfo *MFI;
79
80 // Convenience variables to avoid some queries.
81 LLVMContext *Context;
82
Reed Kotlerd5c41962014-11-13 23:37:45 +000083 bool fastLowerCall(CallLoweringInfo &CLI) override;
84
Reed Kotler67077b32014-04-29 17:57:50 +000085 bool TargetSupported;
Reed Kotlera562b462014-10-13 21:46:41 +000086 bool UnsupportedFPMode; // To allow fast-isel to proceed and just not handle
87 // floating point but not reject doing fast-isel in other
88 // situations
89
90private:
91 // Selection routines.
Reed Kotler07d3a2f2015-03-09 16:28:10 +000092 bool selectLogicalOp(const Instruction *I);
Reed Kotlera562b462014-10-13 21:46:41 +000093 bool selectLoad(const Instruction *I);
94 bool selectStore(const Instruction *I);
95 bool selectBranch(const Instruction *I);
96 bool selectCmp(const Instruction *I);
97 bool selectFPExt(const Instruction *I);
98 bool selectFPTrunc(const Instruction *I);
99 bool selectFPToInt(const Instruction *I, bool IsSigned);
100 bool selectRet(const Instruction *I);
101 bool selectTrunc(const Instruction *I);
102 bool selectIntExt(const Instruction *I);
Vasileios Kalintiris7a6b1872015-04-27 13:28:05 +0000103 bool selectShift(const Instruction *I);
Reed Kotlera562b462014-10-13 21:46:41 +0000104
105 // Utility helper routines.
Reed Kotlera562b462014-10-13 21:46:41 +0000106 bool isTypeLegal(Type *Ty, MVT &VT);
Reed Kotler07d3a2f2015-03-09 16:28:10 +0000107 bool isTypeSupported(Type *Ty, MVT &VT);
Reed Kotlera562b462014-10-13 21:46:41 +0000108 bool isLoadTypeLegal(Type *Ty, MVT &VT);
109 bool computeAddress(const Value *Obj, Address &Addr);
Reed Kotlerd5c41962014-11-13 23:37:45 +0000110 bool computeCallAddress(const Value *V, Address &Addr);
Reed Kotler5fb7d8b2015-02-24 02:36:45 +0000111 void simplifyAddress(Address &Addr);
Reed Kotlera562b462014-10-13 21:46:41 +0000112
113 // Emit helper routines.
114 bool emitCmp(unsigned DestReg, const CmpInst *CI);
115 bool emitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
116 unsigned Alignment = 0);
Reed Kotlerd5c41962014-11-13 23:37:45 +0000117 bool emitStore(MVT VT, unsigned SrcReg, Address Addr,
118 MachineMemOperand *MMO = nullptr);
Reed Kotlera562b462014-10-13 21:46:41 +0000119 bool emitStore(MVT VT, unsigned SrcReg, Address &Addr,
120 unsigned Alignment = 0);
Reed Kotlerd5c41962014-11-13 23:37:45 +0000121 unsigned emitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, bool isZExt);
Reed Kotlera562b462014-10-13 21:46:41 +0000122 bool emitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, unsigned DestReg,
123
124 bool IsZExt);
125 bool emitIntZExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, unsigned DestReg);
126
127 bool emitIntSExt(MVT SrcVT, unsigned SrcReg, MVT DestVT, unsigned DestReg);
128 bool emitIntSExt32r1(MVT SrcVT, unsigned SrcReg, MVT DestVT,
129 unsigned DestReg);
130 bool emitIntSExt32r2(MVT SrcVT, unsigned SrcReg, MVT DestVT,
131 unsigned DestReg);
132
133 unsigned getRegEnsuringSimpleIntegerWidening(const Value *, bool IsUnsigned);
134
Reed Kotler07d3a2f2015-03-09 16:28:10 +0000135 unsigned emitLogicalOp(unsigned ISDOpc, MVT RetVT, const Value *LHS,
136 const Value *RHS);
137
Reed Kotlera562b462014-10-13 21:46:41 +0000138 unsigned materializeFP(const ConstantFP *CFP, MVT VT);
139 unsigned materializeGV(const GlobalValue *GV, MVT VT);
140 unsigned materializeInt(const Constant *C, MVT VT);
141 unsigned materialize32BitInt(int64_t Imm, const TargetRegisterClass *RC);
142
143 MachineInstrBuilder emitInst(unsigned Opc) {
144 return BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc));
145 }
146 MachineInstrBuilder emitInst(unsigned Opc, unsigned DstReg) {
147 return BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc),
148 DstReg);
149 }
150 MachineInstrBuilder emitInstStore(unsigned Opc, unsigned SrcReg,
151 unsigned MemReg, int64_t MemOffset) {
152 return emitInst(Opc).addReg(SrcReg).addReg(MemReg).addImm(MemOffset);
153 }
154 MachineInstrBuilder emitInstLoad(unsigned Opc, unsigned DstReg,
155 unsigned MemReg, int64_t MemOffset) {
156 return emitInst(Opc, DstReg).addReg(MemReg).addImm(MemOffset);
157 }
158 // for some reason, this default is not generated by tablegen
159 // so we explicitly generate it here.
160 //
161 unsigned fastEmitInst_riir(uint64_t inst, const TargetRegisterClass *RC,
162 unsigned Op0, bool Op0IsKill, uint64_t imm1,
163 uint64_t imm2, unsigned Op3, bool Op3IsKill) {
164 return 0;
165 }
Reed Kotler67077b32014-04-29 17:57:50 +0000166
Reed Kotlerd5c41962014-11-13 23:37:45 +0000167 // Call handling routines.
168private:
169 CCAssignFn *CCAssignFnForCall(CallingConv::ID CC) const;
170 bool processCallArgs(CallLoweringInfo &CLI, SmallVectorImpl<MVT> &ArgVTs,
171 unsigned &NumBytes);
172 bool finishCall(CallLoweringInfo &CLI, MVT RetVT, unsigned NumBytes);
173
Reed Kotler720c5ca2014-04-17 22:15:34 +0000174public:
Reed Kotlera562b462014-10-13 21:46:41 +0000175 // Backend specific FastISel code.
Reed Kotler720c5ca2014-04-17 22:15:34 +0000176 explicit MipsFastISel(FunctionLoweringInfo &funcInfo,
177 const TargetLibraryInfo *libInfo)
Eric Christopher3ab98892014-12-20 00:07:09 +0000178 : FastISel(funcInfo, libInfo), TM(funcInfo.MF->getTarget()),
Eric Christopherb2a5fa92015-02-14 00:09:46 +0000179 Subtarget(&funcInfo.MF->getSubtarget<MipsSubtarget>()),
Eric Christopher96e72c62015-01-29 23:27:36 +0000180 TII(*Subtarget->getInstrInfo()), TLI(*Subtarget->getTargetLowering()) {
Reed Kotler67077b32014-04-29 17:57:50 +0000181 MFI = funcInfo.MF->getInfo<MipsFunctionInfo>();
182 Context = &funcInfo.Fn->getContext();
Eric Christopherd86af632015-01-29 23:27:45 +0000183 TargetSupported =
184 ((TM.getRelocationModel() == Reloc::PIC_) &&
185 ((Subtarget->hasMips32r2() || Subtarget->hasMips32()) &&
186 (static_cast<const MipsTargetMachine &>(TM).getABI().IsO32())));
Reed Kotler12f94882014-10-10 17:00:46 +0000187 UnsupportedFPMode = Subtarget->isFP64bit();
Reed Kotler67077b32014-04-29 17:57:50 +0000188 }
189
Vasileios Kalintiris816ea842015-04-17 17:29:58 +0000190 unsigned fastMaterializeAlloca(const AllocaInst *AI) override;
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000191 unsigned fastMaterializeConstant(const Constant *C) override;
Reed Kotlera562b462014-10-13 21:46:41 +0000192 bool fastSelectInstruction(const Instruction *I) override;
Reed Kotler9fe3bfd2014-06-16 22:05:47 +0000193
Reed Kotler9fe25f32014-06-08 02:08:43 +0000194#include "MipsGenFastISel.inc"
Reed Kotler720c5ca2014-04-17 22:15:34 +0000195};
Reed Kotlera562b462014-10-13 21:46:41 +0000196} // end anonymous namespace.
Reed Kotler67077b32014-04-29 17:57:50 +0000197
Reed Kotlerd5c41962014-11-13 23:37:45 +0000198static bool CC_Mips(unsigned ValNo, MVT ValVT, MVT LocVT,
199 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Reid Klecknerd3781742014-11-14 00:39:33 +0000200 CCState &State) LLVM_ATTRIBUTE_UNUSED;
Reed Kotlerd5c41962014-11-13 23:37:45 +0000201
202static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT, MVT LocVT,
203 CCValAssign::LocInfo LocInfo,
204 ISD::ArgFlagsTy ArgFlags, CCState &State) {
205 llvm_unreachable("should not be called");
206}
207
Benjamin Kramer970eac42015-02-06 17:51:54 +0000208static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT, MVT LocVT,
209 CCValAssign::LocInfo LocInfo,
210 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Reed Kotlerd5c41962014-11-13 23:37:45 +0000211 llvm_unreachable("should not be called");
212}
213
214#include "MipsGenCallingConv.inc"
215
216CCAssignFn *MipsFastISel::CCAssignFnForCall(CallingConv::ID CC) const {
217 return CC_MipsO32;
218}
219
Reed Kotler07d3a2f2015-03-09 16:28:10 +0000220unsigned MipsFastISel::emitLogicalOp(unsigned ISDOpc, MVT RetVT,
221 const Value *LHS, const Value *RHS) {
222 // Canonicalize immediates to the RHS first.
223 if (isa<ConstantInt>(LHS) && !isa<ConstantInt>(RHS))
224 std::swap(LHS, RHS);
225
226 unsigned Opc;
227 if (ISDOpc == ISD::AND) {
228 Opc = Mips::AND;
229 } else if (ISDOpc == ISD::OR) {
230 Opc = Mips::OR;
231 } else if (ISDOpc == ISD::XOR) {
232 Opc = Mips::XOR;
233 } else
234 llvm_unreachable("unexpected opcode");
235
236 unsigned LHSReg = getRegForValue(LHS);
237 unsigned ResultReg = createResultReg(&Mips::GPR32RegClass);
238 if (!ResultReg)
239 return 0;
240
241 unsigned RHSReg;
242 if (!LHSReg)
243 return 0;
244
245 if (const auto *C = dyn_cast<ConstantInt>(RHS))
246 RHSReg = materializeInt(C, MVT::i32);
247 else
248 RHSReg = getRegForValue(RHS);
249
250 if (!RHSReg)
251 return 0;
252
253 emitInst(Opc, ResultReg).addReg(LHSReg).addReg(RHSReg);
254 return ResultReg;
255}
256
Vasileios Kalintiris816ea842015-04-17 17:29:58 +0000257unsigned MipsFastISel::fastMaterializeAlloca(const AllocaInst *AI) {
258 assert(TLI.getValueType(AI->getType(), true) == MVT::i32 &&
259 "Alloca should always return a pointer.");
260
261 DenseMap<const AllocaInst *, int>::iterator SI =
262 FuncInfo.StaticAllocaMap.find(AI);
263
264 if (SI != FuncInfo.StaticAllocaMap.end()) {
265 unsigned ResultReg = createResultReg(&Mips::GPR32RegClass);
266 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Mips::LEA_ADDiu),
267 ResultReg)
268 .addFrameIndex(SI->second)
269 .addImm(0);
270 return ResultReg;
271 }
272
273 return 0;
274}
275
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000276unsigned MipsFastISel::materializeInt(const Constant *C, MVT VT) {
277 if (VT != MVT::i32 && VT != MVT::i16 && VT != MVT::i8 && VT != MVT::i1)
Reed Kotler497311a2014-10-10 17:39:51 +0000278 return 0;
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000279 const TargetRegisterClass *RC = &Mips::GPR32RegClass;
280 const ConstantInt *CI = cast<ConstantInt>(C);
281 int64_t Imm;
282 if ((VT != MVT::i1) && CI->isNegative())
283 Imm = CI->getSExtValue();
284 else
285 Imm = CI->getZExtValue();
286 return materialize32BitInt(Imm, RC);
Reed Kotler497311a2014-10-10 17:39:51 +0000287}
288
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000289unsigned MipsFastISel::materialize32BitInt(int64_t Imm,
290 const TargetRegisterClass *RC) {
291 unsigned ResultReg = createResultReg(RC);
292
293 if (isInt<16>(Imm)) {
294 unsigned Opc = Mips::ADDiu;
295 emitInst(Opc, ResultReg).addReg(Mips::ZERO).addImm(Imm);
296 return ResultReg;
297 } else if (isUInt<16>(Imm)) {
298 emitInst(Mips::ORi, ResultReg).addReg(Mips::ZERO).addImm(Imm);
299 return ResultReg;
Reed Kotler9fe3bfd2014-06-16 22:05:47 +0000300 }
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000301 unsigned Lo = Imm & 0xFFFF;
302 unsigned Hi = (Imm >> 16) & 0xFFFF;
303 if (Lo) {
304 // Both Lo and Hi have nonzero bits.
305 unsigned TmpReg = createResultReg(RC);
306 emitInst(Mips::LUi, TmpReg).addImm(Hi);
307 emitInst(Mips::ORi, ResultReg).addReg(TmpReg).addImm(Lo);
308 } else {
309 emitInst(Mips::LUi, ResultReg).addImm(Hi);
Reed Kotler9fe3bfd2014-06-16 22:05:47 +0000310 }
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000311 return ResultReg;
312}
313
314unsigned MipsFastISel::materializeFP(const ConstantFP *CFP, MVT VT) {
315 if (UnsupportedFPMode)
316 return 0;
317 int64_t Imm = CFP->getValueAPF().bitcastToAPInt().getZExtValue();
318 if (VT == MVT::f32) {
319 const TargetRegisterClass *RC = &Mips::FGR32RegClass;
320 unsigned DestReg = createResultReg(RC);
321 unsigned TempReg = materialize32BitInt(Imm, &Mips::GPR32RegClass);
322 emitInst(Mips::MTC1, DestReg).addReg(TempReg);
323 return DestReg;
324 } else if (VT == MVT::f64) {
325 const TargetRegisterClass *RC = &Mips::AFGR64RegClass;
326 unsigned DestReg = createResultReg(RC);
327 unsigned TempReg1 = materialize32BitInt(Imm >> 32, &Mips::GPR32RegClass);
328 unsigned TempReg2 =
329 materialize32BitInt(Imm & 0xFFFFFFFF, &Mips::GPR32RegClass);
330 emitInst(Mips::BuildPairF64, DestReg).addReg(TempReg2).addReg(TempReg1);
331 return DestReg;
Reed Kotler9fe3bfd2014-06-16 22:05:47 +0000332 }
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000333 return 0;
334}
335
336unsigned MipsFastISel::materializeGV(const GlobalValue *GV, MVT VT) {
337 // For now 32-bit only.
338 if (VT != MVT::i32)
339 return 0;
340 const TargetRegisterClass *RC = &Mips::GPR32RegClass;
341 unsigned DestReg = createResultReg(RC);
342 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
343 bool IsThreadLocal = GVar && GVar->isThreadLocal();
344 // TLS not supported at this time.
345 if (IsThreadLocal)
346 return 0;
347 emitInst(Mips::LW, DestReg)
348 .addReg(MFI->getGlobalBaseReg())
349 .addGlobalAddress(GV, 0, MipsII::MO_GOT);
350 if ((GV->hasInternalLinkage() ||
351 (GV->hasLocalLinkage() && !isa<Function>(GV)))) {
352 unsigned TempReg = createResultReg(RC);
353 emitInst(Mips::ADDiu, TempReg)
354 .addReg(DestReg)
355 .addGlobalAddress(GV, 0, MipsII::MO_ABS_LO);
356 DestReg = TempReg;
Reed Kotler9fe3bfd2014-06-16 22:05:47 +0000357 }
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000358 return DestReg;
Reed Kotler9fe3bfd2014-06-16 22:05:47 +0000359}
360
Reed Kotlerbab3f232014-05-01 20:39:21 +0000361// Materialize a constant into a register, and return the register
362// number (or zero if we failed to handle it).
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +0000363unsigned MipsFastISel::fastMaterializeConstant(const Constant *C) {
Reed Kotlerbab3f232014-05-01 20:39:21 +0000364 EVT CEVT = TLI.getValueType(C->getType(), true);
365
366 // Only handle simple types.
367 if (!CEVT.isSimple())
368 return 0;
369 MVT VT = CEVT.getSimpleVT();
370
371 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Reed Kotlera562b462014-10-13 21:46:41 +0000372 return (UnsupportedFPMode) ? 0 : materializeFP(CFP, VT);
Reed Kotlerbab3f232014-05-01 20:39:21 +0000373 else if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Reed Kotlera562b462014-10-13 21:46:41 +0000374 return materializeGV(GV, VT);
Reed Kotlerbab3f232014-05-01 20:39:21 +0000375 else if (isa<ConstantInt>(C))
Reed Kotlera562b462014-10-13 21:46:41 +0000376 return materializeInt(C, VT);
Reed Kotlerbab3f232014-05-01 20:39:21 +0000377
378 return 0;
379}
380
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000381bool MipsFastISel::computeAddress(const Value *Obj, Address &Addr) {
Reed Kotler5fb7d8b2015-02-24 02:36:45 +0000382
383 const User *U = nullptr;
384 unsigned Opcode = Instruction::UserOp1;
385 if (const Instruction *I = dyn_cast<Instruction>(Obj)) {
386 // Don't walk into other basic blocks unless the object is an alloca from
387 // another block, otherwise it may not have a virtual register assigned.
388 if (FuncInfo.StaticAllocaMap.count(static_cast<const AllocaInst *>(Obj)) ||
389 FuncInfo.MBBMap[I->getParent()] == FuncInfo.MBB) {
390 Opcode = I->getOpcode();
391 U = I;
392 }
Vasileios Kalintiris32cd69a2015-05-12 12:08:31 +0000393 } else if (const ConstantExpr *C = dyn_cast<ConstantExpr>(Obj)) {
394 Opcode = C->getOpcode();
395 U = C;
396 }
Reed Kotler5fb7d8b2015-02-24 02:36:45 +0000397 switch (Opcode) {
398 default:
399 break;
400 case Instruction::BitCast: {
401 // Look through bitcasts.
402 return computeAddress(U->getOperand(0), Addr);
403 }
404 case Instruction::GetElementPtr: {
405 Address SavedAddr = Addr;
406 uint64_t TmpOffset = Addr.getOffset();
407 // Iterate through the GEP folding the constants into offsets where
408 // we can.
409 gep_type_iterator GTI = gep_type_begin(U);
410 for (User::const_op_iterator i = U->op_begin() + 1, e = U->op_end(); i != e;
411 ++i, ++GTI) {
412 const Value *Op = *i;
413 if (StructType *STy = dyn_cast<StructType>(*GTI)) {
414 const StructLayout *SL = DL.getStructLayout(STy);
415 unsigned Idx = cast<ConstantInt>(Op)->getZExtValue();
416 TmpOffset += SL->getElementOffset(Idx);
417 } else {
418 uint64_t S = DL.getTypeAllocSize(GTI.getIndexedType());
419 for (;;) {
420 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Op)) {
421 // Constant-offset addressing.
422 TmpOffset += CI->getSExtValue() * S;
423 break;
424 }
425 if (canFoldAddIntoGEP(U, Op)) {
426 // A compatible add with a constant operand. Fold the constant.
427 ConstantInt *CI =
428 cast<ConstantInt>(cast<AddOperator>(Op)->getOperand(1));
429 TmpOffset += CI->getSExtValue() * S;
430 // Iterate on the other operand.
431 Op = cast<AddOperator>(Op)->getOperand(0);
432 continue;
433 }
434 // Unsupported
435 goto unsupported_gep;
436 }
437 }
438 }
439 // Try to grab the base operand now.
440 Addr.setOffset(TmpOffset);
441 if (computeAddress(U->getOperand(0), Addr))
442 return true;
443 // We failed, restore everything and try the other options.
444 Addr = SavedAddr;
445 unsupported_gep:
446 break;
447 }
448 case Instruction::Alloca: {
449 const AllocaInst *AI = cast<AllocaInst>(Obj);
450 DenseMap<const AllocaInst *, int>::iterator SI =
451 FuncInfo.StaticAllocaMap.find(AI);
452 if (SI != FuncInfo.StaticAllocaMap.end()) {
453 Addr.setKind(Address::FrameIndexBase);
454 Addr.setFI(SI->second);
455 return true;
456 }
457 break;
458 }
459 }
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000460 Addr.setReg(getRegForValue(Obj));
461 return Addr.getReg() != 0;
Reed Kotler3ebdcc92014-09-30 16:30:13 +0000462}
463
Reed Kotlerd5c41962014-11-13 23:37:45 +0000464bool MipsFastISel::computeCallAddress(const Value *V, Address &Addr) {
465 const GlobalValue *GV = dyn_cast<GlobalValue>(V);
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000466 if (GV && isa<Function>(GV) && cast<Function>(GV)->isIntrinsic())
Reed Kotlerd5c41962014-11-13 23:37:45 +0000467 return false;
468 if (!GV)
469 return false;
470 if (const GlobalValue *GV = dyn_cast<GlobalValue>(V)) {
471 Addr.setGlobalValue(GV);
472 return true;
473 }
474 return false;
475}
476
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000477bool MipsFastISel::isTypeLegal(Type *Ty, MVT &VT) {
478 EVT evt = TLI.getValueType(Ty, true);
479 // Only handle simple types.
480 if (evt == MVT::Other || !evt.isSimple())
Reed Kotler3ebdcc92014-09-30 16:30:13 +0000481 return false;
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000482 VT = evt.getSimpleVT();
483
484 // Handle all legal types, i.e. a register that will directly hold this
485 // value.
486 return TLI.isTypeLegal(VT);
Reed Kotler3ebdcc92014-09-30 16:30:13 +0000487}
488
Reed Kotler07d3a2f2015-03-09 16:28:10 +0000489bool MipsFastISel::isTypeSupported(Type *Ty, MVT &VT) {
490 if (Ty->isVectorTy())
491 return false;
492
493 if (isTypeLegal(Ty, VT))
494 return true;
495
496 // If this is a type than can be sign or zero-extended to a basic operation
497 // go ahead and accept it now.
498 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
499 return true;
500
501 return false;
502}
503
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000504bool MipsFastISel::isLoadTypeLegal(Type *Ty, MVT &VT) {
505 if (isTypeLegal(Ty, VT))
Reed Kotler62de6b92014-10-11 00:55:18 +0000506 return true;
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000507 // We will extend this in a later patch:
508 // If this is a type than can be sign or zero-extended to a basic operation
509 // go ahead and accept it now.
510 if (VT == MVT::i8 || VT == MVT::i16)
511 return true;
Reed Kotler62de6b92014-10-11 00:55:18 +0000512 return false;
513}
Reed Kotler62de6b92014-10-11 00:55:18 +0000514// Because of how EmitCmp is called with fast-isel, you can
Reed Kotler497311a2014-10-10 17:39:51 +0000515// end up with redundant "andi" instructions after the sequences emitted below.
516// We should try and solve this issue in the future.
517//
Reed Kotlera562b462014-10-13 21:46:41 +0000518bool MipsFastISel::emitCmp(unsigned ResultReg, const CmpInst *CI) {
Reed Kotler62de6b92014-10-11 00:55:18 +0000519 const Value *Left = CI->getOperand(0), *Right = CI->getOperand(1);
Reed Kotler497311a2014-10-10 17:39:51 +0000520 bool IsUnsigned = CI->isUnsigned();
Reed Kotler497311a2014-10-10 17:39:51 +0000521 unsigned LeftReg = getRegEnsuringSimpleIntegerWidening(Left, IsUnsigned);
522 if (LeftReg == 0)
523 return false;
524 unsigned RightReg = getRegEnsuringSimpleIntegerWidening(Right, IsUnsigned);
525 if (RightReg == 0)
526 return false;
Reed Kotler1f64eca2014-10-10 20:46:28 +0000527 CmpInst::Predicate P = CI->getPredicate();
Reed Kotler62de6b92014-10-11 00:55:18 +0000528
Reed Kotler1f64eca2014-10-10 20:46:28 +0000529 switch (P) {
Reed Kotler497311a2014-10-10 17:39:51 +0000530 default:
531 return false;
532 case CmpInst::ICMP_EQ: {
533 unsigned TempReg = createResultReg(&Mips::GPR32RegClass);
Reed Kotlera562b462014-10-13 21:46:41 +0000534 emitInst(Mips::XOR, TempReg).addReg(LeftReg).addReg(RightReg);
535 emitInst(Mips::SLTiu, ResultReg).addReg(TempReg).addImm(1);
Reed Kotler497311a2014-10-10 17:39:51 +0000536 break;
537 }
538 case CmpInst::ICMP_NE: {
539 unsigned TempReg = createResultReg(&Mips::GPR32RegClass);
Reed Kotlera562b462014-10-13 21:46:41 +0000540 emitInst(Mips::XOR, TempReg).addReg(LeftReg).addReg(RightReg);
541 emitInst(Mips::SLTu, ResultReg).addReg(Mips::ZERO).addReg(TempReg);
Reed Kotler497311a2014-10-10 17:39:51 +0000542 break;
543 }
544 case CmpInst::ICMP_UGT: {
Reed Kotlera562b462014-10-13 21:46:41 +0000545 emitInst(Mips::SLTu, ResultReg).addReg(RightReg).addReg(LeftReg);
Reed Kotler497311a2014-10-10 17:39:51 +0000546 break;
547 }
548 case CmpInst::ICMP_ULT: {
Reed Kotlera562b462014-10-13 21:46:41 +0000549 emitInst(Mips::SLTu, ResultReg).addReg(LeftReg).addReg(RightReg);
Reed Kotler497311a2014-10-10 17:39:51 +0000550 break;
551 }
552 case CmpInst::ICMP_UGE: {
553 unsigned TempReg = createResultReg(&Mips::GPR32RegClass);
Reed Kotlera562b462014-10-13 21:46:41 +0000554 emitInst(Mips::SLTu, TempReg).addReg(LeftReg).addReg(RightReg);
555 emitInst(Mips::XORi, ResultReg).addReg(TempReg).addImm(1);
Reed Kotler497311a2014-10-10 17:39:51 +0000556 break;
557 }
558 case CmpInst::ICMP_ULE: {
559 unsigned TempReg = createResultReg(&Mips::GPR32RegClass);
Reed Kotlera562b462014-10-13 21:46:41 +0000560 emitInst(Mips::SLTu, TempReg).addReg(RightReg).addReg(LeftReg);
561 emitInst(Mips::XORi, ResultReg).addReg(TempReg).addImm(1);
Reed Kotler497311a2014-10-10 17:39:51 +0000562 break;
563 }
564 case CmpInst::ICMP_SGT: {
Reed Kotlera562b462014-10-13 21:46:41 +0000565 emitInst(Mips::SLT, ResultReg).addReg(RightReg).addReg(LeftReg);
Reed Kotler497311a2014-10-10 17:39:51 +0000566 break;
567 }
568 case CmpInst::ICMP_SLT: {
Reed Kotlera562b462014-10-13 21:46:41 +0000569 emitInst(Mips::SLT, ResultReg).addReg(LeftReg).addReg(RightReg);
Reed Kotler497311a2014-10-10 17:39:51 +0000570 break;
571 }
572 case CmpInst::ICMP_SGE: {
573 unsigned TempReg = createResultReg(&Mips::GPR32RegClass);
Reed Kotlera562b462014-10-13 21:46:41 +0000574 emitInst(Mips::SLT, TempReg).addReg(LeftReg).addReg(RightReg);
575 emitInst(Mips::XORi, ResultReg).addReg(TempReg).addImm(1);
Reed Kotler497311a2014-10-10 17:39:51 +0000576 break;
577 }
578 case CmpInst::ICMP_SLE: {
579 unsigned TempReg = createResultReg(&Mips::GPR32RegClass);
Reed Kotlera562b462014-10-13 21:46:41 +0000580 emitInst(Mips::SLT, TempReg).addReg(RightReg).addReg(LeftReg);
581 emitInst(Mips::XORi, ResultReg).addReg(TempReg).addImm(1);
Reed Kotler497311a2014-10-10 17:39:51 +0000582 break;
583 }
Reed Kotler1f64eca2014-10-10 20:46:28 +0000584 case CmpInst::FCMP_OEQ:
585 case CmpInst::FCMP_UNE:
586 case CmpInst::FCMP_OLT:
587 case CmpInst::FCMP_OLE:
588 case CmpInst::FCMP_OGT:
589 case CmpInst::FCMP_OGE: {
590 if (UnsupportedFPMode)
591 return false;
592 bool IsFloat = Left->getType()->isFloatTy();
593 bool IsDouble = Left->getType()->isDoubleTy();
594 if (!IsFloat && !IsDouble)
595 return false;
596 unsigned Opc, CondMovOpc;
597 switch (P) {
598 case CmpInst::FCMP_OEQ:
599 Opc = IsFloat ? Mips::C_EQ_S : Mips::C_EQ_D32;
600 CondMovOpc = Mips::MOVT_I;
601 break;
602 case CmpInst::FCMP_UNE:
603 Opc = IsFloat ? Mips::C_EQ_S : Mips::C_EQ_D32;
604 CondMovOpc = Mips::MOVF_I;
605 break;
606 case CmpInst::FCMP_OLT:
607 Opc = IsFloat ? Mips::C_OLT_S : Mips::C_OLT_D32;
608 CondMovOpc = Mips::MOVT_I;
609 break;
610 case CmpInst::FCMP_OLE:
611 Opc = IsFloat ? Mips::C_OLE_S : Mips::C_OLE_D32;
612 CondMovOpc = Mips::MOVT_I;
613 break;
614 case CmpInst::FCMP_OGT:
615 Opc = IsFloat ? Mips::C_ULE_S : Mips::C_ULE_D32;
616 CondMovOpc = Mips::MOVF_I;
617 break;
618 case CmpInst::FCMP_OGE:
619 Opc = IsFloat ? Mips::C_ULT_S : Mips::C_ULT_D32;
620 CondMovOpc = Mips::MOVF_I;
621 break;
622 default:
Chandler Carruth38811cc2014-10-10 21:07:03 +0000623 llvm_unreachable("Only switching of a subset of CCs.");
Reed Kotler1f64eca2014-10-10 20:46:28 +0000624 }
625 unsigned RegWithZero = createResultReg(&Mips::GPR32RegClass);
626 unsigned RegWithOne = createResultReg(&Mips::GPR32RegClass);
Reed Kotlera562b462014-10-13 21:46:41 +0000627 emitInst(Mips::ADDiu, RegWithZero).addReg(Mips::ZERO).addImm(0);
628 emitInst(Mips::ADDiu, RegWithOne).addReg(Mips::ZERO).addImm(1);
629 emitInst(Opc).addReg(LeftReg).addReg(RightReg).addReg(
Reed Kotler1f64eca2014-10-10 20:46:28 +0000630 Mips::FCC0, RegState::ImplicitDefine);
Reed Kotlera562b462014-10-13 21:46:41 +0000631 MachineInstrBuilder MI = emitInst(CondMovOpc, ResultReg)
Reed Kotler1f64eca2014-10-10 20:46:28 +0000632 .addReg(RegWithOne)
633 .addReg(Mips::FCC0)
634 .addReg(RegWithZero, RegState::Implicit);
635 MI->tieOperands(0, 3);
636 break;
637 }
Reed Kotler497311a2014-10-10 17:39:51 +0000638 }
Reed Kotler62de6b92014-10-11 00:55:18 +0000639 return true;
640}
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000641bool MipsFastISel::emitLoad(MVT VT, unsigned &ResultReg, Address &Addr,
642 unsigned Alignment) {
643 //
644 // more cases will be handled here in following patches.
645 //
646 unsigned Opc;
647 switch (VT.SimpleTy) {
648 case MVT::i32: {
649 ResultReg = createResultReg(&Mips::GPR32RegClass);
650 Opc = Mips::LW;
651 break;
652 }
653 case MVT::i16: {
654 ResultReg = createResultReg(&Mips::GPR32RegClass);
655 Opc = Mips::LHu;
656 break;
657 }
658 case MVT::i8: {
659 ResultReg = createResultReg(&Mips::GPR32RegClass);
660 Opc = Mips::LBu;
661 break;
662 }
663 case MVT::f32: {
664 if (UnsupportedFPMode)
665 return false;
666 ResultReg = createResultReg(&Mips::FGR32RegClass);
667 Opc = Mips::LWC1;
668 break;
669 }
670 case MVT::f64: {
671 if (UnsupportedFPMode)
672 return false;
673 ResultReg = createResultReg(&Mips::AFGR64RegClass);
674 Opc = Mips::LDC1;
675 break;
676 }
677 default:
678 return false;
679 }
Reed Kotler5fb7d8b2015-02-24 02:36:45 +0000680 if (Addr.isRegBase()) {
681 simplifyAddress(Addr);
682 emitInstLoad(Opc, ResultReg, Addr.getReg(), Addr.getOffset());
683 return true;
684 }
685 if (Addr.isFIBase()) {
686 unsigned FI = Addr.getFI();
687 unsigned Align = 4;
688 unsigned Offset = Addr.getOffset();
689 MachineFrameInfo &MFI = *MF->getFrameInfo();
690 MachineMemOperand *MMO = MF->getMachineMemOperand(
691 MachinePointerInfo::getFixedStack(FI), MachineMemOperand::MOLoad,
692 MFI.getObjectSize(FI), Align);
693 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc), ResultReg)
694 .addFrameIndex(FI)
695 .addImm(Offset)
696 .addMemOperand(MMO);
697 return true;
698 }
699 return false;
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000700}
701
702bool MipsFastISel::emitStore(MVT VT, unsigned SrcReg, Address &Addr,
703 unsigned Alignment) {
704 //
705 // more cases will be handled here in following patches.
706 //
707 unsigned Opc;
708 switch (VT.SimpleTy) {
709 case MVT::i8:
710 Opc = Mips::SB;
711 break;
712 case MVT::i16:
713 Opc = Mips::SH;
714 break;
715 case MVT::i32:
716 Opc = Mips::SW;
717 break;
718 case MVT::f32:
719 if (UnsupportedFPMode)
720 return false;
721 Opc = Mips::SWC1;
722 break;
723 case MVT::f64:
724 if (UnsupportedFPMode)
725 return false;
726 Opc = Mips::SDC1;
727 break;
728 default:
729 return false;
730 }
Reed Kotler5fb7d8b2015-02-24 02:36:45 +0000731 if (Addr.isRegBase()) {
732 simplifyAddress(Addr);
733 emitInstStore(Opc, SrcReg, Addr.getReg(), Addr.getOffset());
734 return true;
735 }
736 if (Addr.isFIBase()) {
737 unsigned FI = Addr.getFI();
738 unsigned Align = 4;
739 unsigned Offset = Addr.getOffset();
740 MachineFrameInfo &MFI = *MF->getFrameInfo();
741 MachineMemOperand *MMO = MF->getMachineMemOperand(
742 MachinePointerInfo::getFixedStack(FI), MachineMemOperand::MOLoad,
743 MFI.getObjectSize(FI), Align);
744 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Opc))
745 .addReg(SrcReg)
746 .addFrameIndex(FI)
747 .addImm(Offset)
748 .addMemOperand(MMO);
749 return true;
750 }
751 return false;
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000752}
753
Reed Kotler07d3a2f2015-03-09 16:28:10 +0000754bool MipsFastISel::selectLogicalOp(const Instruction *I) {
755 MVT VT;
756 if (!isTypeSupported(I->getType(), VT))
757 return false;
758
759 unsigned ResultReg;
760 switch (I->getOpcode()) {
761 default:
762 llvm_unreachable("Unexpected instruction.");
763 case Instruction::And:
764 ResultReg = emitLogicalOp(ISD::AND, VT, I->getOperand(0), I->getOperand(1));
765 break;
766 case Instruction::Or:
767 ResultReg = emitLogicalOp(ISD::OR, VT, I->getOperand(0), I->getOperand(1));
768 break;
769 case Instruction::Xor:
770 ResultReg = emitLogicalOp(ISD::XOR, VT, I->getOperand(0), I->getOperand(1));
771 break;
772 }
773
774 if (!ResultReg)
775 return false;
776
777 updateValueMap(I, ResultReg);
778 return true;
779}
780
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000781bool MipsFastISel::selectLoad(const Instruction *I) {
782 // Atomic loads need special handling.
783 if (cast<LoadInst>(I)->isAtomic())
784 return false;
785
786 // Verify we have a legal type before going any further.
787 MVT VT;
788 if (!isLoadTypeLegal(I->getType(), VT))
789 return false;
790
791 // See if we can handle this address.
792 Address Addr;
793 if (!computeAddress(I->getOperand(0), Addr))
794 return false;
795
796 unsigned ResultReg;
797 if (!emitLoad(VT, ResultReg, Addr, cast<LoadInst>(I)->getAlignment()))
798 return false;
799 updateValueMap(I, ResultReg);
800 return true;
801}
802
803bool MipsFastISel::selectStore(const Instruction *I) {
804 Value *Op0 = I->getOperand(0);
805 unsigned SrcReg = 0;
806
807 // Atomic stores need special handling.
808 if (cast<StoreInst>(I)->isAtomic())
809 return false;
810
811 // Verify we have a legal type before going any further.
812 MVT VT;
813 if (!isLoadTypeLegal(I->getOperand(0)->getType(), VT))
814 return false;
815
816 // Get the value to be stored into a register.
817 SrcReg = getRegForValue(Op0);
818 if (SrcReg == 0)
819 return false;
820
821 // See if we can handle this address.
822 Address Addr;
823 if (!computeAddress(I->getOperand(1), Addr))
824 return false;
825
826 if (!emitStore(VT, SrcReg, Addr, cast<StoreInst>(I)->getAlignment()))
827 return false;
828 return true;
829}
830
831//
832// This can cause a redundant sltiu to be generated.
833// FIXME: try and eliminate this in a future patch.
834//
835bool MipsFastISel::selectBranch(const Instruction *I) {
836 const BranchInst *BI = cast<BranchInst>(I);
837 MachineBasicBlock *BrBB = FuncInfo.MBB;
838 //
839 // TBB is the basic block for the case where the comparison is true.
840 // FBB is the basic block for the case where the comparison is false.
841 // if (cond) goto TBB
842 // goto FBB
843 // TBB:
844 //
845 MachineBasicBlock *TBB = FuncInfo.MBBMap[BI->getSuccessor(0)];
846 MachineBasicBlock *FBB = FuncInfo.MBBMap[BI->getSuccessor(1)];
847 BI->getCondition();
848 // For now, just try the simplest case where it's fed by a compare.
849 if (const CmpInst *CI = dyn_cast<CmpInst>(BI->getCondition())) {
850 unsigned CondReg = createResultReg(&Mips::GPR32RegClass);
851 if (!emitCmp(CondReg, CI))
852 return false;
853 BuildMI(*BrBB, FuncInfo.InsertPt, DbgLoc, TII.get(Mips::BGTZ))
854 .addReg(CondReg)
855 .addMBB(TBB);
856 fastEmitBranch(FBB, DbgLoc);
857 FuncInfo.MBB->addSuccessor(TBB);
858 return true;
859 }
860 return false;
861}
Reed Kotler62de6b92014-10-11 00:55:18 +0000862
Reed Kotlera562b462014-10-13 21:46:41 +0000863bool MipsFastISel::selectCmp(const Instruction *I) {
Reed Kotler62de6b92014-10-11 00:55:18 +0000864 const CmpInst *CI = cast<CmpInst>(I);
865 unsigned ResultReg = createResultReg(&Mips::GPR32RegClass);
Reed Kotlera562b462014-10-13 21:46:41 +0000866 if (!emitCmp(ResultReg, CI))
Reed Kotler62de6b92014-10-11 00:55:18 +0000867 return false;
Reed Kotler497311a2014-10-10 17:39:51 +0000868 updateValueMap(I, ResultReg);
869 return true;
870}
871
Reed Kotlerd4ea29e2014-10-14 18:27:58 +0000872// Attempt to fast-select a floating-point extend instruction.
873bool MipsFastISel::selectFPExt(const Instruction *I) {
874 if (UnsupportedFPMode)
875 return false;
876 Value *Src = I->getOperand(0);
877 EVT SrcVT = TLI.getValueType(Src->getType(), true);
878 EVT DestVT = TLI.getValueType(I->getType(), true);
879
880 if (SrcVT != MVT::f32 || DestVT != MVT::f64)
881 return false;
882
883 unsigned SrcReg =
884 getRegForValue(Src); // his must be a 32 bit floating point register class
885 // maybe we should handle this differently
886 if (!SrcReg)
887 return false;
888
889 unsigned DestReg = createResultReg(&Mips::AFGR64RegClass);
890 emitInst(Mips::CVT_D32_S, DestReg).addReg(SrcReg);
891 updateValueMap(I, DestReg);
892 return true;
893}
894
895// Attempt to fast-select a floating-point truncate instruction.
896bool MipsFastISel::selectFPTrunc(const Instruction *I) {
897 if (UnsupportedFPMode)
898 return false;
899 Value *Src = I->getOperand(0);
900 EVT SrcVT = TLI.getValueType(Src->getType(), true);
901 EVT DestVT = TLI.getValueType(I->getType(), true);
902
903 if (SrcVT != MVT::f64 || DestVT != MVT::f32)
904 return false;
905
906 unsigned SrcReg = getRegForValue(Src);
907 if (!SrcReg)
908 return false;
909
910 unsigned DestReg = createResultReg(&Mips::FGR32RegClass);
911 if (!DestReg)
912 return false;
913
914 emitInst(Mips::CVT_S_D32, DestReg).addReg(SrcReg);
915 updateValueMap(I, DestReg);
916 return true;
917}
918
919// Attempt to fast-select a floating-point-to-integer conversion.
920bool MipsFastISel::selectFPToInt(const Instruction *I, bool IsSigned) {
921 if (UnsupportedFPMode)
922 return false;
923 MVT DstVT, SrcVT;
924 if (!IsSigned)
925 return false; // We don't handle this case yet. There is no native
926 // instruction for this but it can be synthesized.
927 Type *DstTy = I->getType();
928 if (!isTypeLegal(DstTy, DstVT))
929 return false;
930
931 if (DstVT != MVT::i32)
932 return false;
933
934 Value *Src = I->getOperand(0);
935 Type *SrcTy = Src->getType();
936 if (!isTypeLegal(SrcTy, SrcVT))
937 return false;
938
939 if (SrcVT != MVT::f32 && SrcVT != MVT::f64)
940 return false;
941
942 unsigned SrcReg = getRegForValue(Src);
943 if (SrcReg == 0)
944 return false;
945
946 // Determine the opcode for the conversion, which takes place
947 // entirely within FPRs.
948 unsigned DestReg = createResultReg(&Mips::GPR32RegClass);
949 unsigned TempReg = createResultReg(&Mips::FGR32RegClass);
950 unsigned Opc;
951
952 if (SrcVT == MVT::f32)
953 Opc = Mips::TRUNC_W_S;
954 else
955 Opc = Mips::TRUNC_W_D32;
956
957 // Generate the convert.
958 emitInst(Opc, TempReg).addReg(SrcReg);
959
960 emitInst(Mips::MFC1, DestReg).addReg(TempReg);
961
962 updateValueMap(I, DestReg);
963 return true;
964}
965//
Reed Kotlerd5c41962014-11-13 23:37:45 +0000966bool MipsFastISel::processCallArgs(CallLoweringInfo &CLI,
967 SmallVectorImpl<MVT> &OutVTs,
968 unsigned &NumBytes) {
969 CallingConv::ID CC = CLI.CallConv;
970 SmallVector<CCValAssign, 16> ArgLocs;
971 CCState CCInfo(CC, false, *FuncInfo.MF, ArgLocs, *Context);
972 CCInfo.AnalyzeCallOperands(OutVTs, CLI.OutFlags, CCAssignFnForCall(CC));
973 // Get a count of how many bytes are to be pushed on the stack.
974 NumBytes = CCInfo.getNextStackOffset();
975 // This is the minimum argument area used for A0-A3.
976 if (NumBytes < 16)
977 NumBytes = 16;
978
979 emitInst(Mips::ADJCALLSTACKDOWN).addImm(16);
980 // Process the args.
981 MVT firstMVT;
982 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
983 CCValAssign &VA = ArgLocs[i];
984 const Value *ArgVal = CLI.OutVals[VA.getValNo()];
985 MVT ArgVT = OutVTs[VA.getValNo()];
986
987 if (i == 0) {
988 firstMVT = ArgVT;
989 if (ArgVT == MVT::f32) {
990 VA.convertToReg(Mips::F12);
991 } else if (ArgVT == MVT::f64) {
992 VA.convertToReg(Mips::D6);
993 }
994 } else if (i == 1) {
995 if ((firstMVT == MVT::f32) || (firstMVT == MVT::f64)) {
996 if (ArgVT == MVT::f32) {
997 VA.convertToReg(Mips::F14);
998 } else if (ArgVT == MVT::f64) {
999 VA.convertToReg(Mips::D7);
1000 }
1001 }
1002 }
Vasileios Kalintirisb48c9052015-05-12 12:29:17 +00001003 if (((ArgVT == MVT::i32) || (ArgVT == MVT::f32) || (ArgVT == MVT::i16) ||
1004 (ArgVT == MVT::i8)) &&
1005 VA.isMemLoc()) {
Reed Kotlerd5c41962014-11-13 23:37:45 +00001006 switch (VA.getLocMemOffset()) {
1007 case 0:
1008 VA.convertToReg(Mips::A0);
1009 break;
1010 case 4:
1011 VA.convertToReg(Mips::A1);
1012 break;
1013 case 8:
1014 VA.convertToReg(Mips::A2);
1015 break;
1016 case 12:
1017 VA.convertToReg(Mips::A3);
1018 break;
1019 default:
1020 break;
1021 }
1022 }
1023 unsigned ArgReg = getRegForValue(ArgVal);
1024 if (!ArgReg)
1025 return false;
1026
1027 // Handle arg promotion: SExt, ZExt, AExt.
1028 switch (VA.getLocInfo()) {
1029 case CCValAssign::Full:
1030 break;
1031 case CCValAssign::AExt:
1032 case CCValAssign::SExt: {
1033 MVT DestVT = VA.getLocVT();
1034 MVT SrcVT = ArgVT;
1035 ArgReg = emitIntExt(SrcVT, ArgReg, DestVT, /*isZExt=*/false);
1036 if (!ArgReg)
1037 return false;
1038 break;
1039 }
1040 case CCValAssign::ZExt: {
1041 MVT DestVT = VA.getLocVT();
1042 MVT SrcVT = ArgVT;
1043 ArgReg = emitIntExt(SrcVT, ArgReg, DestVT, /*isZExt=*/true);
1044 if (!ArgReg)
1045 return false;
1046 break;
1047 }
1048 default:
1049 llvm_unreachable("Unknown arg promotion!");
1050 }
1051
1052 // Now copy/store arg to correct locations.
1053 if (VA.isRegLoc() && !VA.needsCustom()) {
1054 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1055 TII.get(TargetOpcode::COPY), VA.getLocReg()).addReg(ArgReg);
1056 CLI.OutRegs.push_back(VA.getLocReg());
1057 } else if (VA.needsCustom()) {
1058 llvm_unreachable("Mips does not use custom args.");
1059 return false;
1060 } else {
1061 //
1062 // FIXME: This path will currently return false. It was copied
1063 // from the AArch64 port and should be essentially fine for Mips too.
1064 // The work to finish up this path will be done in a follow-on patch.
1065 //
1066 assert(VA.isMemLoc() && "Assuming store on stack.");
1067 // Don't emit stores for undef values.
1068 if (isa<UndefValue>(ArgVal))
1069 continue;
1070
1071 // Need to store on the stack.
1072 // FIXME: This alignment is incorrect but this path is disabled
1073 // for now (will return false). We need to determine the right alignment
1074 // based on the normal alignment for the underlying machine type.
1075 //
1076 unsigned ArgSize = RoundUpToAlignment(ArgVT.getSizeInBits(), 4);
1077
1078 unsigned BEAlign = 0;
1079 if (ArgSize < 8 && !Subtarget->isLittle())
1080 BEAlign = 8 - ArgSize;
1081
1082 Address Addr;
1083 Addr.setKind(Address::RegBase);
1084 Addr.setReg(Mips::SP);
1085 Addr.setOffset(VA.getLocMemOffset() + BEAlign);
1086
1087 unsigned Alignment = DL.getABITypeAlignment(ArgVal->getType());
1088 MachineMemOperand *MMO = FuncInfo.MF->getMachineMemOperand(
1089 MachinePointerInfo::getStack(Addr.getOffset()),
1090 MachineMemOperand::MOStore, ArgVT.getStoreSize(), Alignment);
1091 (void)(MMO);
1092 // if (!emitStore(ArgVT, ArgReg, Addr, MMO))
1093 return false; // can't store on the stack yet.
1094 }
1095 }
1096
1097 return true;
1098}
1099
1100bool MipsFastISel::finishCall(CallLoweringInfo &CLI, MVT RetVT,
1101 unsigned NumBytes) {
1102 CallingConv::ID CC = CLI.CallConv;
1103 emitInst(Mips::ADJCALLSTACKUP).addImm(16);
1104 if (RetVT != MVT::isVoid) {
1105 SmallVector<CCValAssign, 16> RVLocs;
1106 CCState CCInfo(CC, false, *FuncInfo.MF, RVLocs, *Context);
1107 CCInfo.AnalyzeCallResult(RetVT, RetCC_Mips);
1108
1109 // Only handle a single return value.
1110 if (RVLocs.size() != 1)
1111 return false;
1112 // Copy all of the result registers out of their specified physreg.
1113 MVT CopyVT = RVLocs[0].getValVT();
1114 // Special handling for extended integers.
1115 if (RetVT == MVT::i1 || RetVT == MVT::i8 || RetVT == MVT::i16)
1116 CopyVT = MVT::i32;
1117
1118 unsigned ResultReg = createResultReg(TLI.getRegClassFor(CopyVT));
Vasileios Kalintiris1249e742015-04-29 14:17:14 +00001119 if (!ResultReg)
1120 return false;
Reed Kotlerd5c41962014-11-13 23:37:45 +00001121 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1122 TII.get(TargetOpcode::COPY),
1123 ResultReg).addReg(RVLocs[0].getLocReg());
1124 CLI.InRegs.push_back(RVLocs[0].getLocReg());
1125
1126 CLI.ResultReg = ResultReg;
1127 CLI.NumResultRegs = 1;
1128 }
1129 return true;
1130}
1131
1132bool MipsFastISel::fastLowerCall(CallLoweringInfo &CLI) {
1133 CallingConv::ID CC = CLI.CallConv;
1134 bool IsTailCall = CLI.IsTailCall;
1135 bool IsVarArg = CLI.IsVarArg;
1136 const Value *Callee = CLI.Callee;
1137 // const char *SymName = CLI.SymName;
1138
1139 // Allow SelectionDAG isel to handle tail calls.
1140 if (IsTailCall)
1141 return false;
1142
1143 // Let SDISel handle vararg functions.
1144 if (IsVarArg)
1145 return false;
1146
1147 // FIXME: Only handle *simple* calls for now.
1148 MVT RetVT;
1149 if (CLI.RetTy->isVoidTy())
1150 RetVT = MVT::isVoid;
Vasileios Kalintiris1249e742015-04-29 14:17:14 +00001151 else if (!isTypeSupported(CLI.RetTy, RetVT))
Reed Kotlerd5c41962014-11-13 23:37:45 +00001152 return false;
1153
1154 for (auto Flag : CLI.OutFlags)
1155 if (Flag.isInReg() || Flag.isSRet() || Flag.isNest() || Flag.isByVal())
1156 return false;
1157
1158 // Set up the argument vectors.
1159 SmallVector<MVT, 16> OutVTs;
1160 OutVTs.reserve(CLI.OutVals.size());
1161
1162 for (auto *Val : CLI.OutVals) {
1163 MVT VT;
1164 if (!isTypeLegal(Val->getType(), VT) &&
1165 !(VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16))
1166 return false;
1167
1168 // We don't handle vector parameters yet.
1169 if (VT.isVector() || VT.getSizeInBits() > 64)
1170 return false;
1171
1172 OutVTs.push_back(VT);
1173 }
1174
1175 Address Addr;
1176 if (!computeCallAddress(Callee, Addr))
1177 return false;
1178
1179 // Handle the arguments now that we've gotten them.
1180 unsigned NumBytes;
1181 if (!processCallArgs(CLI, OutVTs, NumBytes))
1182 return false;
1183
1184 // Issue the call.
1185 unsigned DestAddress = materializeGV(Addr.getGlobalValue(), MVT::i32);
1186 emitInst(TargetOpcode::COPY, Mips::T9).addReg(DestAddress);
1187 MachineInstrBuilder MIB =
1188 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(Mips::JALR),
1189 Mips::RA).addReg(Mips::T9);
1190
1191 // Add implicit physical register uses to the call.
1192 for (auto Reg : CLI.OutRegs)
1193 MIB.addReg(Reg, RegState::Implicit);
1194
1195 // Add a register mask with the call-preserved registers.
1196 // Proper defs for return values will be added by setPhysRegsDeadExcept().
Eric Christopher9deb75d2015-03-11 22:42:13 +00001197 MIB.addRegMask(TRI.getCallPreservedMask(*FuncInfo.MF, CC));
Reed Kotlerd5c41962014-11-13 23:37:45 +00001198
1199 CLI.Call = MIB;
1200
Reed Kotlerd5c41962014-11-13 23:37:45 +00001201 // Finish off the call including any return values.
1202 return finishCall(CLI, RetVT, NumBytes);
1203}
1204
Reed Kotlerd4ea29e2014-10-14 18:27:58 +00001205bool MipsFastISel::selectRet(const Instruction *I) {
Reed Kotleraa150ed2015-02-12 21:05:12 +00001206 const Function &F = *I->getParent()->getParent();
Reed Kotlerd4ea29e2014-10-14 18:27:58 +00001207 const ReturnInst *Ret = cast<ReturnInst>(I);
1208
1209 if (!FuncInfo.CanLowerReturn)
1210 return false;
Reed Kotleraa150ed2015-02-12 21:05:12 +00001211
1212 // Build a list of return value registers.
1213 SmallVector<unsigned, 4> RetRegs;
1214
Reed Kotlerd4ea29e2014-10-14 18:27:58 +00001215 if (Ret->getNumOperands() > 0) {
Reed Kotleraa150ed2015-02-12 21:05:12 +00001216 CallingConv::ID CC = F.getCallingConv();
1217 SmallVector<ISD::OutputArg, 4> Outs;
1218 GetReturnInfo(F.getReturnType(), F.getAttributes(), Outs, TLI);
1219 // Analyze operands of the call, assigning locations to each operand.
1220 SmallVector<CCValAssign, 16> ValLocs;
1221 MipsCCState CCInfo(CC, F.isVarArg(), *FuncInfo.MF, ValLocs,
1222 I->getContext());
1223 CCAssignFn *RetCC = RetCC_Mips;
1224 CCInfo.AnalyzeReturn(Outs, RetCC);
1225
1226 // Only handle a single return value for now.
1227 if (ValLocs.size() != 1)
1228 return false;
1229
1230 CCValAssign &VA = ValLocs[0];
1231 const Value *RV = Ret->getOperand(0);
1232
1233 // Don't bother handling odd stuff for now.
1234 if ((VA.getLocInfo() != CCValAssign::Full) &&
1235 (VA.getLocInfo() != CCValAssign::BCvt))
1236 return false;
1237
1238 // Only handle register returns for now.
1239 if (!VA.isRegLoc())
1240 return false;
1241
1242 unsigned Reg = getRegForValue(RV);
1243 if (Reg == 0)
1244 return false;
1245
1246 unsigned SrcReg = Reg + VA.getValNo();
1247 unsigned DestReg = VA.getLocReg();
1248 // Avoid a cross-class copy. This is very unlikely.
1249 if (!MRI.getRegClass(SrcReg)->contains(DestReg))
1250 return false;
1251
1252 EVT RVEVT = TLI.getValueType(RV->getType());
1253 if (!RVEVT.isSimple())
1254 return false;
1255
1256 if (RVEVT.isVector())
1257 return false;
1258
1259 MVT RVVT = RVEVT.getSimpleVT();
1260 if (RVVT == MVT::f128)
1261 return false;
1262
1263 MVT DestVT = VA.getValVT();
1264 // Special handling for extended integers.
1265 if (RVVT != DestVT) {
1266 if (RVVT != MVT::i1 && RVVT != MVT::i8 && RVVT != MVT::i16)
1267 return false;
1268
Vasileios Kalintiris1249e742015-04-29 14:17:14 +00001269 if (Outs[0].Flags.isZExt() || Outs[0].Flags.isSExt()) {
1270 bool IsZExt = Outs[0].Flags.isZExt();
1271 SrcReg = emitIntExt(RVVT, SrcReg, DestVT, IsZExt);
1272 if (SrcReg == 0)
1273 return false;
1274 }
Reed Kotleraa150ed2015-02-12 21:05:12 +00001275 }
1276
1277 // Make the copy.
1278 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1279 TII.get(TargetOpcode::COPY), DestReg).addReg(SrcReg);
1280
1281 // Add register to return instruction.
1282 RetRegs.push_back(VA.getLocReg());
Reed Kotlerd4ea29e2014-10-14 18:27:58 +00001283 }
Reed Kotleraa150ed2015-02-12 21:05:12 +00001284 MachineInstrBuilder MIB = emitInst(Mips::RetRA);
1285 for (unsigned i = 0, e = RetRegs.size(); i != e; ++i)
1286 MIB.addReg(RetRegs[i], RegState::Implicit);
Reed Kotlerd4ea29e2014-10-14 18:27:58 +00001287 return true;
1288}
1289
1290bool MipsFastISel::selectTrunc(const Instruction *I) {
1291 // The high bits for a type smaller than the register size are assumed to be
1292 // undefined.
1293 Value *Op = I->getOperand(0);
1294
1295 EVT SrcVT, DestVT;
1296 SrcVT = TLI.getValueType(Op->getType(), true);
1297 DestVT = TLI.getValueType(I->getType(), true);
1298
1299 if (SrcVT != MVT::i32 && SrcVT != MVT::i16 && SrcVT != MVT::i8)
1300 return false;
1301 if (DestVT != MVT::i16 && DestVT != MVT::i8 && DestVT != MVT::i1)
1302 return false;
1303
1304 unsigned SrcReg = getRegForValue(Op);
1305 if (!SrcReg)
1306 return false;
1307
1308 // Because the high bits are undefined, a truncate doesn't generate
1309 // any code.
1310 updateValueMap(I, SrcReg);
1311 return true;
1312}
1313bool MipsFastISel::selectIntExt(const Instruction *I) {
1314 Type *DestTy = I->getType();
1315 Value *Src = I->getOperand(0);
1316 Type *SrcTy = Src->getType();
1317
1318 bool isZExt = isa<ZExtInst>(I);
1319 unsigned SrcReg = getRegForValue(Src);
1320 if (!SrcReg)
1321 return false;
1322
1323 EVT SrcEVT, DestEVT;
1324 SrcEVT = TLI.getValueType(SrcTy, true);
1325 DestEVT = TLI.getValueType(DestTy, true);
1326 if (!SrcEVT.isSimple())
1327 return false;
1328 if (!DestEVT.isSimple())
1329 return false;
1330
1331 MVT SrcVT = SrcEVT.getSimpleVT();
1332 MVT DestVT = DestEVT.getSimpleVT();
1333 unsigned ResultReg = createResultReg(&Mips::GPR32RegClass);
1334
1335 if (!emitIntExt(SrcVT, SrcReg, DestVT, ResultReg, isZExt))
1336 return false;
1337 updateValueMap(I, ResultReg);
1338 return true;
1339}
1340bool MipsFastISel::emitIntSExt32r1(MVT SrcVT, unsigned SrcReg, MVT DestVT,
1341 unsigned DestReg) {
1342 unsigned ShiftAmt;
1343 switch (SrcVT.SimpleTy) {
1344 default:
1345 return false;
1346 case MVT::i8:
1347 ShiftAmt = 24;
1348 break;
1349 case MVT::i16:
1350 ShiftAmt = 16;
1351 break;
1352 }
1353 unsigned TempReg = createResultReg(&Mips::GPR32RegClass);
1354 emitInst(Mips::SLL, TempReg).addReg(SrcReg).addImm(ShiftAmt);
1355 emitInst(Mips::SRA, DestReg).addReg(TempReg).addImm(ShiftAmt);
1356 return true;
1357}
1358
1359bool MipsFastISel::emitIntSExt32r2(MVT SrcVT, unsigned SrcReg, MVT DestVT,
1360 unsigned DestReg) {
1361 switch (SrcVT.SimpleTy) {
1362 default:
1363 return false;
1364 case MVT::i8:
1365 emitInst(Mips::SEB, DestReg).addReg(SrcReg);
1366 break;
1367 case MVT::i16:
1368 emitInst(Mips::SEH, DestReg).addReg(SrcReg);
1369 break;
1370 }
1371 return true;
1372}
1373
1374bool MipsFastISel::emitIntSExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
1375 unsigned DestReg) {
1376 if ((DestVT != MVT::i32) && (DestVT != MVT::i16))
1377 return false;
1378 if (Subtarget->hasMips32r2())
1379 return emitIntSExt32r2(SrcVT, SrcReg, DestVT, DestReg);
1380 return emitIntSExt32r1(SrcVT, SrcReg, DestVT, DestReg);
1381}
1382
1383bool MipsFastISel::emitIntZExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
1384 unsigned DestReg) {
1385 switch (SrcVT.SimpleTy) {
1386 default:
1387 return false;
1388 case MVT::i1:
1389 emitInst(Mips::ANDi, DestReg).addReg(SrcReg).addImm(1);
1390 break;
1391 case MVT::i8:
1392 emitInst(Mips::ANDi, DestReg).addReg(SrcReg).addImm(0xff);
1393 break;
1394 case MVT::i16:
1395 emitInst(Mips::ANDi, DestReg).addReg(SrcReg).addImm(0xffff);
Reed Kotlerd5c41962014-11-13 23:37:45 +00001396 break;
Reed Kotlerd4ea29e2014-10-14 18:27:58 +00001397 }
1398 return true;
1399}
1400
1401bool MipsFastISel::emitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
1402 unsigned DestReg, bool IsZExt) {
Vasileios Kalintiris1202f362015-04-24 13:48:19 +00001403 // FastISel does not have plumbing to deal with extensions where the SrcVT or
1404 // DestVT are odd things, so test to make sure that they are both types we can
1405 // handle (i1/i8/i16/i32 for SrcVT and i8/i16/i32/i64 for DestVT), otherwise
1406 // bail out to SelectionDAG.
1407 if (((DestVT != MVT::i8) && (DestVT != MVT::i16) && (DestVT != MVT::i32)) ||
1408 ((SrcVT != MVT::i1) && (SrcVT != MVT::i8) && (SrcVT != MVT::i16)))
1409 return false;
Reed Kotlerd4ea29e2014-10-14 18:27:58 +00001410 if (IsZExt)
1411 return emitIntZExt(SrcVT, SrcReg, DestVT, DestReg);
1412 return emitIntSExt(SrcVT, SrcReg, DestVT, DestReg);
1413}
Reed Kotlerd5c41962014-11-13 23:37:45 +00001414
1415unsigned MipsFastISel::emitIntExt(MVT SrcVT, unsigned SrcReg, MVT DestVT,
1416 bool isZExt) {
1417 unsigned DestReg = createResultReg(&Mips::GPR32RegClass);
Reed Kotleraa150ed2015-02-12 21:05:12 +00001418 bool Success = emitIntExt(SrcVT, SrcReg, DestVT, DestReg, isZExt);
1419 return Success ? DestReg : 0;
Reed Kotlerd5c41962014-11-13 23:37:45 +00001420}
1421
Vasileios Kalintiris7a6b1872015-04-27 13:28:05 +00001422bool MipsFastISel::selectShift(const Instruction *I) {
1423 MVT RetVT;
1424
1425 if (!isTypeSupported(I->getType(), RetVT))
1426 return false;
1427
1428 unsigned ResultReg = createResultReg(&Mips::GPR32RegClass);
1429 if (!ResultReg)
1430 return false;
1431
1432 unsigned Opcode = I->getOpcode();
1433 const Value *Op0 = I->getOperand(0);
1434 unsigned Op0Reg = getRegForValue(Op0);
1435 if (!Op0Reg)
1436 return false;
1437
1438 // If AShr or LShr, then we need to make sure the operand0 is sign extended.
1439 if (Opcode == Instruction::AShr || Opcode == Instruction::LShr) {
1440 unsigned TempReg = createResultReg(&Mips::GPR32RegClass);
1441 if (!TempReg)
1442 return false;
1443
1444 MVT Op0MVT = TLI.getValueType(Op0->getType(), true).getSimpleVT();
1445 bool IsZExt = Opcode == Instruction::LShr;
1446 if (!emitIntExt(Op0MVT, Op0Reg, MVT::i32, TempReg, IsZExt))
1447 return false;
1448
1449 Op0Reg = TempReg;
1450 }
1451
1452 if (const auto *C = dyn_cast<ConstantInt>(I->getOperand(1))) {
1453 uint64_t ShiftVal = C->getZExtValue();
1454
1455 switch (Opcode) {
1456 default:
1457 llvm_unreachable("Unexpected instruction.");
1458 case Instruction::Shl:
1459 Opcode = Mips::SLL;
1460 break;
1461 case Instruction::AShr:
1462 Opcode = Mips::SRA;
1463 break;
1464 case Instruction::LShr:
1465 Opcode = Mips::SRL;
1466 break;
1467 }
1468
1469 emitInst(Opcode, ResultReg).addReg(Op0Reg).addImm(ShiftVal);
1470 updateValueMap(I, ResultReg);
1471 return true;
1472 }
1473
1474 unsigned Op1Reg = getRegForValue(I->getOperand(1));
1475 if (!Op1Reg)
1476 return false;
1477
1478 switch (Opcode) {
1479 default:
1480 llvm_unreachable("Unexpected instruction.");
1481 case Instruction::Shl:
1482 Opcode = Mips::SLLV;
1483 break;
1484 case Instruction::AShr:
1485 Opcode = Mips::SRAV;
1486 break;
1487 case Instruction::LShr:
1488 Opcode = Mips::SRLV;
1489 break;
1490 }
1491
1492 emitInst(Opcode, ResultReg).addReg(Op0Reg).addReg(Op1Reg);
1493 updateValueMap(I, ResultReg);
1494 return true;
1495}
1496
Juergen Ributzka5b8bb4d2014-09-03 20:56:52 +00001497bool MipsFastISel::fastSelectInstruction(const Instruction *I) {
Reed Kotler67077b32014-04-29 17:57:50 +00001498 if (!TargetSupported)
1499 return false;
1500 switch (I->getOpcode()) {
1501 default:
1502 break;
Reed Kotler9fe3bfd2014-06-16 22:05:47 +00001503 case Instruction::Load:
Reed Kotlera562b462014-10-13 21:46:41 +00001504 return selectLoad(I);
Reed Kotlerbab3f232014-05-01 20:39:21 +00001505 case Instruction::Store:
Reed Kotlera562b462014-10-13 21:46:41 +00001506 return selectStore(I);
Vasileios Kalintiris7a6b1872015-04-27 13:28:05 +00001507 case Instruction::Shl:
1508 case Instruction::LShr:
1509 case Instruction::AShr:
1510 return selectShift(I);
Reed Kotler07d3a2f2015-03-09 16:28:10 +00001511 case Instruction::And:
1512 case Instruction::Or:
1513 case Instruction::Xor:
1514 return selectLogicalOp(I);
Reed Kotler62de6b92014-10-11 00:55:18 +00001515 case Instruction::Br:
Reed Kotlera562b462014-10-13 21:46:41 +00001516 return selectBranch(I);
Reed Kotler67077b32014-04-29 17:57:50 +00001517 case Instruction::Ret:
Reed Kotlera562b462014-10-13 21:46:41 +00001518 return selectRet(I);
Reed Kotler3ebdcc92014-09-30 16:30:13 +00001519 case Instruction::Trunc:
Reed Kotlera562b462014-10-13 21:46:41 +00001520 return selectTrunc(I);
Reed Kotler3ebdcc92014-09-30 16:30:13 +00001521 case Instruction::ZExt:
1522 case Instruction::SExt:
Reed Kotlera562b462014-10-13 21:46:41 +00001523 return selectIntExt(I);
Reed Kotlerb9dc2482014-10-01 18:47:02 +00001524 case Instruction::FPTrunc:
Reed Kotlera562b462014-10-13 21:46:41 +00001525 return selectFPTrunc(I);
Reed Kotler3ebdcc92014-09-30 16:30:13 +00001526 case Instruction::FPExt:
Reed Kotlera562b462014-10-13 21:46:41 +00001527 return selectFPExt(I);
Reed Kotler12f94882014-10-10 17:00:46 +00001528 case Instruction::FPToSI:
Reed Kotlera562b462014-10-13 21:46:41 +00001529 return selectFPToInt(I, /*isSigned*/ true);
Reed Kotler12f94882014-10-10 17:00:46 +00001530 case Instruction::FPToUI:
Reed Kotlera562b462014-10-13 21:46:41 +00001531 return selectFPToInt(I, /*isSigned*/ false);
Reed Kotler497311a2014-10-10 17:39:51 +00001532 case Instruction::ICmp:
1533 case Instruction::FCmp:
Reed Kotlera562b462014-10-13 21:46:41 +00001534 return selectCmp(I);
Reed Kotler67077b32014-04-29 17:57:50 +00001535 }
1536 return false;
1537}
Reed Kotler720c5ca2014-04-17 22:15:34 +00001538
Reed Kotlerd4ea29e2014-10-14 18:27:58 +00001539unsigned MipsFastISel::getRegEnsuringSimpleIntegerWidening(const Value *V,
1540 bool IsUnsigned) {
1541 unsigned VReg = getRegForValue(V);
1542 if (VReg == 0)
Reed Kotler12f94882014-10-10 17:00:46 +00001543 return 0;
Reed Kotlerd4ea29e2014-10-14 18:27:58 +00001544 MVT VMVT = TLI.getValueType(V->getType(), true).getSimpleVT();
1545 if ((VMVT == MVT::i8) || (VMVT == MVT::i16)) {
1546 unsigned TempReg = createResultReg(&Mips::GPR32RegClass);
1547 if (!emitIntExt(VMVT, VReg, MVT::i32, TempReg, IsUnsigned))
1548 return 0;
1549 VReg = TempReg;
Reed Kotler063d4fb2014-06-10 16:45:44 +00001550 }
Reed Kotlerd4ea29e2014-10-14 18:27:58 +00001551 return VReg;
Reed Kotlerbab3f232014-05-01 20:39:21 +00001552}
1553
Reed Kotler5fb7d8b2015-02-24 02:36:45 +00001554void MipsFastISel::simplifyAddress(Address &Addr) {
1555 if (!isInt<16>(Addr.getOffset())) {
1556 unsigned TempReg =
Reed Kotler07d3a2f2015-03-09 16:28:10 +00001557 materialize32BitInt(Addr.getOffset(), &Mips::GPR32RegClass);
Reed Kotler5fb7d8b2015-02-24 02:36:45 +00001558 unsigned DestReg = createResultReg(&Mips::GPR32RegClass);
1559 emitInst(Mips::ADDu, DestReg).addReg(TempReg).addReg(Addr.getReg());
1560 Addr.setReg(DestReg);
1561 Addr.setOffset(0);
1562 }
1563}
1564
Reed Kotler720c5ca2014-04-17 22:15:34 +00001565namespace llvm {
1566FastISel *Mips::createFastISel(FunctionLoweringInfo &funcInfo,
1567 const TargetLibraryInfo *libInfo) {
1568 return new MipsFastISel(funcInfo, libInfo);
1569}
1570}