Matt Arsenault | 0534f4a | 2016-06-24 06:58:01 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=GCN %s |
| 2 | ; RUN: llc -march=amdgcn -verify-machineinstrs -O0 < %s |
| 3 | |
| 4 | ; GCN-LABEL: {{^}}test_loop: |
Kyle Butt | 7fbec9b | 2017-02-15 19:49:14 +0000 | [diff] [blame] | 5 | ; GCN: [[LABEL:BB[0-9+]_[0-9]+]]: ; %for.body{{$}} |
Matt Arsenault | 0534f4a | 2016-06-24 06:58:01 +0000 | [diff] [blame] | 6 | ; GCN: ds_read_b32 |
| 7 | ; GCN: ds_write_b32 |
| 8 | ; GCN: s_branch [[LABEL]] |
| 9 | ; GCN: s_endpgm |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 10 | define amdgpu_kernel void @test_loop(float addrspace(3)* %ptr, i32 %n) nounwind { |
Matt Arsenault | 0534f4a | 2016-06-24 06:58:01 +0000 | [diff] [blame] | 11 | entry: |
| 12 | %cmp = icmp eq i32 %n, -1 |
| 13 | br i1 %cmp, label %for.exit, label %for.body |
| 14 | |
| 15 | for.exit: |
| 16 | ret void |
| 17 | |
| 18 | for.body: |
| 19 | %indvar = phi i32 [ %inc, %for.body ], [ 0, %entry ] |
| 20 | %tmp = add i32 %indvar, 32 |
| 21 | %arrayidx = getelementptr float, float addrspace(3)* %ptr, i32 %tmp |
| 22 | %vecload = load float, float addrspace(3)* %arrayidx, align 4 |
| 23 | %add = fadd float %vecload, 1.0 |
| 24 | store float %add, float addrspace(3)* %arrayidx, align 8 |
| 25 | %inc = add i32 %indvar, 1 |
| 26 | br label %for.body |
| 27 | } |
| 28 | |
| 29 | ; GCN-LABEL: @loop_const_true |
| 30 | ; GCN: [[LABEL:BB[0-9+]_[0-9]+]]: |
| 31 | ; GCN: ds_read_b32 |
| 32 | ; GCN: ds_write_b32 |
| 33 | ; GCN: s_branch [[LABEL]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 34 | define amdgpu_kernel void @loop_const_true(float addrspace(3)* %ptr, i32 %n) nounwind { |
Matt Arsenault | 0534f4a | 2016-06-24 06:58:01 +0000 | [diff] [blame] | 35 | entry: |
| 36 | br label %for.body |
| 37 | |
| 38 | for.exit: |
| 39 | ret void |
| 40 | |
| 41 | for.body: |
| 42 | %indvar = phi i32 [ %inc, %for.body ], [ 0, %entry ] |
| 43 | %tmp = add i32 %indvar, 32 |
| 44 | %arrayidx = getelementptr float, float addrspace(3)* %ptr, i32 %tmp |
| 45 | %vecload = load float, float addrspace(3)* %arrayidx, align 4 |
| 46 | %add = fadd float %vecload, 1.0 |
| 47 | store float %add, float addrspace(3)* %arrayidx, align 8 |
| 48 | %inc = add i32 %indvar, 1 |
| 49 | br i1 true, label %for.body, label %for.exit |
| 50 | } |
| 51 | |
| 52 | ; GCN-LABEL: {{^}}loop_const_false: |
| 53 | ; GCN-NOT: s_branch |
| 54 | ; GCN: s_endpgm |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 55 | define amdgpu_kernel void @loop_const_false(float addrspace(3)* %ptr, i32 %n) nounwind { |
Matt Arsenault | 0534f4a | 2016-06-24 06:58:01 +0000 | [diff] [blame] | 56 | entry: |
| 57 | br label %for.body |
| 58 | |
| 59 | for.exit: |
| 60 | ret void |
| 61 | |
| 62 | ; XXX - Should there be an S_ENDPGM? |
| 63 | for.body: |
| 64 | %indvar = phi i32 [ %inc, %for.body ], [ 0, %entry ] |
| 65 | %tmp = add i32 %indvar, 32 |
| 66 | %arrayidx = getelementptr float, float addrspace(3)* %ptr, i32 %tmp |
| 67 | %vecload = load float, float addrspace(3)* %arrayidx, align 4 |
| 68 | %add = fadd float %vecload, 1.0 |
| 69 | store float %add, float addrspace(3)* %arrayidx, align 8 |
| 70 | %inc = add i32 %indvar, 1 |
| 71 | br i1 false, label %for.body, label %for.exit |
| 72 | } |
| 73 | |
| 74 | ; GCN-LABEL: {{^}}loop_const_undef: |
| 75 | ; GCN-NOT: s_branch |
| 76 | ; GCN: s_endpgm |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 77 | define amdgpu_kernel void @loop_const_undef(float addrspace(3)* %ptr, i32 %n) nounwind { |
Matt Arsenault | 0534f4a | 2016-06-24 06:58:01 +0000 | [diff] [blame] | 78 | entry: |
| 79 | br label %for.body |
| 80 | |
| 81 | for.exit: |
| 82 | ret void |
| 83 | |
| 84 | ; XXX - Should there be an s_endpgm? |
| 85 | for.body: |
| 86 | %indvar = phi i32 [ %inc, %for.body ], [ 0, %entry ] |
| 87 | %tmp = add i32 %indvar, 32 |
| 88 | %arrayidx = getelementptr float, float addrspace(3)* %ptr, i32 %tmp |
| 89 | %vecload = load float, float addrspace(3)* %arrayidx, align 4 |
| 90 | %add = fadd float %vecload, 1.0 |
| 91 | store float %add, float addrspace(3)* %arrayidx, align 8 |
| 92 | %inc = add i32 %indvar, 1 |
| 93 | br i1 undef, label %for.body, label %for.exit |
| 94 | } |
| 95 | |
| 96 | ; GCN-LABEL: {{^}}loop_arg_0: |
| 97 | ; GCN: v_and_b32_e32 v{{[0-9]+}}, 1, v{{[0-9]+}} |
Matt Arsenault | 5d8eb25 | 2016-09-30 01:50:20 +0000 | [diff] [blame] | 98 | ; GCN: v_cmp_eq_u32_e32 vcc, 1, |
Matt Arsenault | 0534f4a | 2016-06-24 06:58:01 +0000 | [diff] [blame] | 99 | |
Matt Arsenault | 0534f4a | 2016-06-24 06:58:01 +0000 | [diff] [blame] | 100 | ; GCN: [[LOOPBB:BB[0-9]+_[0-9]+]] |
Tom Stellard | 0bc6881 | 2016-11-29 00:46:46 +0000 | [diff] [blame] | 101 | ; GCN: s_add_i32 s{{[0-9]+}}, s{{[0-9]+}}, 0x80 |
| 102 | ; GCN: s_add_i32 s{{[0-9]+}}, s{{[0-9]+}}, 4 |
| 103 | |
Matt Arsenault | 0534f4a | 2016-06-24 06:58:01 +0000 | [diff] [blame] | 104 | ; GCN: s_cbranch_vccnz [[LOOPBB]] |
| 105 | ; GCN-NEXT: ; BB#2 |
| 106 | ; GCN-NEXT: s_endpgm |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 107 | define amdgpu_kernel void @loop_arg_0(float addrspace(3)* %ptr, i32 %n, i1 %cond) nounwind { |
Matt Arsenault | 0534f4a | 2016-06-24 06:58:01 +0000 | [diff] [blame] | 108 | entry: |
| 109 | br label %for.body |
| 110 | |
| 111 | for.exit: |
| 112 | ret void |
| 113 | |
| 114 | for.body: |
| 115 | %indvar = phi i32 [ %inc, %for.body ], [ 0, %entry ] |
| 116 | %tmp = add i32 %indvar, 32 |
| 117 | %arrayidx = getelementptr float, float addrspace(3)* %ptr, i32 %tmp |
| 118 | %vecload = load float, float addrspace(3)* %arrayidx, align 4 |
| 119 | %add = fadd float %vecload, 1.0 |
| 120 | store float %add, float addrspace(3)* %arrayidx, align 8 |
| 121 | %inc = add i32 %indvar, 1 |
| 122 | br i1 %cond, label %for.body, label %for.exit |
| 123 | } |