blob: 847ef87c1b2611451594df80945f04cc591c60ba [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMCallingConv.td - Calling Conventions for ARM ----*- tablegen -*-===//
Bob Wilsonea09d4a2009-04-17 20:35:10 +00002//
Bob Wilsona4c22902009-04-17 19:07:39 +00003// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bob Wilsonea09d4a2009-04-17 20:35:10 +00007//
Bob Wilsona4c22902009-04-17 19:07:39 +00008//===----------------------------------------------------------------------===//
9// This describes the calling conventions for ARM architecture.
10//===----------------------------------------------------------------------===//
11
Bob Wilsona4c22902009-04-17 19:07:39 +000012/// CCIfAlign - Match of the original alignment of the arg
13class CCIfAlign<string Align, CCAction A>:
14 CCIf<!strconcat("ArgFlags.getOrigAlign() == ", Align), A>;
15
16//===----------------------------------------------------------------------===//
17// ARM APCS Calling Convention
18//===----------------------------------------------------------------------===//
19def CC_ARM_APCS : CallingConv<[
20
Stuart Hastings67c5c3e2011-02-28 17:17:53 +000021 // Handles byval parameters.
Stuart Hastings45fe3c32011-04-20 16:47:52 +000022 CCIfByVal<CCPassByVal<4, 4>>,
Stuart Hastings67c5c3e2011-02-28 17:17:53 +000023
Chad Rosierf0055f62011-11-05 00:02:56 +000024 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Bob Wilsona4c22902009-04-17 19:07:39 +000025
Bob Wilson2e076c42009-06-22 23:27:02 +000026 // Handle all vector types as either f64 or v2f64.
27 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
28 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
29
30 // f64 and v2f64 are passed in adjacent GPRs, possibly split onto the stack
31 CCIfType<[f64, v2f64], CCCustom<"CC_ARM_APCS_Custom_f64">>,
Bob Wilsona4c22902009-04-17 19:07:39 +000032
33 CCIfType<[f32], CCBitConvertToType<i32>>,
Bob Wilson62d47d22009-04-24 16:55:25 +000034 CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>,
Bob Wilsona4c22902009-04-17 19:07:39 +000035
Bob Wilson62d47d22009-04-24 16:55:25 +000036 CCIfType<[i32], CCAssignToStack<4, 4>>,
Bob Wilson2e076c42009-06-22 23:27:02 +000037 CCIfType<[f64], CCAssignToStack<8, 4>>,
38 CCIfType<[v2f64], CCAssignToStack<16, 4>>
Bob Wilsona4c22902009-04-17 19:07:39 +000039]>;
40
41def RetCC_ARM_APCS : CallingConv<[
Chad Rosier5de1bea2011-11-08 00:03:32 +000042 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Bob Wilsona4c22902009-04-17 19:07:39 +000043 CCIfType<[f32], CCBitConvertToType<i32>>,
Bob Wilson2e076c42009-06-22 23:27:02 +000044
45 // Handle all vector types as either f64 or v2f64.
46 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
47 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
48
49 CCIfType<[f64, v2f64], CCCustom<"RetCC_ARM_APCS_Custom_f64">>,
Bob Wilsona4c22902009-04-17 19:07:39 +000050
51 CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>,
52 CCIfType<[i64], CCAssignToRegWithShadow<[R0, R2], [R1, R3]>>
53]>;
54
55//===----------------------------------------------------------------------===//
Evan Cheng08dd8c82010-10-22 18:23:05 +000056// ARM APCS Calling Convention for FastCC (when VFP2 or later is available)
57//===----------------------------------------------------------------------===//
58def FastCC_ARM_APCS : CallingConv<[
59 // Handle all vector types as either f64 or v2f64.
60 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
61 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
62
63 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
64 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
65 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
66 S9, S10, S11, S12, S13, S14, S15]>>,
Evan Cheng57add3e2014-02-11 23:49:31 +000067
Evan Chengf1f45e72014-03-04 22:56:57 +000068 // CPRCs may be allocated to co-processor registers or the stack - they
Evan Cheng57add3e2014-02-11 23:49:31 +000069 // may never be allocated to core registers.
70 CCIfType<[f32], CCAssignToStackWithShadow<4, 4, [Q0, Q1, Q2, Q3]>>,
71 CCIfType<[f64], CCAssignToStackWithShadow<8, 4, [Q0, Q1, Q2, Q3]>>,
72 CCIfType<[v2f64], CCAssignToStackWithShadow<16, 4, [Q0, Q1, Q2, Q3]>>,
73
Evan Cheng08dd8c82010-10-22 18:23:05 +000074 CCDelegateTo<CC_ARM_APCS>
75]>;
76
77def RetFastCC_ARM_APCS : CallingConv<[
78 // Handle all vector types as either f64 or v2f64.
79 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
80 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
81
82 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
83 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
84 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
85 S9, S10, S11, S12, S13, S14, S15]>>,
86 CCDelegateTo<RetCC_ARM_APCS>
87]>;
88
Eric Christopherb3322362012-08-03 00:05:53 +000089//===----------------------------------------------------------------------===//
90// ARM APCS Calling Convention for GHC
91//===----------------------------------------------------------------------===//
92
93def CC_ARM_APCS_GHC : CallingConv<[
94 // Handle all vector types as either f64 or v2f64.
95 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
96 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
97
98 CCIfType<[v2f64], CCAssignToReg<[Q4, Q5]>>,
99 CCIfType<[f64], CCAssignToReg<[D8, D9, D10, D11]>>,
100 CCIfType<[f32], CCAssignToReg<[S16, S17, S18, S19, S20, S21, S22, S23]>>,
101
102 // Promote i8/i16 arguments to i32.
103 CCIfType<[i8, i16], CCPromoteToType<i32>>,
104
105 // Pass in STG registers: Base, Sp, Hp, R1, R2, R3, R4, SpLim
106 CCIfType<[i32], CCAssignToReg<[R4, R5, R6, R7, R8, R9, R10, R11]>>
107]>;
Evan Cheng08dd8c82010-10-22 18:23:05 +0000108
109//===----------------------------------------------------------------------===//
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000110// ARM AAPCS (EABI) Calling Convention, common parts
Bob Wilsona4c22902009-04-17 19:07:39 +0000111//===----------------------------------------------------------------------===//
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000112
113def CC_ARM_AAPCS_Common : CallingConv<[
Bob Wilsona4c22902009-04-17 19:07:39 +0000114
Chad Rosierfa755302011-11-07 21:43:40 +0000115 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Bob Wilsona4c22902009-04-17 19:07:39 +0000116
117 // i64/f64 is passed in even pairs of GPRs
118 // i64 is 8-aligned i32 here, so we may need to eat R1 as a pad register
Bob Wilsone666cc52009-05-19 10:02:36 +0000119 // (and the same is true for f64 if VFP is not enabled)
Bob Wilsona4c22902009-04-17 19:07:39 +0000120 CCIfType<[i32], CCIfAlign<"8", CCAssignToRegWithShadow<[R0, R2], [R0, R1]>>>,
Stepan Dyatkovskiyf80f9512013-04-22 13:06:52 +0000121 CCIfType<[i32], CCIf<"ArgFlags.getOrigAlign() != 8",
Bob Wilsone666cc52009-05-19 10:02:36 +0000122 CCAssignToReg<[R0, R1, R2, R3]>>>,
Bob Wilsona4c22902009-04-17 19:07:39 +0000123
Oliver Stannard1dc10342014-02-07 11:19:53 +0000124 CCIfType<[i32], CCIfAlign<"8", CCAssignToStackWithShadow<4, 8, [R0, R1, R2, R3]>>>,
125 CCIfType<[i32], CCAssignToStackWithShadow<4, 4, [R0, R1, R2, R3]>>,
126 CCIfType<[f32], CCAssignToStackWithShadow<4, 4, [Q0, Q1, Q2, Q3]>>,
127 CCIfType<[f64], CCAssignToStackWithShadow<8, 8, [Q0, Q1, Q2, Q3]>>,
Tim Northovere0ccdc62015-10-28 22:46:43 +0000128 CCIfType<[v2f64], CCIfAlign<"16",
129 CCAssignToStackWithShadow<16, 16, [Q0, Q1, Q2, Q3]>>>,
Oliver Stannard1dc10342014-02-07 11:19:53 +0000130 CCIfType<[v2f64], CCAssignToStackWithShadow<16, 8, [Q0, Q1, Q2, Q3]>>
Bob Wilsona4c22902009-04-17 19:07:39 +0000131]>;
132
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000133def RetCC_ARM_AAPCS_Common : CallingConv<[
Chad Rosier5de1bea2011-11-08 00:03:32 +0000134 CCIfType<[i1, i8, i16], CCPromoteToType<i32>>,
Anton Korobeynikov5b1b5b22009-06-08 22:59:50 +0000135 CCIfType<[i32], CCAssignToReg<[R0, R1, R2, R3]>>,
Bob Wilsona4c22902009-04-17 19:07:39 +0000136 CCIfType<[i64], CCAssignToRegWithShadow<[R0, R2], [R1, R3]>>
137]>;
138
139//===----------------------------------------------------------------------===//
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000140// ARM AAPCS (EABI) Calling Convention
141//===----------------------------------------------------------------------===//
142
143def CC_ARM_AAPCS : CallingConv<[
Manman Rene201e272012-08-10 20:39:38 +0000144 // Handles byval parameters.
145 CCIfByVal<CCPassByVal<4, 4>>,
146
Renato Golin1ef7a0f2015-07-12 18:16:40 +0000147 // The 'nest' parameter, if any, is passed in R12.
148 CCIfNest<CCAssignToReg<[R12]>>,
149
Bob Wilson2e076c42009-06-22 23:27:02 +0000150 // Handle all vector types as either f64 or v2f64.
151 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
152 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
153
154 CCIfType<[f64, v2f64], CCCustom<"CC_ARM_AAPCS_Custom_f64">>,
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000155 CCIfType<[f32], CCBitConvertToType<i32>>,
156 CCDelegateTo<CC_ARM_AAPCS_Common>
157]>;
158
159def RetCC_ARM_AAPCS : CallingConv<[
Bob Wilson2e076c42009-06-22 23:27:02 +0000160 // Handle all vector types as either f64 or v2f64.
161 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
162 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
163
164 CCIfType<[f64, v2f64], CCCustom<"RetCC_ARM_AAPCS_Custom_f64">>,
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000165 CCIfType<[f32], CCBitConvertToType<i32>>,
166 CCDelegateTo<RetCC_ARM_AAPCS_Common>
167]>;
168
169//===----------------------------------------------------------------------===//
170// ARM AAPCS-VFP (EABI) Calling Convention
Evan Cheng08dd8c82010-10-22 18:23:05 +0000171// Also used for FastCC (when VFP2 or later is available)
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000172//===----------------------------------------------------------------------===//
173
174def CC_ARM_AAPCS_VFP : CallingConv<[
Manman Rend6c82702012-08-13 21:22:50 +0000175 // Handles byval parameters.
176 CCIfByVal<CCPassByVal<4, 4>>,
177
Bob Wilson2e076c42009-06-22 23:27:02 +0000178 // Handle all vector types as either f64 or v2f64.
179 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
180 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
181
Oliver Stannardc24f2172014-05-09 14:01:47 +0000182 // HFAs are passed in a contiguous block of registers, or on the stack
Tim Northovere95c5b32015-02-24 17:22:34 +0000183 CCIfConsecutiveRegs<CCCustom<"CC_ARM_AAPCS_Custom_Aggregate">>,
Oliver Stannardc24f2172014-05-09 14:01:47 +0000184
Anton Korobeynikov22ef7512009-08-05 19:04:42 +0000185 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000186 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
187 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
188 S9, S10, S11, S12, S13, S14, S15]>>,
189 CCDelegateTo<CC_ARM_AAPCS_Common>
190]>;
191
192def RetCC_ARM_AAPCS_VFP : CallingConv<[
Bob Wilson2e076c42009-06-22 23:27:02 +0000193 // Handle all vector types as either f64 or v2f64.
194 CCIfType<[v1i64, v2i32, v4i16, v8i8, v2f32], CCBitConvertToType<f64>>,
195 CCIfType<[v2i64, v4i32, v8i16, v16i8, v4f32], CCBitConvertToType<v2f64>>,
196
Anton Korobeynikov22ef7512009-08-05 19:04:42 +0000197 CCIfType<[v2f64], CCAssignToReg<[Q0, Q1, Q2, Q3]>>,
Anton Korobeynikov77d19432009-06-08 22:53:56 +0000198 CCIfType<[f64], CCAssignToReg<[D0, D1, D2, D3, D4, D5, D6, D7]>>,
199 CCIfType<[f32], CCAssignToReg<[S0, S1, S2, S3, S4, S5, S6, S7, S8,
200 S9, S10, S11, S12, S13, S14, S15]>>,
201 CCDelegateTo<RetCC_ARM_AAPCS_Common>
202]>;
Jakob Stoklund Olesenfdbb12b2012-01-17 23:09:00 +0000203
204//===----------------------------------------------------------------------===//
205// Callee-saved register lists.
206//===----------------------------------------------------------------------===//
207
Chad Rosier1ec8e402012-11-06 23:05:24 +0000208def CSR_NoRegs : CalleeSavedRegs<(add)>;
209
Jakob Stoklund Olesenfdbb12b2012-01-17 23:09:00 +0000210def CSR_AAPCS : CalleeSavedRegs<(add LR, R11, R10, R9, R8, R7, R6, R5, R4,
211 (sequence "D%u", 15, 8))>;
212
Stephen Linb8bd2322013-04-20 05:14:40 +0000213// Constructors and destructors return 'this' in the ARM C++ ABI; since 'this'
214// and the pointer return value are both passed in R0 in these cases, this can
215// be partially modelled by treating R0 as a callee-saved register
216// Only the resulting RegMask is used; the SaveList is ignored
217def CSR_AAPCS_ThisReturn : CalleeSavedRegs<(add LR, R11, R10, R9, R8, R7, R6,
218 R5, R4, (sequence "D%u", 15, 8),
219 R0)>;
220
Jakob Stoklund Olesenfdbb12b2012-01-17 23:09:00 +0000221// iOS ABI deviates from ARM standard ABI. R9 is not a callee-saved register.
222// Also save R7-R4 first to match the stack frame fixed spill areas.
223def CSR_iOS : CalleeSavedRegs<(add LR, R7, R6, R5, R4, (sub CSR_AAPCS, R9))>;
Eric Christopherb3322362012-08-03 00:05:53 +0000224
Stephen Linb8bd2322013-04-20 05:14:40 +0000225def CSR_iOS_ThisReturn : CalleeSavedRegs<(add LR, R7, R6, R5, R4,
Tim Northoverd8407452013-10-01 14:33:28 +0000226 (sub CSR_AAPCS_ThisReturn, R9))>;
227
Tim Northoverbd41cf82016-01-07 09:03:03 +0000228def CSR_iOS_TLSCall : CalleeSavedRegs<(add LR, SP,
229 (sequence "R%u", 12, 1),
230 (sequence "D%u", 31, 0))>;
231
Manman Ren16026052016-01-11 23:50:43 +0000232// C++ TLS access function saves all registers except SP. Try to match
233// the order of CSRs in CSR_iOS.
234def CSR_iOS_CXX_TLS : CalleeSavedRegs<(add CSR_iOS, (sequence "R%u", 12, 1),
235 (sequence "D%u", 31, 0))>;
236
Manman Ren5e9e65e2016-01-12 00:47:18 +0000237// CSRs that are handled by prologue, epilogue.
238def CSR_iOS_CXX_TLS_PE : CalleeSavedRegs<(add LR)>;
239
240// CSRs that are handled explicitly via copies.
241def CSR_iOS_CXX_TLS_ViaCopy : CalleeSavedRegs<(sub CSR_iOS_CXX_TLS, LR)>;
242
Tim Northoverd8407452013-10-01 14:33:28 +0000243// The "interrupt" attribute is used to generate code that is acceptable in
244// exception-handlers of various kinds. It makes us use a different return
245// instruction (handled elsewhere) and affects which registers we must return to
246// our "caller" in the same state as we receive them.
247
248// For most interrupts, all registers except SP and LR are shared with
249// user-space. We mark LR to be saved anyway, since this is what the ARM backend
250// generally does rather than tracking its liveness as a normal register.
251def CSR_GenericInt : CalleeSavedRegs<(add LR, (sequence "R%u", 12, 0))>;
252
253// The fast interrupt handlers have more private state and get their own copies
254// of R8-R12, in addition to SP and LR. As before, mark LR for saving too.
255
256// FIXME: we mark R11 as callee-saved since it's often the frame-pointer, and
257// current frame lowering expects to encounter it while processing callee-saved
258// registers.
259def CSR_FIQ : CalleeSavedRegs<(add LR, R11, (sequence "R%u", 7, 0))>;
260
261