blob: 606964dc1292a3dedcaf70b30c5bf9e379ead93a [file] [log] [blame]
Akira Hatanaka1083eb12013-02-14 23:20:15 +00001//===-- MipsDelaySlotFiller.cpp - Mips Delay Slot Filler ------------------===//
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +00009//
Akira Hatanaka1083eb12013-02-14 23:20:15 +000010// Simple pass to fill delay slots with useful instructions.
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000011//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000013
Sasa Stankovic5fddf612014-03-10 20:34:23 +000014#include "MCTargetDesc/MipsMCNaCl.h"
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000015#include "Mips.h"
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +000016#include "MipsInstrInfo.h"
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000017#include "MipsTargetMachine.h"
Akira Hatanaka06bd1382013-02-14 23:40:57 +000018#include "llvm/ADT/BitVector.h"
Akira Hatanakaeb33ced2013-03-01 00:16:31 +000019#include "llvm/ADT/SmallPtrSet.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/ADT/Statistic.h"
Akira Hatanakaeb33ced2013-03-01 00:16:31 +000021#include "llvm/Analysis/AliasAnalysis.h"
22#include "llvm/Analysis/ValueTracking.h"
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +000023#include "llvm/CodeGen/MachineBranchProbabilityInfo.h"
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000024#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Daniel Sanders308181e2014-06-12 10:44:10 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Akira Hatanakaeb33ced2013-03-01 00:16:31 +000027#include "llvm/CodeGen/PseudoSourceValue.h"
Akira Hatanakaf2619ee2011-09-29 23:52:13 +000028#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000029#include "llvm/Target/TargetInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/Target/TargetMachine.h"
Akira Hatanakaf2619ee2011-09-29 23:52:13 +000031#include "llvm/Target/TargetRegisterInfo.h"
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000032
33using namespace llvm;
34
Chandler Carruth84e68b22014-04-22 02:41:26 +000035#define DEBUG_TYPE "delay-slot-filler"
36
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000037STATISTIC(FilledSlots, "Number of delay slots filled");
Akira Hatanaka9e603442011-10-05 01:19:13 +000038STATISTIC(UsefulSlots, "Number of delay slots filled with instructions that"
Akira Hatanaka02e760a2011-10-05 02:22:49 +000039 " are not NOP.");
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000040
Akira Hatanaka9d957842012-08-22 02:51:28 +000041static cl::opt<bool> DisableDelaySlotFiller(
42 "disable-mips-delay-filler",
Akira Hatanakaf2619ee2011-09-29 23:52:13 +000043 cl::init(false),
Akira Hatanaka1083eb12013-02-14 23:20:15 +000044 cl::desc("Fill all delay slots with NOPs."),
Akira Hatanakaf2619ee2011-09-29 23:52:13 +000045 cl::Hidden);
46
Akira Hatanakae01ff9d2013-03-01 00:50:52 +000047static cl::opt<bool> DisableForwardSearch(
48 "disable-mips-df-forward-search",
49 cl::init(true),
50 cl::desc("Disallow MIPS delay filler to search forward."),
51 cl::Hidden);
52
Akira Hatanakae44e30c2013-03-01 01:02:36 +000053static cl::opt<bool> DisableSuccBBSearch(
54 "disable-mips-df-succbb-search",
55 cl::init(true),
56 cl::desc("Disallow MIPS delay filler to search successor basic blocks."),
57 cl::Hidden);
58
59static cl::opt<bool> DisableBackwardSearch(
60 "disable-mips-df-backward-search",
61 cl::init(false),
62 cl::desc("Disallow MIPS delay filler to search backward."),
63 cl::Hidden);
64
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +000065namespace {
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +000066 typedef MachineBasicBlock::iterator Iter;
67 typedef MachineBasicBlock::reverse_iterator ReverseIter;
68 typedef SmallDenseMap<MachineBasicBlock*, MachineInstr*, 2> BB2BrMap;
69
Akira Hatanaka979899e2013-02-26 01:30:05 +000070 class RegDefsUses {
71 public:
Eric Christopher96e72c62015-01-29 23:27:36 +000072 RegDefsUses(const TargetRegisterInfo &TRI);
Akira Hatanaka979899e2013-02-26 01:30:05 +000073 void init(const MachineInstr &MI);
Akira Hatanakae01ff9d2013-03-01 00:50:52 +000074
75 /// This function sets all caller-saved registers in Defs.
76 void setCallerSaved(const MachineInstr &MI);
77
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +000078 /// This function sets all unallocatable registers in Defs.
79 void setUnallocatableRegs(const MachineFunction &MF);
80
81 /// Set bits in Uses corresponding to MBB's live-out registers except for
82 /// the registers that are live-in to SuccBB.
83 void addLiveOut(const MachineBasicBlock &MBB,
84 const MachineBasicBlock &SuccBB);
85
Akira Hatanaka979899e2013-02-26 01:30:05 +000086 bool update(const MachineInstr &MI, unsigned Begin, unsigned End);
87
88 private:
89 bool checkRegDefsUses(BitVector &NewDefs, BitVector &NewUses, unsigned Reg,
90 bool IsDef) const;
91
92 /// Returns true if Reg or its alias is in RegSet.
93 bool isRegInSet(const BitVector &RegSet, unsigned Reg) const;
94
95 const TargetRegisterInfo &TRI;
96 BitVector Defs, Uses;
97 };
98
Akira Hatanakae01ff9d2013-03-01 00:50:52 +000099 /// Base class for inspecting loads and stores.
100 class InspectMemInstr {
101 public:
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000102 InspectMemInstr(bool ForbidMemInstr_)
103 : OrigSeenLoad(false), OrigSeenStore(false), SeenLoad(false),
104 SeenStore(false), ForbidMemInstr(ForbidMemInstr_) {}
105
106 /// Return true if MI cannot be moved to delay slot.
107 bool hasHazard(const MachineInstr &MI);
108
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000109 virtual ~InspectMemInstr() {}
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000110
111 protected:
112 /// Flags indicating whether loads or stores have been seen.
113 bool OrigSeenLoad, OrigSeenStore, SeenLoad, SeenStore;
114
115 /// Memory instructions are not allowed to move to delay slot if this flag
116 /// is true.
117 bool ForbidMemInstr;
118
119 private:
120 virtual bool hasHazard_(const MachineInstr &MI) = 0;
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000121 };
122
123 /// This subclass rejects any memory instructions.
124 class NoMemInstr : public InspectMemInstr {
125 public:
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000126 NoMemInstr() : InspectMemInstr(true) {}
127 private:
Craig Topper56c590a2014-04-29 07:58:02 +0000128 bool hasHazard_(const MachineInstr &MI) override { return true; }
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000129 };
130
131 /// This subclass accepts loads from stacks and constant loads.
132 class LoadFromStackOrConst : public InspectMemInstr {
133 public:
134 LoadFromStackOrConst() : InspectMemInstr(false) {}
135 private:
Craig Topper56c590a2014-04-29 07:58:02 +0000136 bool hasHazard_(const MachineInstr &MI) override;
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000137 };
138
139 /// This subclass uses memory dependence information to determine whether a
140 /// memory instruction can be moved to a delay slot.
141 class MemDefsUses : public InspectMemInstr {
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000142 public:
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000143 MemDefsUses(const DataLayout &DL, const MachineFrameInfo *MFI);
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000144
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000145 private:
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000146 typedef PointerUnion<const Value *, const PseudoSourceValue *> ValueType;
147
Craig Topper56c590a2014-04-29 07:58:02 +0000148 bool hasHazard_(const MachineInstr &MI) override;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000149
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000150 /// Update Defs and Uses. Return true if there exist dependences that
Akira Hatanakae9e588d2013-03-01 02:17:02 +0000151 /// disqualify the delay slot candidate between V and values in Uses and
152 /// Defs.
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000153 bool updateDefsUses(ValueType V, bool MayStore);
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000154
155 /// Get the list of underlying objects of MI's memory operand.
156 bool getUnderlyingObjects(const MachineInstr &MI,
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000157 SmallVectorImpl<ValueType> &Objects) const;
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000158
159 const MachineFrameInfo *MFI;
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000160 SmallPtrSet<ValueType, 4> Uses, Defs;
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000161 const DataLayout &DL;
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000162
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000163 /// Flags indicating whether loads or stores with no underlying objects have
164 /// been seen.
165 bool SeenNoObjLoad, SeenNoObjStore;
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000166 };
167
Akira Hatanakaa0612812013-02-07 21:32:32 +0000168 class Filler : public MachineFunctionPass {
169 public:
Bruno Cardoso Lopesfde21cf2010-12-09 17:31:11 +0000170 Filler(TargetMachine &tm)
Bill Wendlingead89ef2013-06-07 07:04:14 +0000171 : MachineFunctionPass(ID), TM(tm) { }
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000172
Craig Topper56c590a2014-04-29 07:58:02 +0000173 const char *getPassName() const override {
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000174 return "Mips Delay Slot Filler";
175 }
176
Craig Topper56c590a2014-04-29 07:58:02 +0000177 bool runOnMachineFunction(MachineFunction &F) override {
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000178 bool Changed = false;
179 for (MachineFunction::iterator FI = F.begin(), FE = F.end();
180 FI != FE; ++FI)
181 Changed |= runOnMachineBasicBlock(*FI);
Daniel Sanders308181e2014-06-12 10:44:10 +0000182
183 // This pass invalidates liveness information when it reorders
184 // instructions to fill delay slot. Without this, -verify-machineinstrs
185 // will fail.
186 if (Changed)
187 F.getRegInfo().invalidateLiveness();
188
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000189 return Changed;
190 }
191
Craig Topper56c590a2014-04-29 07:58:02 +0000192 void getAnalysisUsage(AnalysisUsage &AU) const override {
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000193 AU.addRequired<MachineBranchProbabilityInfo>();
194 MachineFunctionPass::getAnalysisUsage(AU);
195 }
Akira Hatanakaa0612812013-02-07 21:32:32 +0000196
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000197 private:
Akira Hatanakaa0612812013-02-07 21:32:32 +0000198 bool runOnMachineBasicBlock(MachineBasicBlock &MBB);
199
Jozef Kolek3b8ddb62014-11-21 22:04:35 +0000200 Iter replaceWithCompactBranch(MachineBasicBlock &MBB,
201 Iter Branch, DebugLoc DL);
202
Jozef Kolek650a61a2015-02-13 17:51:27 +0000203 Iter replaceWithCompactJump(MachineBasicBlock &MBB,
204 Iter Jump, DebugLoc DL);
205
Akira Hatanaka06bd1382013-02-14 23:40:57 +0000206 /// This function checks if it is valid to move Candidate to the delay slot
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000207 /// and returns true if it isn't. It also updates memory and register
208 /// dependence information.
209 bool delayHasHazard(const MachineInstr &Candidate, RegDefsUses &RegDU,
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000210 InspectMemInstr &IM) const;
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000211
Akira Hatanakaf815db52013-03-01 00:26:14 +0000212 /// This function searches range [Begin, End) for an instruction that can be
213 /// moved to the delay slot. Returns true on success.
214 template<typename IterTy>
215 bool searchRange(MachineBasicBlock &MBB, IterTy Begin, IterTy End,
Vasileios Kalintiris87614902015-03-04 12:37:58 +0000216 RegDefsUses &RegDU, InspectMemInstr &IM, Iter Slot,
217 IterTy &Filler) const;
Akira Hatanakaf815db52013-03-01 00:26:14 +0000218
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000219 /// This function searches in the backward direction for an instruction that
220 /// can be moved to the delay slot. Returns true on success.
221 bool searchBackward(MachineBasicBlock &MBB, Iter Slot) const;
222
223 /// This function searches MBB in the forward direction for an instruction
224 /// that can be moved to the delay slot. Returns true on success.
225 bool searchForward(MachineBasicBlock &MBB, Iter Slot) const;
Akira Hatanakadfd2f242013-02-14 23:11:24 +0000226
Akira Hatanaka1ff803f2013-03-25 20:11:16 +0000227 /// This function searches one of MBB's successor blocks for an instruction
228 /// that can be moved to the delay slot and inserts clones of the
229 /// instruction into the successor's predecessor blocks.
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000230 bool searchSuccBBs(MachineBasicBlock &MBB, Iter Slot) const;
231
Akira Hatanakae9e588d2013-03-01 02:17:02 +0000232 /// Pick a successor block of MBB. Return NULL if MBB doesn't have a
233 /// successor block that is not a landing pad.
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000234 MachineBasicBlock *selectSuccBB(MachineBasicBlock &B) const;
235
236 /// This function analyzes MBB and returns an instruction with an unoccupied
237 /// slot that branches to Dst.
238 std::pair<MipsInstrInfo::BranchType, MachineInstr *>
239 getBranch(MachineBasicBlock &MBB, const MachineBasicBlock &Dst) const;
240
241 /// Examine Pred and see if it is possible to insert an instruction into
242 /// one of its branches delay slot or its end.
243 bool examinePred(MachineBasicBlock &Pred, const MachineBasicBlock &Succ,
244 RegDefsUses &RegDU, bool &HasMultipleSuccs,
245 BB2BrMap &BrMap) const;
246
Akira Hatanakadfd2f242013-02-14 23:11:24 +0000247 bool terminateSearch(const MachineInstr &Candidate) const;
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000248
Akira Hatanakaa0612812013-02-07 21:32:32 +0000249 TargetMachine &TM;
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000250
Akira Hatanakaa0612812013-02-07 21:32:32 +0000251 static char ID;
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000252 };
253 char Filler::ID = 0;
254} // end of anonymous namespace
255
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000256static bool hasUnoccupiedSlot(const MachineInstr *MI) {
257 return MI->hasDelaySlot() && !MI->isBundledWithSucc();
258}
259
260/// This function inserts clones of Filler into predecessor blocks.
261static void insertDelayFiller(Iter Filler, const BB2BrMap &BrMap) {
262 MachineFunction *MF = Filler->getParent()->getParent();
263
264 for (BB2BrMap::const_iterator I = BrMap.begin(); I != BrMap.end(); ++I) {
265 if (I->second) {
266 MIBundleBuilder(I->second).append(MF->CloneMachineInstr(&*Filler));
267 ++UsefulSlots;
268 } else {
269 I->first->insert(I->first->end(), MF->CloneMachineInstr(&*Filler));
270 }
271 }
272}
273
274/// This function adds registers Filler defines to MBB's live-in register list.
275static void addLiveInRegs(Iter Filler, MachineBasicBlock &MBB) {
276 for (unsigned I = 0, E = Filler->getNumOperands(); I != E; ++I) {
277 const MachineOperand &MO = Filler->getOperand(I);
278 unsigned R;
279
280 if (!MO.isReg() || !MO.isDef() || !(R = MO.getReg()))
281 continue;
282
283#ifndef NDEBUG
284 const MachineFunction &MF = *MBB.getParent();
Eric Christopher96e72c62015-01-29 23:27:36 +0000285 assert(MF.getSubtarget().getRegisterInfo()->getAllocatableSet(MF).test(R) &&
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000286 "Shouldn't move an instruction with unallocatable registers across "
287 "basic block boundaries.");
288#endif
289
290 if (!MBB.isLiveIn(R))
291 MBB.addLiveIn(R);
292 }
293}
294
Eric Christopher96e72c62015-01-29 23:27:36 +0000295RegDefsUses::RegDefsUses(const TargetRegisterInfo &TRI)
296 : TRI(TRI), Defs(TRI.getNumRegs(), false), Uses(TRI.getNumRegs(), false) {}
Akira Hatanaka979899e2013-02-26 01:30:05 +0000297
298void RegDefsUses::init(const MachineInstr &MI) {
299 // Add all register operands which are explicit and non-variadic.
300 update(MI, 0, MI.getDesc().getNumOperands());
301
302 // If MI is a call, add RA to Defs to prevent users of RA from going into
303 // delay slot.
304 if (MI.isCall())
305 Defs.set(Mips::RA);
306
307 // Add all implicit register operands of branch instructions except
308 // register AT.
309 if (MI.isBranch()) {
310 update(MI, MI.getDesc().getNumOperands(), MI.getNumOperands());
311 Defs.reset(Mips::AT);
312 }
313}
314
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000315void RegDefsUses::setCallerSaved(const MachineInstr &MI) {
316 assert(MI.isCall());
317
318 // If MI is a call, add all caller-saved registers to Defs.
319 BitVector CallerSavedRegs(TRI.getNumRegs(), true);
320
321 CallerSavedRegs.reset(Mips::ZERO);
322 CallerSavedRegs.reset(Mips::ZERO_64);
323
Eric Christopher7af952872015-03-11 21:41:28 +0000324 for (const MCPhysReg *R = TRI.getCalleeSavedRegs(MI.getParent()->getParent());
325 *R; ++R)
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000326 for (MCRegAliasIterator AI(*R, &TRI, true); AI.isValid(); ++AI)
327 CallerSavedRegs.reset(*AI);
328
329 Defs |= CallerSavedRegs;
330}
331
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000332void RegDefsUses::setUnallocatableRegs(const MachineFunction &MF) {
333 BitVector AllocSet = TRI.getAllocatableSet(MF);
334
335 for (int R = AllocSet.find_first(); R != -1; R = AllocSet.find_next(R))
336 for (MCRegAliasIterator AI(R, &TRI, false); AI.isValid(); ++AI)
337 AllocSet.set(*AI);
338
339 AllocSet.set(Mips::ZERO);
340 AllocSet.set(Mips::ZERO_64);
341
342 Defs |= AllocSet.flip();
343}
344
345void RegDefsUses::addLiveOut(const MachineBasicBlock &MBB,
346 const MachineBasicBlock &SuccBB) {
347 for (MachineBasicBlock::const_succ_iterator SI = MBB.succ_begin(),
348 SE = MBB.succ_end(); SI != SE; ++SI)
349 if (*SI != &SuccBB)
350 for (MachineBasicBlock::livein_iterator LI = (*SI)->livein_begin(),
351 LE = (*SI)->livein_end(); LI != LE; ++LI)
352 Uses.set(*LI);
353}
354
Akira Hatanaka979899e2013-02-26 01:30:05 +0000355bool RegDefsUses::update(const MachineInstr &MI, unsigned Begin, unsigned End) {
356 BitVector NewDefs(TRI.getNumRegs()), NewUses(TRI.getNumRegs());
357 bool HasHazard = false;
358
359 for (unsigned I = Begin; I != End; ++I) {
360 const MachineOperand &MO = MI.getOperand(I);
361
362 if (MO.isReg() && MO.getReg())
363 HasHazard |= checkRegDefsUses(NewDefs, NewUses, MO.getReg(), MO.isDef());
364 }
365
366 Defs |= NewDefs;
367 Uses |= NewUses;
368
369 return HasHazard;
370}
371
372bool RegDefsUses::checkRegDefsUses(BitVector &NewDefs, BitVector &NewUses,
373 unsigned Reg, bool IsDef) const {
374 if (IsDef) {
375 NewDefs.set(Reg);
376 // check whether Reg has already been defined or used.
377 return (isRegInSet(Defs, Reg) || isRegInSet(Uses, Reg));
378 }
379
380 NewUses.set(Reg);
381 // check whether Reg has already been defined.
382 return isRegInSet(Defs, Reg);
383}
384
385bool RegDefsUses::isRegInSet(const BitVector &RegSet, unsigned Reg) const {
386 // Check Reg and all aliased Registers.
387 for (MCRegAliasIterator AI(Reg, &TRI, true); AI.isValid(); ++AI)
388 if (RegSet.test(*AI))
389 return true;
390 return false;
391}
392
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000393bool InspectMemInstr::hasHazard(const MachineInstr &MI) {
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000394 if (!MI.mayStore() && !MI.mayLoad())
395 return false;
396
397 if (ForbidMemInstr)
398 return true;
399
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000400 OrigSeenLoad = SeenLoad;
401 OrigSeenStore = SeenStore;
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000402 SeenLoad |= MI.mayLoad();
403 SeenStore |= MI.mayStore();
404
405 // If MI is an ordered or volatile memory reference, disallow moving
406 // subsequent loads and stores to delay slot.
407 if (MI.hasOrderedMemoryRef() && (OrigSeenLoad || OrigSeenStore)) {
408 ForbidMemInstr = true;
409 return true;
410 }
411
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000412 return hasHazard_(MI);
413}
414
415bool LoadFromStackOrConst::hasHazard_(const MachineInstr &MI) {
416 if (MI.mayStore())
417 return true;
418
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000419 if (!MI.hasOneMemOperand() || !(*MI.memoperands_begin())->getPseudoValue())
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000420 return true;
421
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000422 if (const PseudoSourceValue *PSV =
423 (*MI.memoperands_begin())->getPseudoValue()) {
424 if (isa<FixedStackPseudoSourceValue>(PSV))
425 return false;
Craig Topper062a2ba2014-04-25 05:30:21 +0000426 return !PSV->isConstant(nullptr) && PSV != PseudoSourceValue::getStack();
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000427 }
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000428
429 return true;
430}
431
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000432MemDefsUses::MemDefsUses(const DataLayout &DL, const MachineFrameInfo *MFI_)
433 : InspectMemInstr(false), MFI(MFI_), DL(DL), SeenNoObjLoad(false),
434 SeenNoObjStore(false) {}
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000435
436bool MemDefsUses::hasHazard_(const MachineInstr &MI) {
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000437 bool HasHazard = false;
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000438 SmallVector<ValueType, 4> Objs;
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000439
440 // Check underlying object list.
441 if (getUnderlyingObjects(MI, Objs)) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000442 for (SmallVectorImpl<ValueType>::const_iterator I = Objs.begin();
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000443 I != Objs.end(); ++I)
444 HasHazard |= updateDefsUses(*I, MI.mayStore());
445
446 return HasHazard;
447 }
448
449 // No underlying objects found.
450 HasHazard = MI.mayStore() && (OrigSeenLoad || OrigSeenStore);
451 HasHazard |= MI.mayLoad() || OrigSeenStore;
452
453 SeenNoObjLoad |= MI.mayLoad();
454 SeenNoObjStore |= MI.mayStore();
455
456 return HasHazard;
457}
458
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000459bool MemDefsUses::updateDefsUses(ValueType V, bool MayStore) {
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000460 if (MayStore)
David Blaikie70573dc2014-11-19 07:49:26 +0000461 return !Defs.insert(V).second || Uses.count(V) || SeenNoObjStore ||
462 SeenNoObjLoad;
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000463
464 Uses.insert(V);
465 return Defs.count(V) || SeenNoObjStore;
466}
467
468bool MemDefsUses::
469getUnderlyingObjects(const MachineInstr &MI,
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000470 SmallVectorImpl<ValueType> &Objects) const {
471 if (!MI.hasOneMemOperand() ||
472 (!(*MI.memoperands_begin())->getValue() &&
473 !(*MI.memoperands_begin())->getPseudoValue()))
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000474 return false;
475
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000476 if (const PseudoSourceValue *PSV =
477 (*MI.memoperands_begin())->getPseudoValue()) {
478 if (!PSV->isAliased(MFI))
479 return false;
480 Objects.push_back(PSV);
481 return true;
482 }
483
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000484 const Value *V = (*MI.memoperands_begin())->getValue();
485
486 SmallVector<Value *, 4> Objs;
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000487 GetUnderlyingObjects(const_cast<Value *>(V), Objs, DL);
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000488
Craig Topper31ee5862013-07-03 15:07:05 +0000489 for (SmallVectorImpl<Value *>::iterator I = Objs.begin(), E = Objs.end();
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000490 I != E; ++I) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000491 if (!isIdentifiedObject(V))
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000492 return false;
493
494 Objects.push_back(*I);
495 }
496
497 return true;
498}
499
Jozef Kolek3b8ddb62014-11-21 22:04:35 +0000500// Replace Branch with the compact branch instruction.
501Iter Filler::replaceWithCompactBranch(MachineBasicBlock &MBB,
502 Iter Branch, DebugLoc DL) {
Eric Christopher6b6db772015-02-02 23:03:43 +0000503 const MipsInstrInfo *TII =
504 MBB.getParent()->getSubtarget<MipsSubtarget>().getInstrInfo();
Jozef Kolek3b8ddb62014-11-21 22:04:35 +0000505
506 unsigned NewOpcode =
507 (((unsigned) Branch->getOpcode()) == Mips::BEQ) ? Mips::BEQZC_MM
508 : Mips::BNEZC_MM;
509
510 const MCInstrDesc &NewDesc = TII->get(NewOpcode);
511 MachineInstrBuilder MIB = BuildMI(MBB, Branch, DL, NewDesc);
512
513 MIB.addReg(Branch->getOperand(0).getReg());
514 MIB.addMBB(Branch->getOperand(2).getMBB());
515
516 Iter tmpIter = Branch;
517 Branch = std::prev(Branch);
518 MBB.erase(tmpIter);
519
520 return Branch;
521}
522
Jozef Kolek650a61a2015-02-13 17:51:27 +0000523// Replace Jumps with the compact jump instruction.
524Iter Filler::replaceWithCompactJump(MachineBasicBlock &MBB,
525 Iter Jump, DebugLoc DL) {
526 const MipsInstrInfo *TII =
527 MBB.getParent()->getSubtarget<MipsSubtarget>().getInstrInfo();
528
529 const MCInstrDesc &NewDesc = TII->get(Mips::JRC16_MM);
530 MachineInstrBuilder MIB = BuildMI(MBB, Jump, DL, NewDesc);
531
532 MIB.addReg(Jump->getOperand(0).getReg());
533
534 Iter tmpIter = Jump;
535 Jump = std::prev(Jump);
536 MBB.erase(tmpIter);
537
538 return Jump;
539}
540
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000541// For given opcode returns opcode of corresponding instruction with short
542// delay slot.
543static int getEquivalentCallShort(int Opcode) {
544 switch (Opcode) {
545 case Mips::BGEZAL:
546 return Mips::BGEZALS_MM;
547 case Mips::BLTZAL:
548 return Mips::BLTZALS_MM;
549 case Mips::JAL:
550 return Mips::JALS_MM;
551 case Mips::JALR:
552 return Mips::JALRS_MM;
553 case Mips::JALR16_MM:
554 return Mips::JALRS16_MM;
555 default:
556 llvm_unreachable("Unexpected call instruction for microMIPS.");
557 }
558}
559
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000560/// runOnMachineBasicBlock - Fill in delay slots for the given basic block.
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000561/// We assume there is only one delay slot per delayed instruction.
Akira Hatanaka1083eb12013-02-14 23:20:15 +0000562bool Filler::runOnMachineBasicBlock(MachineBasicBlock &MBB) {
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000563 bool Changed = false;
Eric Christopher6b6db772015-02-02 23:03:43 +0000564 const MipsSubtarget &STI = MBB.getParent()->getSubtarget<MipsSubtarget>();
Eric Christopher96e72c62015-01-29 23:27:36 +0000565 bool InMicroMipsMode = STI.inMicroMipsMode();
566 const MipsInstrInfo *TII = STI.getInstrInfo();
Akira Hatanakae7b06972011-10-05 01:30:09 +0000567
Akira Hatanakadfd2f242013-02-14 23:11:24 +0000568 for (Iter I = MBB.begin(); I != MBB.end(); ++I) {
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000569 if (!hasUnoccupiedSlot(&*I))
Akira Hatanakaa0612812013-02-07 21:32:32 +0000570 continue;
Akira Hatanaka5d4e4ea2011-10-05 01:23:39 +0000571
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000572 ++FilledSlots;
573 Changed = true;
Akira Hatanaka5d4e4ea2011-10-05 01:23:39 +0000574
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000575 // Delay slot filling is disabled at -O0.
576 if (!DisableDelaySlotFiller && (TM.getOptLevel() != CodeGenOpt::None)) {
577 bool Filled = false;
Zoran Jovanovic37bca102014-11-10 17:27:56 +0000578
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000579 if (searchBackward(MBB, I)) {
580 Filled = true;
581 } else if (I->isTerminator()) {
582 if (searchSuccBBs(MBB, I)) {
583 Filled = true;
Zoran Jovanovic37bca102014-11-10 17:27:56 +0000584 }
Zoran Jovanovicb554bba2014-11-25 10:50:00 +0000585 } else if (searchForward(MBB, I)) {
586 Filled = true;
587 }
588
589 if (Filled) {
590 // Get instruction with delay slot.
591 MachineBasicBlock::instr_iterator DSI(I);
592
593 if (InMicroMipsMode && TII->GetInstSizeInBytes(std::next(DSI)) == 2 &&
594 DSI->isCall()) {
595 // If instruction in delay slot is 16b change opcode to
596 // corresponding instruction with short delay slot.
597 DSI->setDesc(TII->get(getEquivalentCallShort(DSI->getOpcode())));
598 }
599
600 continue;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000601 }
602 }
Akira Hatanaka5ac78682012-06-13 23:25:52 +0000603
Jozef Kolek3b8ddb62014-11-21 22:04:35 +0000604 // If instruction is BEQ or BNE with one ZERO register, then instead of
605 // adding NOP replace this instruction with the corresponding compact
606 // branch instruction, i.e. BEQZC or BNEZC.
607 unsigned Opcode = I->getOpcode();
Jozef Kolek650a61a2015-02-13 17:51:27 +0000608 if (InMicroMipsMode) {
609 switch (Opcode) {
610 case Mips::BEQ:
611 case Mips::BNE:
612 if (((unsigned) I->getOperand(1).getReg()) == Mips::ZERO) {
613 I = replaceWithCompactBranch(MBB, I, I->getDebugLoc());
614 continue;
615 }
616 break;
617 case Mips::JR:
618 case Mips::PseudoReturn:
619 case Mips::PseudoIndirectBranch:
620 // For microMIPS the PseudoReturn and PseudoIndirectBranch are allways
621 // expanded to JR_MM, so they can be replaced with JRC16_MM.
622 I = replaceWithCompactJump(MBB, I, I->getDebugLoc());
623 continue;
624 default:
625 break;
626 }
Jozef Kolek3b8ddb62014-11-21 22:04:35 +0000627 }
Jozef Kolek650a61a2015-02-13 17:51:27 +0000628 // Bundle the NOP to the instruction with the delay slot.
629 BuildMI(MBB, std::next(I), I->getDebugLoc(), TII->get(Mips::NOP));
630 MIBundleBuilder(MBB, I, std::next(I, 2));
Akira Hatanakaa0612812013-02-07 21:32:32 +0000631 }
632
Bruno Cardoso Lopes0b97ce72007-08-18 01:50:47 +0000633 return Changed;
634}
635
636/// createMipsDelaySlotFillerPass - Returns a pass that fills in delay
637/// slots in Mips MachineFunctions
638FunctionPass *llvm::createMipsDelaySlotFillerPass(MipsTargetMachine &tm) {
639 return new Filler(tm);
640}
641
Akira Hatanakaf815db52013-03-01 00:26:14 +0000642template<typename IterTy>
643bool Filler::searchRange(MachineBasicBlock &MBB, IterTy Begin, IterTy End,
Vasileios Kalintiris87614902015-03-04 12:37:58 +0000644 RegDefsUses &RegDU, InspectMemInstr& IM, Iter Slot,
645 IterTy &Filler) const {
Akira Hatanakaf815db52013-03-01 00:26:14 +0000646 for (IterTy I = Begin; I != End; ++I) {
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000647 // skip debug value
648 if (I->isDebugValue())
649 continue;
650
Akira Hatanakadfd2f242013-02-14 23:11:24 +0000651 if (terminateSearch(*I))
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000652 break;
653
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000654 assert((!I->isCall() && !I->isReturn() && !I->isBranch()) &&
655 "Cannot put calls, returns or branches in delay slot.");
656
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000657 if (delayHasHazard(*I, RegDU, IM))
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000658 continue;
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000659
Eric Christopher6b6db772015-02-02 23:03:43 +0000660 const MipsSubtarget &STI = MBB.getParent()->getSubtarget<MipsSubtarget>();
661 if (STI.isTargetNaCl()) {
Sasa Stankovic5fddf612014-03-10 20:34:23 +0000662 // In NaCl, instructions that must be masked are forbidden in delay slots.
663 // We only check for loads, stores and SP changes. Calls, returns and
664 // branches are not checked because non-NaCl targets never put them in
665 // delay slots.
666 unsigned AddrIdx;
Eric Christopherd9134482014-08-04 21:25:23 +0000667 if ((isBasePlusOffsetMemoryAccess(I->getOpcode(), &AddrIdx) &&
668 baseRegNeedsLoadStoreMask(I->getOperand(AddrIdx).getReg())) ||
Eric Christopher6b6db772015-02-02 23:03:43 +0000669 I->modifiesRegister(Mips::SP, STI.getRegisterInfo()))
Sasa Stankovic5fddf612014-03-10 20:34:23 +0000670 continue;
671 }
672
Eric Christopher6b6db772015-02-02 23:03:43 +0000673 bool InMicroMipsMode = STI.inMicroMipsMode();
674 const MipsInstrInfo *TII = STI.getInstrInfo();
Jozef Koleke7cad7a2015-01-13 15:59:17 +0000675 unsigned Opcode = (*Slot).getOpcode();
676 if (InMicroMipsMode && TII->GetInstSizeInBytes(&(*I)) == 2 &&
677 (Opcode == Mips::JR || Opcode == Mips::PseudoIndirectBranch ||
678 Opcode == Mips::PseudoReturn))
679 continue;
680
Akira Hatanakaf815db52013-03-01 00:26:14 +0000681 Filler = I;
682 return true;
683 }
684
685 return false;
686}
687
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000688bool Filler::searchBackward(MachineBasicBlock &MBB, Iter Slot) const {
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000689 if (DisableBackwardSearch)
690 return false;
691
Eric Christopher96e72c62015-01-29 23:27:36 +0000692 RegDefsUses RegDU(*MBB.getParent()->getSubtarget().getRegisterInfo());
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000693 MemDefsUses MemDU(*TM.getDataLayout(), MBB.getParent()->getFrameInfo());
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000694 ReverseIter Filler;
Akira Hatanakaf815db52013-03-01 00:26:14 +0000695
696 RegDU.init(*Slot);
697
Vasileios Kalintiris87614902015-03-04 12:37:58 +0000698 if (!searchRange(MBB, ReverseIter(Slot), MBB.rend(), RegDU, MemDU, Slot,
699 Filler))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000700 return false;
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000701
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000702 MBB.splice(std::next(Slot), &MBB, std::next(Filler).base());
703 MIBundleBuilder(MBB, Slot, std::next(Slot, 2));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000704 ++UsefulSlots;
705 return true;
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000706}
707
708bool Filler::searchForward(MachineBasicBlock &MBB, Iter Slot) const {
709 // Can handle only calls.
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000710 if (DisableForwardSearch || !Slot->isCall())
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000711 return false;
712
Eric Christopher96e72c62015-01-29 23:27:36 +0000713 RegDefsUses RegDU(*MBB.getParent()->getSubtarget().getRegisterInfo());
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000714 NoMemInstr NM;
715 Iter Filler;
716
717 RegDU.setCallerSaved(*Slot);
718
Vasileios Kalintiris87614902015-03-04 12:37:58 +0000719 if (!searchRange(MBB, std::next(Slot), MBB.end(), RegDU, NM, Slot, Filler))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000720 return false;
Akira Hatanaka5d4e4ea2011-10-05 01:23:39 +0000721
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000722 MBB.splice(std::next(Slot), &MBB, Filler);
723 MIBundleBuilder(MBB, Slot, std::next(Slot, 2));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000724 ++UsefulSlots;
725 return true;
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000726}
727
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000728bool Filler::searchSuccBBs(MachineBasicBlock &MBB, Iter Slot) const {
729 if (DisableSuccBBSearch)
730 return false;
731
732 MachineBasicBlock *SuccBB = selectSuccBB(MBB);
733
734 if (!SuccBB)
735 return false;
736
Eric Christopher96e72c62015-01-29 23:27:36 +0000737 RegDefsUses RegDU(*MBB.getParent()->getSubtarget().getRegisterInfo());
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000738 bool HasMultipleSuccs = false;
739 BB2BrMap BrMap;
Benjamin Kramerd2da7202014-04-21 09:34:48 +0000740 std::unique_ptr<InspectMemInstr> IM;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000741 Iter Filler;
742
743 // Iterate over SuccBB's predecessor list.
744 for (MachineBasicBlock::pred_iterator PI = SuccBB->pred_begin(),
745 PE = SuccBB->pred_end(); PI != PE; ++PI)
746 if (!examinePred(**PI, *SuccBB, RegDU, HasMultipleSuccs, BrMap))
747 return false;
748
749 // Do not allow moving instructions which have unallocatable register operands
750 // across basic block boundaries.
751 RegDU.setUnallocatableRegs(*MBB.getParent());
752
753 // Only allow moving loads from stack or constants if any of the SuccBB's
754 // predecessors have multiple successors.
755 if (HasMultipleSuccs) {
756 IM.reset(new LoadFromStackOrConst());
757 } else {
758 const MachineFrameInfo *MFI = MBB.getParent()->getFrameInfo();
Mehdi Aminia28d91d2015-03-10 02:37:25 +0000759 IM.reset(new MemDefsUses(*TM.getDataLayout(), MFI));
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000760 }
761
Vasileios Kalintiris87614902015-03-04 12:37:58 +0000762 if (!searchRange(MBB, SuccBB->begin(), SuccBB->end(), RegDU, *IM, Slot,
763 Filler))
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000764 return false;
765
766 insertDelayFiller(Filler, BrMap);
767 addLiveInRegs(Filler, *SuccBB);
768 Filler->eraseFromParent();
769
770 return true;
771}
772
773MachineBasicBlock *Filler::selectSuccBB(MachineBasicBlock &B) const {
774 if (B.succ_empty())
Craig Topper062a2ba2014-04-25 05:30:21 +0000775 return nullptr;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000776
777 // Select the successor with the larget edge weight.
Benjamin Kramer3a377bc2014-03-01 11:47:00 +0000778 auto &Prob = getAnalysis<MachineBranchProbabilityInfo>();
779 MachineBasicBlock *S = *std::max_element(B.succ_begin(), B.succ_end(),
780 [&](const MachineBasicBlock *Dst0,
781 const MachineBasicBlock *Dst1) {
782 return Prob.getEdgeWeight(&B, Dst0) < Prob.getEdgeWeight(&B, Dst1);
783 });
Craig Topper062a2ba2014-04-25 05:30:21 +0000784 return S->isLandingPad() ? nullptr : S;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000785}
786
787std::pair<MipsInstrInfo::BranchType, MachineInstr *>
788Filler::getBranch(MachineBasicBlock &MBB, const MachineBasicBlock &Dst) const {
Eric Christopher6b6db772015-02-02 23:03:43 +0000789 const MipsInstrInfo *TII =
790 MBB.getParent()->getSubtarget<MipsSubtarget>().getInstrInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +0000791 MachineBasicBlock *TrueBB = nullptr, *FalseBB = nullptr;
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000792 SmallVector<MachineInstr*, 2> BranchInstrs;
793 SmallVector<MachineOperand, 2> Cond;
794
795 MipsInstrInfo::BranchType R =
796 TII->AnalyzeBranch(MBB, TrueBB, FalseBB, Cond, false, BranchInstrs);
797
798 if ((R == MipsInstrInfo::BT_None) || (R == MipsInstrInfo::BT_NoBranch))
Craig Topper062a2ba2014-04-25 05:30:21 +0000799 return std::make_pair(R, nullptr);
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000800
801 if (R != MipsInstrInfo::BT_CondUncond) {
802 if (!hasUnoccupiedSlot(BranchInstrs[0]))
Craig Topper062a2ba2014-04-25 05:30:21 +0000803 return std::make_pair(MipsInstrInfo::BT_None, nullptr);
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000804
805 assert(((R != MipsInstrInfo::BT_Uncond) || (TrueBB == &Dst)));
806
807 return std::make_pair(R, BranchInstrs[0]);
808 }
809
810 assert((TrueBB == &Dst) || (FalseBB == &Dst));
811
812 // Examine the conditional branch. See if its slot is occupied.
813 if (hasUnoccupiedSlot(BranchInstrs[0]))
814 return std::make_pair(MipsInstrInfo::BT_Cond, BranchInstrs[0]);
815
816 // If that fails, try the unconditional branch.
817 if (hasUnoccupiedSlot(BranchInstrs[1]) && (FalseBB == &Dst))
818 return std::make_pair(MipsInstrInfo::BT_Uncond, BranchInstrs[1]);
819
Craig Topper062a2ba2014-04-25 05:30:21 +0000820 return std::make_pair(MipsInstrInfo::BT_None, nullptr);
Akira Hatanaka8f7bfb32013-03-01 02:03:51 +0000821}
822
823bool Filler::examinePred(MachineBasicBlock &Pred, const MachineBasicBlock &Succ,
824 RegDefsUses &RegDU, bool &HasMultipleSuccs,
825 BB2BrMap &BrMap) const {
826 std::pair<MipsInstrInfo::BranchType, MachineInstr *> P =
827 getBranch(Pred, Succ);
828
829 // Return if either getBranch wasn't able to analyze the branches or there
830 // were no branches with unoccupied slots.
831 if (P.first == MipsInstrInfo::BT_None)
832 return false;
833
834 if ((P.first != MipsInstrInfo::BT_Uncond) &&
835 (P.first != MipsInstrInfo::BT_NoBranch)) {
836 HasMultipleSuccs = true;
837 RegDU.addLiveOut(Pred, Succ);
838 }
839
840 BrMap[&Pred] = P.second;
841 return true;
842}
843
Akira Hatanakaeb33ced2013-03-01 00:16:31 +0000844bool Filler::delayHasHazard(const MachineInstr &Candidate, RegDefsUses &RegDU,
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000845 InspectMemInstr &IM) const {
Akira Hatanaka06bd1382013-02-14 23:40:57 +0000846 bool HasHazard = (Candidate.isImplicitDef() || Candidate.isKill());
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000847
Akira Hatanakae01ff9d2013-03-01 00:50:52 +0000848 HasHazard |= IM.hasHazard(Candidate);
Akira Hatanaka979899e2013-02-26 01:30:05 +0000849 HasHazard |= RegDU.update(Candidate, 0, Candidate.getNumOperands());
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000850
Akira Hatanaka06bd1382013-02-14 23:40:57 +0000851 return HasHazard;
Akira Hatanakaf2619ee2011-09-29 23:52:13 +0000852}
853
Akira Hatanakadfd2f242013-02-14 23:11:24 +0000854bool Filler::terminateSearch(const MachineInstr &Candidate) const {
855 return (Candidate.isTerminator() || Candidate.isCall() ||
Rafael Espindolab1f25f12014-03-07 06:08:31 +0000856 Candidate.isPosition() || Candidate.isInlineAsm() ||
Akira Hatanakadfd2f242013-02-14 23:11:24 +0000857 Candidate.hasUnmodeledSideEffects());
858}