blob: 50341e3e207f8150a90d3f474760e6ec5db86b1d [file] [log] [blame]
Tom Stellard49f8bfd2015-01-06 18:00:21 +00001;RUN: llc < %s -march=amdgcn -mcpu=verde -verify-machineinstrs | FileCheck %s
Marek Olsak75170772015-01-27 17:27:15 +00002;RUN: llc < %s -march=amdgcn -mcpu=tonga -verify-machineinstrs | FileCheck %s
Marek Olsakd8ecaee2014-07-11 17:11:46 +00003
Tom Stellard79243d92014-10-01 17:15:17 +00004;CHECK-LABEL: {{^}}image_load:
Nikolay Haustov2f684f12016-02-26 09:51:05 +00005;CHECK: image_load {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +00006define amdgpu_ps void @image_load() {
Marek Olsakd8ecaee2014-07-11 17:11:46 +00007main_body:
Marek Olsakeac50622014-07-11 17:11:52 +00008 %r = call <4 x float> @llvm.SI.image.load.v4i32(<4 x i32> undef, <8 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
Marek Olsakd8ecaee2014-07-11 17:11:46 +00009 %r0 = extractelement <4 x float> %r, i32 0
10 %r1 = extractelement <4 x float> %r, i32 1
11 %r2 = extractelement <4 x float> %r, i32 2
12 %r3 = extractelement <4 x float> %r, i32 3
13 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
14 ret void
15}
16
Tom Stellard79243d92014-10-01 17:15:17 +000017;CHECK-LABEL: {{^}}image_load_mip:
Nikolay Haustov2f684f12016-02-26 09:51:05 +000018;CHECK: image_load_mip {{v\[[0-9]+:[0-9]+\]}}, {{v\[[0-9]+:[0-9]+\]}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +000019define amdgpu_ps void @image_load_mip() {
Marek Olsakd8ecaee2014-07-11 17:11:46 +000020main_body:
Marek Olsakeac50622014-07-11 17:11:52 +000021 %r = call <4 x float> @llvm.SI.image.load.mip.v4i32(<4 x i32> undef, <8 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
Marek Olsakd8ecaee2014-07-11 17:11:46 +000022 %r0 = extractelement <4 x float> %r, i32 0
23 %r1 = extractelement <4 x float> %r, i32 1
24 %r2 = extractelement <4 x float> %r, i32 2
25 %r3 = extractelement <4 x float> %r, i32 3
26 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
27 ret void
28}
29
Tom Stellard79243d92014-10-01 17:15:17 +000030;CHECK-LABEL: {{^}}getresinfo:
Nikolay Haustov2f684f12016-02-26 09:51:05 +000031;CHECK: image_get_resinfo {{v\[[0-9]+:[0-9]+\]}}, {{v[0-9]+}}, {{s\[[0-9]+:[0-9]+\]}} dmask:0xf
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +000032define amdgpu_ps void @getresinfo() {
Marek Olsakd8ecaee2014-07-11 17:11:46 +000033main_body:
Marek Olsakeac50622014-07-11 17:11:52 +000034 %r = call <4 x float> @llvm.SI.getresinfo.i32(i32 undef, <8 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
Marek Olsakd8ecaee2014-07-11 17:11:46 +000035 %r0 = extractelement <4 x float> %r, i32 0
36 %r1 = extractelement <4 x float> %r, i32 1
37 %r2 = extractelement <4 x float> %r, i32 2
38 %r3 = extractelement <4 x float> %r, i32 3
39 call void @llvm.SI.export(i32 15, i32 1, i32 1, i32 0, i32 1, float %r0, float %r1, float %r2, float %r3)
40 ret void
41}
42
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +000043declare <4 x float> @llvm.SI.image.load.v4i32(<4 x i32>, <8 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
44declare <4 x float> @llvm.SI.image.load.mip.v4i32(<4 x i32>, <8 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
45declare <4 x float> @llvm.SI.getresinfo.i32(i32, <8 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) #0
Marek Olsakd8ecaee2014-07-11 17:11:46 +000046
47declare void @llvm.SI.export(i32, i32, i32, i32, i32, float, float, float, float)
48
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +000049attributes #0 = { nounwind readnone }