blob: 6eb9d342ba28caae1c907df3409cd70106f455a1 [file] [log] [blame]
Bill Wendling68caaaf2010-08-19 18:52:17 +00001//===-- MachineVerifier.cpp - Machine Code Verifier -----------------------===//
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Pass to verify generated machine code. The following is checked:
11//
12// Operand counts: All explicit operands must be present.
13//
14// Register classes: All physical and virtual register operands must be
15// compatible with the register class required by the instruction descriptor.
16//
17// Register live intervals: Registers must be defined only once, and must be
18// defined before use.
19//
20// The machine code verifier is enabled from LLVMTargetMachine.cpp with the
21// command-line option -verify-machineinstrs, or by defining the environment
22// variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive
23// the verifier errors.
24//===----------------------------------------------------------------------===//
25
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000026#include "llvm/CodeGen/Passes.h"
Chris Lattner565449d2009-08-23 03:13:20 +000027#include "llvm/ADT/DenseSet.h"
Manman Renaa6875b2013-07-15 21:26:31 +000028#include "llvm/ADT/DepthFirstIterator.h"
Chris Lattner565449d2009-08-23 03:13:20 +000029#include "llvm/ADT/SetOperations.h"
30#include "llvm/ADT/SmallVector.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/CodeGen/LiveIntervalAnalysis.h"
32#include "llvm/CodeGen/LiveStackAnalysis.h"
33#include "llvm/CodeGen/LiveVariables.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunctionPass.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/CodeGen/MachineMemOperand.h"
37#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/BasicBlock.h"
39#include "llvm/IR/InlineAsm.h"
40#include "llvm/IR/Instructions.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000041#include "llvm/MC/MCAsmInfo.h"
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000042#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000043#include "llvm/Support/ErrorHandling.h"
Benjamin Kramerd59664f2014-04-29 23:26:49 +000044#include "llvm/Support/FileSystem.h"
Matthias Braun3f1d8fd2014-12-10 01:12:10 +000045#include "llvm/Support/Format.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000046#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000047#include "llvm/Target/TargetInstrInfo.h"
48#include "llvm/Target/TargetMachine.h"
49#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000050#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000051using namespace llvm;
52
53namespace {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000054 struct MachineVerifier {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000055
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000056 MachineVerifier(Pass *pass, const char *b) :
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000057 PASS(pass),
Owen Anderson21b17882015-02-04 00:02:59 +000058 Banner(b)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000059 {}
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000060
61 bool runOnMachineFunction(MachineFunction &MF);
62
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000063 Pass *const PASS;
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000064 const char *Banner;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000065 const MachineFunction *MF;
66 const TargetMachine *TM;
Evan Cheng8d71a752011-06-27 21:26:13 +000067 const TargetInstrInfo *TII;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000068 const TargetRegisterInfo *TRI;
69 const MachineRegisterInfo *MRI;
70
71 unsigned foundErrors;
72
73 typedef SmallVector<unsigned, 16> RegVector;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +000074 typedef SmallVector<const uint32_t*, 4> RegMaskVector;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000075 typedef DenseSet<unsigned> RegSet;
76 typedef DenseMap<unsigned, const MachineInstr*> RegMap;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +000077 typedef SmallPtrSet<const MachineBasicBlock*, 8> BlockSet;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000078
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +000079 const MachineInstr *FirstTerminator;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +000080 BlockSet FunctionBlocks;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +000081
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000082 BitVector regsReserved;
83 RegSet regsLive;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +000084 RegVector regsDefined, regsDead, regsKilled;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +000085 RegMaskVector regMasks;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +000086 RegSet regsLiveInButUnused;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000087
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +000088 SlotIndex lastIndex;
89
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000090 // Add Reg and any sub-registers to RV
91 void addRegWithSubRegs(RegVector &RV, unsigned Reg) {
92 RV.push_back(Reg);
93 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +000094 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs)
95 RV.push_back(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000096 }
97
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000098 struct BBInfo {
99 // Is this MBB reachable from the MF entry point?
100 bool reachable;
101
102 // Vregs that must be live in because they are used without being
103 // defined. Map value is the user.
104 RegMap vregsLiveIn;
105
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000106 // Regs killed in MBB. They may be defined again, and will then be in both
107 // regsKilled and regsLiveOut.
108 RegSet regsKilled;
109
110 // Regs defined in MBB and live out. Note that vregs passing through may
111 // be live out without being mentioned here.
112 RegSet regsLiveOut;
113
114 // Vregs that pass through MBB untouched. This set is disjoint from
115 // regsKilled and regsLiveOut.
116 RegSet vregsPassed;
117
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000118 // Vregs that must pass through MBB because they are needed by a successor
119 // block. This set is disjoint from regsLiveOut.
120 RegSet vregsRequired;
121
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000122 // Set versions of block's predecessor and successor lists.
123 BlockSet Preds, Succs;
124
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000125 BBInfo() : reachable(false) {}
126
127 // Add register to vregsPassed if it belongs there. Return true if
128 // anything changed.
129 bool addPassed(unsigned Reg) {
130 if (!TargetRegisterInfo::isVirtualRegister(Reg))
131 return false;
132 if (regsKilled.count(Reg) || regsLiveOut.count(Reg))
133 return false;
134 return vregsPassed.insert(Reg).second;
135 }
136
137 // Same for a full set.
138 bool addPassed(const RegSet &RS) {
139 bool changed = false;
140 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
141 if (addPassed(*I))
142 changed = true;
143 return changed;
144 }
145
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000146 // Add register to vregsRequired if it belongs there. Return true if
147 // anything changed.
148 bool addRequired(unsigned Reg) {
149 if (!TargetRegisterInfo::isVirtualRegister(Reg))
150 return false;
151 if (regsLiveOut.count(Reg))
152 return false;
153 return vregsRequired.insert(Reg).second;
154 }
155
156 // Same for a full set.
157 bool addRequired(const RegSet &RS) {
158 bool changed = false;
159 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
160 if (addRequired(*I))
161 changed = true;
162 return changed;
163 }
164
165 // Same for a full map.
166 bool addRequired(const RegMap &RM) {
167 bool changed = false;
168 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I)
169 if (addRequired(I->first))
170 changed = true;
171 return changed;
172 }
173
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000174 // Live-out registers are either in regsLiveOut or vregsPassed.
175 bool isLiveOut(unsigned Reg) const {
176 return regsLiveOut.count(Reg) || vregsPassed.count(Reg);
177 }
178 };
179
180 // Extra register info per MBB.
181 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap;
182
183 bool isReserved(unsigned Reg) {
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000184 return Reg < regsReserved.size() && regsReserved.test(Reg);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000185 }
186
Lang Hames1ce837a2012-02-14 19:17:48 +0000187 bool isAllocatable(unsigned Reg) {
Jakob Stoklund Olesen244beb42012-10-16 00:05:06 +0000188 return Reg < TRI->getNumRegs() && MRI->isAllocatable(Reg);
Lang Hames1ce837a2012-02-14 19:17:48 +0000189 }
190
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000191 // Analysis information if available
192 LiveVariables *LiveVars;
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +0000193 LiveIntervals *LiveInts;
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000194 LiveStacks *LiveStks;
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000195 SlotIndexes *Indexes;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000196
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000197 void visitMachineFunctionBefore();
198 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000199 void visitMachineBundleBefore(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000200 void visitMachineInstrBefore(const MachineInstr *MI);
201 void visitMachineOperand(const MachineOperand *MO, unsigned MONum);
202 void visitMachineInstrAfter(const MachineInstr *MI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000203 void visitMachineBundleAfter(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000204 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB);
205 void visitMachineFunctionAfter();
206
207 void report(const char *msg, const MachineFunction *MF);
208 void report(const char *msg, const MachineBasicBlock *MBB);
209 void report(const char *msg, const MachineInstr *MI);
210 void report(const char *msg, const MachineOperand *MO, unsigned MONum);
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000211 void report(const char *msg, const MachineFunction *MF,
212 const LiveInterval &LI);
213 void report(const char *msg, const MachineBasicBlock *MBB,
214 const LiveInterval &LI);
Matthias Braun364e6e92013-10-10 21:28:54 +0000215 void report(const char *msg, const MachineFunction *MF,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000216 const LiveRange &LR, unsigned Reg, unsigned LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +0000217 void report(const char *msg, const MachineBasicBlock *MBB,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000218 const LiveRange &LR, unsigned Reg, unsigned LaneMask);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000219
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000220 void verifyInlineAsm(const MachineInstr *MI);
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000221
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000222 void checkLiveness(const MachineOperand *MO, unsigned MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000223 void markReachable(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +0000224 void calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000225 void checkPHIOps(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000226
227 void calcRegsRequired();
228 void verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +0000229 void verifyLiveIntervals();
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +0000230 void verifyLiveInterval(const LiveInterval&);
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000231 void verifyLiveRangeValue(const LiveRange&, const VNInfo*, unsigned,
232 unsigned);
Matthias Braun364e6e92013-10-10 21:28:54 +0000233 void verifyLiveRangeSegment(const LiveRange&,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000234 const LiveRange::const_iterator I, unsigned,
235 unsigned);
236 void verifyLiveRange(const LiveRange&, unsigned, unsigned LaneMask = 0);
Manman Renaa6875b2013-07-15 21:26:31 +0000237
238 void verifyStackFrame();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000239 };
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000240
241 struct MachineVerifierPass : public MachineFunctionPass {
242 static char ID; // Pass ID, replacement for typeid
Matthias Brauna4e932d2014-12-11 19:41:51 +0000243 const std::string Banner;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000244
Matthias Brauna4e932d2014-12-11 19:41:51 +0000245 MachineVerifierPass(const std::string &banner = nullptr)
246 : MachineFunctionPass(ID), Banner(banner) {
Owen Anderson6c18d1a2010-10-19 17:21:58 +0000247 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry());
248 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000249
Craig Topper4584cd52014-03-07 09:26:03 +0000250 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000251 AU.setPreservesAll();
252 MachineFunctionPass::getAnalysisUsage(AU);
253 }
254
Craig Topper4584cd52014-03-07 09:26:03 +0000255 bool runOnMachineFunction(MachineFunction &MF) override {
Matthias Brauna4e932d2014-12-11 19:41:51 +0000256 MF.verify(this, Banner.c_str());
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000257 return false;
258 }
259 };
260
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000261}
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000262
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000263char MachineVerifierPass::ID = 0;
Owen Andersond31d82d2010-08-23 17:52:01 +0000264INITIALIZE_PASS(MachineVerifierPass, "machineverifier",
Owen Andersondf7a4f22010-10-07 22:25:06 +0000265 "Verify generated machine code", false, false)
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000266
Matthias Brauna4e932d2014-12-11 19:41:51 +0000267FunctionPass *llvm::createMachineVerifierPass(const std::string &Banner) {
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000268 return new MachineVerifierPass(Banner);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000269}
270
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000271void MachineFunction::verify(Pass *p, const char *Banner) const {
272 MachineVerifier(p, Banner)
273 .runOnMachineFunction(const_cast<MachineFunction&>(*this));
Jakob Stoklund Olesen27440e72009-11-13 21:56:09 +0000274}
275
Chris Lattner9e6f1f12009-08-23 02:51:22 +0000276bool MachineVerifier::runOnMachineFunction(MachineFunction &MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000277 foundErrors = 0;
278
279 this->MF = &MF;
280 TM = &MF.getTarget();
Eric Christophereb9e87f2014-10-14 07:00:33 +0000281 TII = MF.getSubtarget().getInstrInfo();
282 TRI = MF.getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000283 MRI = &MF.getRegInfo();
284
Craig Topperc0196b12014-04-14 00:51:57 +0000285 LiveVars = nullptr;
286 LiveInts = nullptr;
287 LiveStks = nullptr;
288 Indexes = nullptr;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000289 if (PASS) {
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000290 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>();
Jakob Stoklund Olesenb4ef4a92010-08-05 23:51:26 +0000291 // We don't want to verify LiveVariables if LiveIntervals is available.
292 if (!LiveInts)
293 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>();
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000294 LiveStks = PASS->getAnalysisIfAvailable<LiveStacks>();
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000295 Indexes = PASS->getAnalysisIfAvailable<SlotIndexes>();
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000296 }
297
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000298 visitMachineFunctionBefore();
299 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end();
300 MFI!=MFE; ++MFI) {
301 visitMachineBasicBlockBefore(MFI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000302 // Keep track of the current bundle header.
Craig Topperc0196b12014-04-14 00:51:57 +0000303 const MachineInstr *CurBundle = nullptr;
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000304 // Do we expect the next instruction to be part of the same bundle?
305 bool InBundle = false;
306
Evan Cheng7fae11b2011-12-14 02:11:42 +0000307 for (MachineBasicBlock::const_instr_iterator MBBI = MFI->instr_begin(),
308 MBBE = MFI->instr_end(); MBBI != MBBE; ++MBBI) {
Jakob Stoklund Olesenb5b4a5d2011-01-12 21:27:41 +0000309 if (MBBI->getParent() != MFI) {
310 report("Bad instruction parent pointer", MFI);
Owen Anderson21b17882015-02-04 00:02:59 +0000311 errs() << "Instruction: " << *MBBI;
Jakob Stoklund Olesenb5b4a5d2011-01-12 21:27:41 +0000312 continue;
313 }
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000314
315 // Check for consistent bundle flags.
316 if (InBundle && !MBBI->isBundledWithPred())
317 report("Missing BundledPred flag, "
318 "BundledSucc was set on predecessor", MBBI);
319 if (!InBundle && MBBI->isBundledWithPred())
320 report("BundledPred flag is set, "
321 "but BundledSucc not set on predecessor", MBBI);
322
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000323 // Is this a bundle header?
324 if (!MBBI->isInsideBundle()) {
325 if (CurBundle)
326 visitMachineBundleAfter(CurBundle);
327 CurBundle = MBBI;
328 visitMachineBundleBefore(CurBundle);
329 } else if (!CurBundle)
330 report("No bundle header", MBBI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000331 visitMachineInstrBefore(MBBI);
Matt Arsenaultee5c2ab2015-04-30 19:35:41 +0000332 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I) {
333 const MachineInstr &MI = *MBBI;
334 const MachineOperand &Op = MI.getOperand(I);
335 if (Op.getParent() != &MI) {
Matt Arsenault59d2ca12015-04-30 23:20:56 +0000336 // Make sure to use correct addOperand / RemoveOperand / ChangeTo
Matt Arsenaultee5c2ab2015-04-30 19:35:41 +0000337 // functions when replacing operands of a MachineInstr.
338 report("Instruction has operand with wrong parent set", &MI);
339 }
340
341 visitMachineOperand(&Op, I);
342 }
343
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000344 visitMachineInstrAfter(MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000345
346 // Was this the last bundled instruction?
347 InBundle = MBBI->isBundledWithSucc();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000348 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000349 if (CurBundle)
350 visitMachineBundleAfter(CurBundle);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000351 if (InBundle)
352 report("BundledSucc flag set on last instruction in block", &MFI->back());
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000353 visitMachineBasicBlockAfter(MFI);
354 }
355 visitMachineFunctionAfter();
356
Owen Anderson21b17882015-02-04 00:02:59 +0000357 if (foundErrors)
Chris Lattner2104b8d2010-04-07 22:58:41 +0000358 report_fatal_error("Found "+Twine(foundErrors)+" machine code errors.");
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000359
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000360 // Clean up.
361 regsLive.clear();
362 regsDefined.clear();
363 regsDead.clear();
364 regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +0000365 regMasks.clear();
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000366 regsLiveInButUnused.clear();
367 MBBInfoMap.clear();
368
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000369 return false; // no changes
370}
371
Chris Lattner75f40452009-08-23 01:03:30 +0000372void MachineVerifier::report(const char *msg, const MachineFunction *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000373 assert(MF);
Owen Anderson21b17882015-02-04 00:02:59 +0000374 errs() << '\n';
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000375 if (!foundErrors++) {
376 if (Banner)
Owen Anderson21b17882015-02-04 00:02:59 +0000377 errs() << "# " << Banner << '\n';
378 MF->print(errs(), Indexes);
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000379 }
Owen Anderson21b17882015-02-04 00:02:59 +0000380 errs() << "*** Bad machine code: " << msg << " ***\n"
Craig Toppera538d832012-08-22 06:07:19 +0000381 << "- function: " << MF->getName() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000382}
383
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000384void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000385 assert(MBB);
386 report(msg, MBB->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000387 errs() << "- basic block: BB#" << MBB->getNumber()
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000388 << ' ' << MBB->getName()
Roman Divackyad06cee2012-09-05 22:26:57 +0000389 << " (" << (const void*)MBB << ')';
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000390 if (Indexes)
Owen Anderson21b17882015-02-04 00:02:59 +0000391 errs() << " [" << Indexes->getMBBStartIdx(MBB)
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000392 << ';' << Indexes->getMBBEndIdx(MBB) << ')';
Owen Anderson21b17882015-02-04 00:02:59 +0000393 errs() << '\n';
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000394}
395
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000396void MachineVerifier::report(const char *msg, const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000397 assert(MI);
398 report(msg, MI->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000399 errs() << "- instruction: ";
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000400 if (Indexes && Indexes->hasIndex(MI))
Owen Anderson21b17882015-02-04 00:02:59 +0000401 errs() << Indexes->getInstructionIndex(MI) << '\t';
402 MI->print(errs(), TM);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000403}
404
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000405void MachineVerifier::report(const char *msg,
406 const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000407 assert(MO);
408 report(msg, MO->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000409 errs() << "- operand " << MONum << ": ";
Eric Christopher1cdefae2015-02-27 00:11:34 +0000410 MO->print(errs(), TRI);
Owen Anderson21b17882015-02-04 00:02:59 +0000411 errs() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000412}
413
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000414void MachineVerifier::report(const char *msg, const MachineFunction *MF,
415 const LiveInterval &LI) {
416 report(msg, MF);
Owen Anderson21b17882015-02-04 00:02:59 +0000417 errs() << "- interval: " << LI << '\n';
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000418}
419
420void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB,
421 const LiveInterval &LI) {
422 report(msg, MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000423 errs() << "- interval: " << LI << '\n';
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000424}
425
Matthias Braun364e6e92013-10-10 21:28:54 +0000426void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000427 const LiveRange &LR, unsigned Reg,
428 unsigned LaneMask) {
Matthias Braun364e6e92013-10-10 21:28:54 +0000429 report(msg, MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000430 errs() << "- liverange: " << LR << '\n';
431 errs() << "- register: " << PrintReg(Reg, TRI) << '\n';
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000432 if (LaneMask != 0)
Owen Anderson21b17882015-02-04 00:02:59 +0000433 errs() << "- lanemask: " << format("%04X\n", LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +0000434}
435
436void MachineVerifier::report(const char *msg, const MachineFunction *MF,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000437 const LiveRange &LR, unsigned Reg,
438 unsigned LaneMask) {
Matthias Braun364e6e92013-10-10 21:28:54 +0000439 report(msg, MF);
Owen Anderson21b17882015-02-04 00:02:59 +0000440 errs() << "- liverange: " << LR << '\n';
441 errs() << "- register: " << PrintReg(Reg, TRI) << '\n';
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000442 if (LaneMask != 0)
Owen Anderson21b17882015-02-04 00:02:59 +0000443 errs() << "- lanemask: " << format("%04X\n", LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +0000444}
445
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000446void MachineVerifier::markReachable(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000447 BBInfo &MInfo = MBBInfoMap[MBB];
448 if (!MInfo.reachable) {
449 MInfo.reachable = true;
450 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
451 SuE = MBB->succ_end(); SuI != SuE; ++SuI)
452 markReachable(*SuI);
453 }
454}
455
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000456void MachineVerifier::visitMachineFunctionBefore() {
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000457 lastIndex = SlotIndex();
Jakob Stoklund Olesenc30a9af2012-10-15 21:57:41 +0000458 regsReserved = MRI->getReservedRegs();
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000459
460 // A sub-register of a reserved register is also reserved
461 for (int Reg = regsReserved.find_first(); Reg>=0;
462 Reg = regsReserved.find_next(Reg)) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000463 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000464 // FIXME: This should probably be:
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000465 // assert(regsReserved.test(*SubRegs) && "Non-reserved sub-register");
466 regsReserved.set(*SubRegs);
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000467 }
468 }
Lang Hames1ce837a2012-02-14 19:17:48 +0000469
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000470 markReachable(&MF->front());
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000471
472 // Build a set of the basic blocks in the function.
473 FunctionBlocks.clear();
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000474 for (const auto &MBB : *MF) {
475 FunctionBlocks.insert(&MBB);
476 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000477
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000478 MInfo.Preds.insert(MBB.pred_begin(), MBB.pred_end());
479 if (MInfo.Preds.size() != MBB.pred_size())
480 report("MBB has duplicate entries in its predecessor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000481
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000482 MInfo.Succs.insert(MBB.succ_begin(), MBB.succ_end());
483 if (MInfo.Succs.size() != MBB.succ_size())
484 report("MBB has duplicate entries in its successor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000485 }
Jakob Stoklund Olesene17c3fd2013-04-19 21:40:57 +0000486
487 // Check that the register use lists are sane.
488 MRI->verifyUseLists();
Manman Renaa6875b2013-07-15 21:26:31 +0000489
490 verifyStackFrame();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000491}
492
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000493// Does iterator point to a and b as the first two elements?
Dan Gohmanb29cda92010-04-15 17:08:50 +0000494static bool matchPair(MachineBasicBlock::const_succ_iterator i,
495 const MachineBasicBlock *a, const MachineBasicBlock *b) {
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000496 if (*i == a)
497 return *++i == b;
498 if (*i == b)
499 return *++i == a;
500 return false;
501}
502
503void
504MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) {
Craig Topperc0196b12014-04-14 00:51:57 +0000505 FirstTerminator = nullptr;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +0000506
Lang Hames1ce837a2012-02-14 19:17:48 +0000507 if (MRI->isSSA()) {
508 // If this block has allocatable physical registers live-in, check that
509 // it is an entry block or landing pad.
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000510 for (unsigned LI : MBB->liveins()) {
Reid Kleckner0e288232015-08-27 23:27:47 +0000511 if (isAllocatable(LI) && !MBB->isEHPad() &&
Lang Hames1ce837a2012-02-14 19:17:48 +0000512 MBB != MBB->getParent()->begin()) {
513 report("MBB has allocable live-in, but isn't entry or landing-pad.", MBB);
514 }
515 }
516 }
517
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000518 // Count the number of landing pad successors.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000519 SmallPtrSet<MachineBasicBlock*, 4> LandingPadSuccs;
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000520 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000521 E = MBB->succ_end(); I != E; ++I) {
Reid Kleckner0e288232015-08-27 23:27:47 +0000522 if ((*I)->isEHPad())
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000523 LandingPadSuccs.insert(*I);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000524 if (!FunctionBlocks.count(*I))
525 report("MBB has successor that isn't part of the function.", MBB);
526 if (!MBBInfoMap[*I].Preds.count(MBB)) {
527 report("Inconsistent CFG", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000528 errs() << "MBB is not in the predecessor list of the successor BB#"
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000529 << (*I)->getNumber() << ".\n";
530 }
531 }
532
533 // Check the predecessor list.
534 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
535 E = MBB->pred_end(); I != E; ++I) {
536 if (!FunctionBlocks.count(*I))
537 report("MBB has predecessor that isn't part of the function.", MBB);
538 if (!MBBInfoMap[*I].Succs.count(MBB)) {
539 report("Inconsistent CFG", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000540 errs() << "MBB is not in the successor list of the predecessor BB#"
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000541 << (*I)->getNumber() << ".\n";
542 }
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000543 }
Bill Wendling2a401312011-05-04 22:54:05 +0000544
545 const MCAsmInfo *AsmInfo = TM->getMCAsmInfo();
546 const BasicBlock *BB = MBB->getBasicBlock();
547 if (LandingPadSuccs.size() > 1 &&
548 !(AsmInfo &&
549 AsmInfo->getExceptionHandlingType() == ExceptionHandling::SjLj &&
550 BB && isa<SwitchInst>(BB->getTerminator())))
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000551 report("MBB has more than one landing pad successor", MBB);
552
Dan Gohman352a4952009-08-27 02:43:49 +0000553 // Call AnalyzeBranch. If it succeeds, there several more conditions to check.
Craig Topperc0196b12014-04-14 00:51:57 +0000554 MachineBasicBlock *TBB = nullptr, *FBB = nullptr;
Dan Gohman352a4952009-08-27 02:43:49 +0000555 SmallVector<MachineOperand, 4> Cond;
556 if (!TII->AnalyzeBranch(*const_cast<MachineBasicBlock *>(MBB),
557 TBB, FBB, Cond)) {
558 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's
559 // check whether its answers match up with reality.
560 if (!TBB && !FBB) {
561 // Block falls through to its successor.
562 MachineFunction::const_iterator MBBI = MBB;
563 ++MBBI;
564 if (MBBI == MF->end()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000565 // It's possible that the block legitimately ends with a noreturn
566 // call or an unreachable, in which case it won't actually fall
567 // out the bottom of the function.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000568 } else if (MBB->succ_size() == LandingPadSuccs.size()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000569 // It's possible that the block legitimately ends with a noreturn
570 // call or an unreachable, in which case it won't actuall fall
571 // out of the block.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000572 } else if (MBB->succ_size() != 1+LandingPadSuccs.size()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000573 report("MBB exits via unconditional fall-through but doesn't have "
574 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000575 } else if (!MBB->isSuccessor(MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000576 report("MBB exits via unconditional fall-through but its successor "
577 "differs from its CFG successor!", MBB);
578 }
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000579 if (!MBB->empty() && MBB->back().isBarrier() &&
580 !TII->isPredicated(&MBB->back())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000581 report("MBB exits via unconditional fall-through but ends with a "
582 "barrier instruction!", MBB);
583 }
584 if (!Cond.empty()) {
585 report("MBB exits via unconditional fall-through but has a condition!",
586 MBB);
587 }
588 } else if (TBB && !FBB && Cond.empty()) {
589 // Block unconditionally branches somewhere.
Ahmed Bougachafb6eeb72014-12-01 18:43:53 +0000590 // If the block has exactly one successor, that happens to be a
591 // landingpad, accept it as valid control flow.
592 if (MBB->succ_size() != 1+LandingPadSuccs.size() &&
593 (MBB->succ_size() != 1 || LandingPadSuccs.size() != 1 ||
594 *MBB->succ_begin() != *LandingPadSuccs.begin())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000595 report("MBB exits via unconditional branch but doesn't have "
596 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000597 } else if (!MBB->isSuccessor(TBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000598 report("MBB exits via unconditional branch but the CFG "
599 "successor doesn't match the actual successor!", MBB);
600 }
601 if (MBB->empty()) {
602 report("MBB exits via unconditional branch but doesn't contain "
603 "any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000604 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000605 report("MBB exits via unconditional branch but doesn't end with a "
606 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000607 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000608 report("MBB exits via unconditional branch but the branch isn't a "
609 "terminator instruction!", MBB);
610 }
611 } else if (TBB && !FBB && !Cond.empty()) {
612 // Block conditionally branches somewhere, otherwise falls through.
613 MachineFunction::const_iterator MBBI = MBB;
614 ++MBBI;
615 if (MBBI == MF->end()) {
616 report("MBB conditionally falls through out of function!", MBB);
Dmitri Gribenko349d1a32012-12-19 22:13:01 +0000617 } else if (MBB->succ_size() == 1) {
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000618 // A conditional branch with only one successor is weird, but allowed.
619 if (&*MBBI != TBB)
620 report("MBB exits via conditional branch/fall-through but only has "
621 "one CFG successor!", MBB);
622 else if (TBB != *MBB->succ_begin())
623 report("MBB exits via conditional branch/fall-through but the CFG "
624 "successor don't match the actual successor!", MBB);
625 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000626 report("MBB exits via conditional branch/fall-through but doesn't have "
627 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000628 } else if (!matchPair(MBB->succ_begin(), TBB, MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000629 report("MBB exits via conditional branch/fall-through but the CFG "
630 "successors don't match the actual successors!", MBB);
631 }
632 if (MBB->empty()) {
633 report("MBB exits via conditional branch/fall-through but doesn't "
634 "contain any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000635 } else if (MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000636 report("MBB exits via conditional branch/fall-through but ends with a "
637 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000638 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000639 report("MBB exits via conditional branch/fall-through but the branch "
640 "isn't a terminator instruction!", MBB);
641 }
642 } else if (TBB && FBB) {
643 // Block conditionally branches somewhere, otherwise branches
644 // somewhere else.
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000645 if (MBB->succ_size() == 1) {
646 // A conditional branch with only one successor is weird, but allowed.
647 if (FBB != TBB)
648 report("MBB exits via conditional branch/branch through but only has "
649 "one CFG successor!", MBB);
650 else if (TBB != *MBB->succ_begin())
651 report("MBB exits via conditional branch/branch through but the CFG "
652 "successor don't match the actual successor!", MBB);
653 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000654 report("MBB exits via conditional branch/branch but doesn't have "
655 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000656 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000657 report("MBB exits via conditional branch/branch but the CFG "
658 "successors don't match the actual successors!", MBB);
659 }
660 if (MBB->empty()) {
661 report("MBB exits via conditional branch/branch but doesn't "
662 "contain any instructions!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000663 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000664 report("MBB exits via conditional branch/branch but doesn't end with a "
665 "barrier instruction!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000666 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000667 report("MBB exits via conditional branch/branch but the branch "
668 "isn't a terminator instruction!", MBB);
669 }
670 if (Cond.empty()) {
671 report("MBB exits via conditinal branch/branch but there's no "
672 "condition!", MBB);
673 }
674 } else {
675 report("AnalyzeBranch returned invalid data!", MBB);
676 }
677 }
678
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000679 regsLive.clear();
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000680 for (unsigned LI : MBB->liveins()) {
681 if (!TargetRegisterInfo::isPhysicalRegister(LI)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000682 report("MBB live-in list contains non-physical register", MBB);
683 continue;
684 }
Matthias Braunb2b7ef12015-08-24 22:59:52 +0000685 for (MCSubRegIterator SubRegs(LI, TRI, /*IncludeSelf=*/true);
Chad Rosierabdb1d62013-05-22 23:17:36 +0000686 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000687 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000688 }
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +0000689 regsLiveInButUnused = regsLive;
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000690
691 const MachineFrameInfo *MFI = MF->getFrameInfo();
692 assert(MFI && "Function has no frame info");
Matthias Braun111f5d82015-05-28 23:20:35 +0000693 BitVector PR = MFI->getPristineRegs(*MF);
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000694 for (int I = PR.find_first(); I>0; I = PR.find_next(I)) {
Chad Rosierabdb1d62013-05-22 23:17:36 +0000695 for (MCSubRegIterator SubRegs(I, TRI, /*IncludeSelf=*/true);
696 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000697 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000698 }
699
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000700 regsKilled.clear();
701 regsDefined.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000702
703 if (Indexes)
704 lastIndex = Indexes->getMBBStartIdx(MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000705}
706
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000707// This function gets called for all bundle headers, including normal
708// stand-alone unbundled instructions.
709void MachineVerifier::visitMachineBundleBefore(const MachineInstr *MI) {
710 if (Indexes && Indexes->hasIndex(MI)) {
711 SlotIndex idx = Indexes->getInstructionIndex(MI);
712 if (!(idx > lastIndex)) {
713 report("Instruction index out of order", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000714 errs() << "Last instruction was at " << lastIndex << '\n';
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000715 }
716 lastIndex = idx;
717 }
Pete Coopercd720162012-06-07 17:41:39 +0000718
719 // Ensure non-terminators don't follow terminators.
720 // Ignore predicated terminators formed by if conversion.
721 // FIXME: If conversion shouldn't need to violate this rule.
722 if (MI->isTerminator() && !TII->isPredicated(MI)) {
723 if (!FirstTerminator)
724 FirstTerminator = MI;
725 } else if (FirstTerminator) {
726 report("Non-terminator instruction after the first terminator", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000727 errs() << "First terminator was:\t" << *FirstTerminator;
Pete Coopercd720162012-06-07 17:41:39 +0000728 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000729}
730
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000731// The operands on an INLINEASM instruction must follow a template.
732// Verify that the flag operands make sense.
733void MachineVerifier::verifyInlineAsm(const MachineInstr *MI) {
734 // The first two operands on INLINEASM are the asm string and global flags.
735 if (MI->getNumOperands() < 2) {
736 report("Too few operands on inline asm", MI);
737 return;
738 }
739 if (!MI->getOperand(0).isSymbol())
740 report("Asm string must be an external symbol", MI);
741 if (!MI->getOperand(1).isImm())
742 report("Asm flags must be an immediate", MI);
Chad Rosier9e1274f2012-10-30 19:11:54 +0000743 // Allowed flags are Extra_HasSideEffects = 1, Extra_IsAlignStack = 2,
744 // Extra_AsmDialect = 4, Extra_MayLoad = 8, and Extra_MayStore = 16.
745 if (!isUInt<5>(MI->getOperand(1).getImm()))
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000746 report("Unknown asm flags", &MI->getOperand(1), 1);
747
Gabor Horvathfee04342015-03-16 09:53:42 +0000748 static_assert(InlineAsm::MIOp_FirstOperand == 2, "Asm format changed");
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000749
750 unsigned OpNo = InlineAsm::MIOp_FirstOperand;
751 unsigned NumOps;
752 for (unsigned e = MI->getNumOperands(); OpNo < e; OpNo += NumOps) {
753 const MachineOperand &MO = MI->getOperand(OpNo);
754 // There may be implicit ops after the fixed operands.
755 if (!MO.isImm())
756 break;
757 NumOps = 1 + InlineAsm::getNumOperandRegisters(MO.getImm());
758 }
759
760 if (OpNo > MI->getNumOperands())
761 report("Missing operands in last group", MI);
762
763 // An optional MDNode follows the groups.
764 if (OpNo < MI->getNumOperands() && MI->getOperand(OpNo).isMetadata())
765 ++OpNo;
766
767 // All trailing operands must be implicit registers.
768 for (unsigned e = MI->getNumOperands(); OpNo < e; ++OpNo) {
769 const MachineOperand &MO = MI->getOperand(OpNo);
770 if (!MO.isReg() || !MO.isImplicit())
771 report("Expected implicit register after groups", &MO, OpNo);
772 }
773}
774
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000775void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000776 const MCInstrDesc &MCID = MI->getDesc();
777 if (MI->getNumOperands() < MCID.getNumOperands()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000778 report("Too few operands", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000779 errs() << MCID.getNumOperands() << " operands expected, but "
Matt Arsenault23c92742013-11-15 22:18:19 +0000780 << MI->getNumOperands() << " given.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000781 }
Dan Gohmandb9493c2009-10-07 17:36:00 +0000782
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000783 // Check the tied operands.
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000784 if (MI->isInlineAsm())
785 verifyInlineAsm(MI);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000786
Dan Gohmandb9493c2009-10-07 17:36:00 +0000787 // Check the MachineMemOperands for basic consistency.
788 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(),
789 E = MI->memoperands_end(); I != E; ++I) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000790 if ((*I)->isLoad() && !MI->mayLoad())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000791 report("Missing mayLoad flag", MI);
Evan Cheng7f8e5632011-12-07 07:15:52 +0000792 if ((*I)->isStore() && !MI->mayStore())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000793 report("Missing mayStore flag", MI);
794 }
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000795
796 // Debug values must not have a slot index.
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000797 // Other instructions must have one, unless they are inside a bundle.
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000798 if (LiveInts) {
799 bool mapped = !LiveInts->isNotInMIMap(MI);
800 if (MI->isDebugValue()) {
801 if (mapped)
802 report("Debug instruction has a slot index", MI);
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000803 } else if (MI->isInsideBundle()) {
804 if (mapped)
805 report("Instruction inside bundle has a slot index", MI);
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000806 } else {
807 if (!mapped)
808 report("Missing slot index", MI);
809 }
810 }
811
Andrew Trick924123a2011-09-21 02:20:46 +0000812 StringRef ErrorInfo;
813 if (!TII->verifyInstruction(MI, ErrorInfo))
814 report(ErrorInfo.data(), MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000815}
816
817void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000818MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000819 const MachineInstr *MI = MO->getParent();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000820 const MCInstrDesc &MCID = MI->getDesc();
Alex Lorenze5101e22015-08-10 21:47:36 +0000821 unsigned NumDefs = MCID.getNumDefs();
822 if (MCID.getOpcode() == TargetOpcode::PATCHPOINT)
823 NumDefs = (MONum == 0 && MO->isReg()) ? NumDefs : 0;
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000824
Evan Cheng6cc775f2011-06-28 19:10:37 +0000825 // The first MCID.NumDefs operands must be explicit register defines
Alex Lorenze5101e22015-08-10 21:47:36 +0000826 if (MONum < NumDefs) {
Richard Smith8f3447c2012-08-15 01:39:31 +0000827 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000828 if (!MO->isReg())
829 report("Explicit definition must be a register", MO, MONum);
Evan Cheng76f6e262012-05-29 19:40:44 +0000830 else if (!MO->isDef() && !MCOI.isOptionalDef())
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000831 report("Explicit definition marked as use", MO, MONum);
832 else if (MO->isImplicit())
833 report("Explicit definition marked as implicit", MO, MONum);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000834 } else if (MONum < MCID.getNumOperands()) {
Richard Smith8f3447c2012-08-15 01:39:31 +0000835 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Eric Christopherbcc230a72010-11-17 00:55:36 +0000836 // Don't check if it's the last operand in a variadic instruction. See,
837 // e.g., LDM_RET in the arm back end.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000838 if (MO->isReg() &&
Evan Cheng7f8e5632011-12-07 07:15:52 +0000839 !(MI->isVariadic() && MONum == MCID.getNumOperands()-1)) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000840 if (MO->isDef() && !MCOI.isOptionalDef())
Matthias Braun6a57acf2013-10-04 16:53:00 +0000841 report("Explicit operand marked as def", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000842 if (MO->isImplicit())
843 report("Explicit operand marked as implicit", MO, MONum);
844 }
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000845
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000846 int TiedTo = MCID.getOperandConstraint(MONum, MCOI::TIED_TO);
847 if (TiedTo != -1) {
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000848 if (!MO->isReg())
849 report("Tied use must be a register", MO, MONum);
850 else if (!MO->isTied())
851 report("Operand should be tied", MO, MONum);
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000852 else if (unsigned(TiedTo) != MI->findTiedOperandIdx(MONum))
853 report("Tied def doesn't match MCInstrDesc", MO, MONum);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000854 } else if (MO->isReg() && MO->isTied())
855 report("Explicit operand should not be tied", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000856 } else {
Jakob Stoklund Olesen3db495232009-12-22 21:48:20 +0000857 // ARM adds %reg0 operands to indicate predicates. We'll allow that.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000858 if (MO->isReg() && !MO->isImplicit() && !MI->isVariadic() && MO->getReg())
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000859 report("Extra explicit operand on non-variadic instruction", MO, MONum);
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000860 }
861
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000862 switch (MO->getType()) {
863 case MachineOperand::MO_Register: {
864 const unsigned Reg = MO->getReg();
865 if (!Reg)
866 return;
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000867 if (MRI->tracksLiveness() && !MI->isDebugValue())
868 checkLiveness(MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000869
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000870 // Verify the consistency of tied operands.
871 if (MO->isTied()) {
872 unsigned OtherIdx = MI->findTiedOperandIdx(MONum);
873 const MachineOperand &OtherMO = MI->getOperand(OtherIdx);
874 if (!OtherMO.isReg())
875 report("Must be tied to a register", MO, MONum);
876 if (!OtherMO.isTied())
877 report("Missing tie flags on tied operand", MO, MONum);
878 if (MI->findTiedOperandIdx(OtherIdx) != MONum)
879 report("Inconsistent tie links", MO, MONum);
880 if (MONum < MCID.getNumDefs()) {
881 if (OtherIdx < MCID.getNumOperands()) {
882 if (-1 == MCID.getOperandConstraint(OtherIdx, MCOI::TIED_TO))
883 report("Explicit def tied to explicit use without tie constraint",
884 MO, MONum);
885 } else {
886 if (!OtherMO.isImplicit())
887 report("Explicit def should be tied to implicit use", MO, MONum);
888 }
889 }
890 }
891
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +0000892 // Verify two-address constraints after leaving SSA form.
893 unsigned DefIdx;
894 if (!MRI->isSSA() && MO->isUse() &&
895 MI->isRegTiedToDefOperand(MONum, &DefIdx) &&
896 Reg != MI->getOperand(DefIdx).getReg())
897 report("Two-address instruction operands must be identical", MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000898
899 // Check register classes.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000900 if (MONum < MCID.getNumOperands() && !MO->isImplicit()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000901 unsigned SubIdx = MO->getSubReg();
902
903 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000904 if (SubIdx) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000905 report("Illegal subregister index for physical register", MO, MONum);
906 return;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000907 }
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000908 if (const TargetRegisterClass *DRC =
909 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000910 if (!DRC->contains(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000911 report("Illegal physical register for instruction", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +0000912 errs() << TRI->getName(Reg) << " is not a "
Craig Toppercf0444b2014-11-17 05:50:14 +0000913 << TRI->getRegClassName(DRC) << " register.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000914 }
915 }
916 } else {
917 // Virtual register.
918 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
919 if (SubIdx) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000920 const TargetRegisterClass *SRC =
921 TRI->getSubClassWithSubReg(RC, SubIdx);
Jakob Stoklund Olesen48431782010-05-18 17:31:12 +0000922 if (!SRC) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000923 report("Invalid subregister index for virtual register", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +0000924 errs() << "Register class " << TRI->getRegClassName(RC)
Jakob Stoklund Olesen48431782010-05-18 17:31:12 +0000925 << " does not support subreg index " << SubIdx << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000926 return;
927 }
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000928 if (RC != SRC) {
929 report("Invalid register class for subregister index", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +0000930 errs() << "Register class " << TRI->getRegClassName(RC)
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000931 << " does not fully support subreg index " << SubIdx << "\n";
932 return;
933 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000934 }
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000935 if (const TargetRegisterClass *DRC =
936 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000937 if (SubIdx) {
938 const TargetRegisterClass *SuperRC =
Eric Christopher433c4322015-03-10 23:46:01 +0000939 TRI->getLargestLegalSuperClass(RC, *MF);
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000940 if (!SuperRC) {
941 report("No largest legal super class exists.", MO, MONum);
942 return;
943 }
944 DRC = TRI->getMatchingSuperRegClass(SuperRC, DRC, SubIdx);
945 if (!DRC) {
946 report("No matching super-reg register class.", MO, MONum);
947 return;
948 }
949 }
Jakob Stoklund Olesenaff10602011-06-02 05:43:46 +0000950 if (!RC->hasSuperClassEq(DRC)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000951 report("Illegal virtual register for instruction", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +0000952 errs() << "Expected a " << TRI->getRegClassName(DRC)
Craig Toppercf0444b2014-11-17 05:50:14 +0000953 << " register, but got a " << TRI->getRegClassName(RC)
954 << " register\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000955 }
956 }
957 }
958 }
959 break;
960 }
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +0000961
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +0000962 case MachineOperand::MO_RegisterMask:
963 regMasks.push_back(MO->getRegMask());
964 break;
965
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +0000966 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerb06015a2010-02-09 19:54:29 +0000967 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent()))
968 report("PHI operand is not in the CFG", MO, MONum);
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +0000969 break;
970
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000971 case MachineOperand::MO_FrameIndex:
972 if (LiveStks && LiveStks->hasInterval(MO->getIndex()) &&
973 LiveInts && !LiveInts->isNotInMIMap(MI)) {
974 LiveInterval &LI = LiveStks->getInterval(MO->getIndex());
975 SlotIndex Idx = LiveInts->getInstructionIndex(MI);
Evan Cheng7f8e5632011-12-07 07:15:52 +0000976 if (MI->mayLoad() && !LI.liveAt(Idx.getRegSlot(true))) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000977 report("Instruction loads from dead spill slot", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +0000978 errs() << "Live stack: " << LI << '\n';
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000979 }
Evan Cheng7f8e5632011-12-07 07:15:52 +0000980 if (MI->mayStore() && !LI.liveAt(Idx.getRegSlot())) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000981 report("Instruction stores to dead spill slot", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +0000982 errs() << "Live stack: " << LI << '\n';
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000983 }
984 }
985 break;
986
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000987 default:
988 break;
989 }
990}
991
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000992void MachineVerifier::checkLiveness(const MachineOperand *MO, unsigned MONum) {
993 const MachineInstr *MI = MO->getParent();
994 const unsigned Reg = MO->getReg();
995
996 // Both use and def operands can read a register.
997 if (MO->readsReg()) {
998 regsLiveInButUnused.erase(Reg);
999
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +00001000 if (MO->isKill())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001001 addRegWithSubRegs(regsKilled, Reg);
1002
1003 // Check that LiveVars knows this kill.
1004 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) &&
1005 MO->isKill()) {
1006 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
1007 if (std::find(VI.Kills.begin(), VI.Kills.end(), MI) == VI.Kills.end())
1008 report("Kill missing from LiveVariables", MO, MONum);
1009 }
1010
1011 // Check LiveInts liveness and kill.
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001012 if (LiveInts && !LiveInts->isNotInMIMap(MI)) {
1013 SlotIndex UseIdx = LiveInts->getInstructionIndex(MI);
1014 // Check the cached regunit intervals.
1015 if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isReserved(Reg)) {
1016 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001017 if (const LiveRange *LR = LiveInts->getCachedRegUnit(*Units)) {
1018 LiveQueryResult LRQ = LR->Query(UseIdx);
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001019 if (!LRQ.valueIn()) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001020 report("No live segment at use", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001021 errs() << UseIdx << " is not live in " << PrintRegUnit(*Units, TRI)
Matthias Braun34e1be92013-10-10 21:29:02 +00001022 << ' ' << *LR << '\n';
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001023 }
1024 if (MO->isKill() && !LRQ.isKill()) {
1025 report("Live range continues after kill flag", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001026 errs() << PrintRegUnit(*Units, TRI) << ' ' << *LR << '\n';
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001027 }
1028 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001029 }
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001030 }
1031
1032 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1033 if (LiveInts->hasInterval(Reg)) {
1034 // This is a virtual register interval.
1035 const LiveInterval &LI = LiveInts->getInterval(Reg);
Matthias Braun88dd0ab2013-10-10 21:28:52 +00001036 LiveQueryResult LRQ = LI.Query(UseIdx);
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001037 if (!LRQ.valueIn()) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001038 report("No live segment at use", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001039 errs() << UseIdx << " is not live in " << LI << '\n';
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001040 }
1041 // Check for extra kill flags.
1042 // Note that we allow missing kill flags for now.
1043 if (MO->isKill() && !LRQ.isKill()) {
1044 report("Live range continues after kill flag", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001045 errs() << "Live range: " << LI << '\n';
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001046 }
1047 } else {
1048 report("Virtual register has no live interval", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001049 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001050 }
1051 }
1052
1053 // Use of a dead register.
1054 if (!regsLive.count(Reg)) {
1055 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1056 // Reserved registers may be used even when 'dead'.
Matthias Braun96d77322014-12-10 01:13:13 +00001057 bool Bad = !isReserved(Reg);
1058 // We are fine if just any subregister has a defined value.
1059 if (Bad) {
1060 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid();
1061 ++SubRegs) {
1062 if (regsLive.count(*SubRegs)) {
1063 Bad = false;
1064 break;
1065 }
1066 }
1067 }
Matthias Braun96a31952015-01-14 22:25:14 +00001068 // If there is an additional implicit-use of a super register we stop
1069 // here. By definition we are fine if the super register is not
1070 // (completely) dead, if the complete super register is dead we will
1071 // get a report for its operand.
1072 if (Bad) {
1073 for (const MachineOperand &MOP : MI->uses()) {
1074 if (!MOP.isReg())
1075 continue;
1076 if (!MOP.isImplicit())
1077 continue;
1078 for (MCSubRegIterator SubRegs(MOP.getReg(), TRI); SubRegs.isValid();
1079 ++SubRegs) {
1080 if (*SubRegs == Reg) {
1081 Bad = false;
1082 break;
1083 }
1084 }
1085 }
1086 }
Matthias Braun96d77322014-12-10 01:13:13 +00001087 if (Bad)
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001088 report("Using an undefined physical register", MO, MONum);
Pete Cooperdcf94db2012-07-19 23:40:38 +00001089 } else if (MRI->def_empty(Reg)) {
1090 report("Reading virtual register without a def", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001091 } else {
1092 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1093 // We don't know which virtual registers are live in, so only complain
1094 // if vreg was killed in this MBB. Otherwise keep track of vregs that
1095 // must be live in. PHI instructions are handled separately.
1096 if (MInfo.regsKilled.count(Reg))
1097 report("Using a killed virtual register", MO, MONum);
1098 else if (!MI->isPHI())
1099 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI));
1100 }
1101 }
1102 }
1103
1104 if (MO->isDef()) {
1105 // Register defined.
1106 // TODO: verify that earlyclobber ops are not used.
1107 if (MO->isDead())
1108 addRegWithSubRegs(regsDead, Reg);
1109 else
1110 addRegWithSubRegs(regsDefined, Reg);
1111
1112 // Verify SSA form.
1113 if (MRI->isSSA() && TargetRegisterInfo::isVirtualRegister(Reg) &&
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001114 std::next(MRI->def_begin(Reg)) != MRI->def_end())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001115 report("Multiple virtual register defs in SSA form", MO, MONum);
1116
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001117 // Check LiveInts for a live segment, but only for virtual registers.
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001118 if (LiveInts && TargetRegisterInfo::isVirtualRegister(Reg) &&
1119 !LiveInts->isNotInMIMap(MI)) {
Jakob Stoklund Olesenb033ded2012-06-22 22:23:58 +00001120 SlotIndex DefIdx = LiveInts->getInstructionIndex(MI);
1121 DefIdx = DefIdx.getRegSlot(MO->isEarlyClobber());
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001122 if (LiveInts->hasInterval(Reg)) {
1123 const LiveInterval &LI = LiveInts->getInterval(Reg);
1124 if (const VNInfo *VNI = LI.getVNInfoAt(DefIdx)) {
1125 assert(VNI && "NULL valno is not allowed");
Jakob Stoklund Olesenb033ded2012-06-22 22:23:58 +00001126 if (VNI->def != DefIdx) {
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001127 report("Inconsistent valno->def", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001128 errs() << "Valno " << VNI->id << " is not defined at "
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001129 << DefIdx << " in " << LI << '\n';
1130 }
1131 } else {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001132 report("No live segment at def", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001133 errs() << DefIdx << " is not live in " << LI << '\n';
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001134 }
Pedro Artigas71f87cb2013-11-08 22:46:28 +00001135 // Check that, if the dead def flag is present, LiveInts agree.
1136 if (MO->isDead()) {
1137 LiveQueryResult LRQ = LI.Query(DefIdx);
1138 if (!LRQ.isDeadDef()) {
1139 report("Live range continues after dead def flag", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001140 errs() << "Live range: " << LI << '\n';
Pedro Artigas71f87cb2013-11-08 22:46:28 +00001141 }
1142 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001143 } else {
1144 report("Virtual register has no Live interval", MO, MONum);
1145 }
1146 }
1147 }
1148}
1149
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001150void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +00001151}
1152
1153// This function gets called after visiting all instructions in a bundle. The
1154// argument points to the bundle header.
1155// Normal stand-alone instructions are also considered 'bundles', and this
1156// function is called for all of them.
1157void MachineVerifier::visitMachineBundleAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001158 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1159 set_union(MInfo.regsKilled, regsKilled);
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001160 set_subtract(regsLive, regsKilled); regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +00001161 // Kill any masked registers.
1162 while (!regMasks.empty()) {
1163 const uint32_t *Mask = regMasks.pop_back_val();
1164 for (RegSet::iterator I = regsLive.begin(), E = regsLive.end(); I != E; ++I)
1165 if (TargetRegisterInfo::isPhysicalRegister(*I) &&
1166 MachineOperand::clobbersPhysReg(Mask, *I))
1167 regsDead.push_back(*I);
1168 }
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001169 set_subtract(regsLive, regsDead); regsDead.clear();
1170 set_union(regsLive, regsDefined); regsDefined.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001171}
1172
1173void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001174MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001175 MBBInfoMap[MBB].regsLiveOut = regsLive;
1176 regsLive.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001177
1178 if (Indexes) {
1179 SlotIndex stop = Indexes->getMBBEndIdx(MBB);
1180 if (!(stop > lastIndex)) {
1181 report("Block ends before last instruction index", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001182 errs() << "Block ends at " << stop
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001183 << " last instruction was at " << lastIndex << '\n';
1184 }
1185 lastIndex = stop;
1186 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001187}
1188
1189// Calculate the largest possible vregsPassed sets. These are the registers that
1190// can pass through an MBB live, but may not be live every time. It is assumed
1191// that all vregsPassed sets are empty before the call.
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001192void MachineVerifier::calcRegsPassed() {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001193 // First push live-out regs to successors' vregsPassed. Remember the MBBs that
1194 // have any vregsPassed.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001195 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001196 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001197 BBInfo &MInfo = MBBInfoMap[&MBB];
1198 if (!MInfo.reachable)
1199 continue;
1200 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(),
1201 SuE = MBB.succ_end(); SuI != SuE; ++SuI) {
1202 BBInfo &SInfo = MBBInfoMap[*SuI];
1203 if (SInfo.addPassed(MInfo.regsLiveOut))
1204 todo.insert(*SuI);
1205 }
1206 }
1207
1208 // Iteratively push vregsPassed to successors. This will converge to the same
1209 // final state regardless of DenseSet iteration order.
1210 while (!todo.empty()) {
1211 const MachineBasicBlock *MBB = *todo.begin();
1212 todo.erase(MBB);
1213 BBInfo &MInfo = MBBInfoMap[MBB];
1214 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
1215 SuE = MBB->succ_end(); SuI != SuE; ++SuI) {
1216 if (*SuI == MBB)
1217 continue;
1218 BBInfo &SInfo = MBBInfoMap[*SuI];
1219 if (SInfo.addPassed(MInfo.vregsPassed))
1220 todo.insert(*SuI);
1221 }
1222 }
1223}
1224
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001225// Calculate the set of virtual registers that must be passed through each basic
1226// block in order to satisfy the requirements of successor blocks. This is very
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001227// similar to calcRegsPassed, only backwards.
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001228void MachineVerifier::calcRegsRequired() {
1229 // First push live-in regs to predecessors' vregsRequired.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001230 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001231 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001232 BBInfo &MInfo = MBBInfoMap[&MBB];
1233 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(),
1234 PrE = MBB.pred_end(); PrI != PrE; ++PrI) {
1235 BBInfo &PInfo = MBBInfoMap[*PrI];
1236 if (PInfo.addRequired(MInfo.vregsLiveIn))
1237 todo.insert(*PrI);
1238 }
1239 }
1240
1241 // Iteratively push vregsRequired to predecessors. This will converge to the
1242 // same final state regardless of DenseSet iteration order.
1243 while (!todo.empty()) {
1244 const MachineBasicBlock *MBB = *todo.begin();
1245 todo.erase(MBB);
1246 BBInfo &MInfo = MBBInfoMap[MBB];
1247 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1248 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1249 if (*PrI == MBB)
1250 continue;
1251 BBInfo &SInfo = MBBInfoMap[*PrI];
1252 if (SInfo.addRequired(MInfo.vregsRequired))
1253 todo.insert(*PrI);
1254 }
1255 }
1256}
1257
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001258// Check PHI instructions at the beginning of MBB. It is assumed that
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001259// calcRegsPassed has been run so BBInfo::isLiveOut is valid.
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001260void MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001261 SmallPtrSet<const MachineBasicBlock*, 8> seen;
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001262 for (const auto &BBI : *MBB) {
1263 if (!BBI.isPHI())
1264 break;
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001265 seen.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001266
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001267 for (unsigned i = 1, e = BBI.getNumOperands(); i != e; i += 2) {
1268 unsigned Reg = BBI.getOperand(i).getReg();
1269 const MachineBasicBlock *Pre = BBI.getOperand(i + 1).getMBB();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001270 if (!Pre->isSuccessor(MBB))
1271 continue;
1272 seen.insert(Pre);
1273 BBInfo &PrInfo = MBBInfoMap[Pre];
1274 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg))
1275 report("PHI operand is not live-out from predecessor",
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001276 &BBI.getOperand(i), i);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001277 }
1278
1279 // Did we see all predecessors?
1280 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1281 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1282 if (!seen.count(*PrI)) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001283 report("Missing PHI operand", &BBI);
Owen Anderson21b17882015-02-04 00:02:59 +00001284 errs() << "BB#" << (*PrI)->getNumber()
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001285 << " is a predecessor according to the CFG.\n";
1286 }
1287 }
1288 }
1289}
1290
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001291void MachineVerifier::visitMachineFunctionAfter() {
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001292 calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001293
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001294 for (const auto &MBB : *MF) {
1295 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001296
1297 // Skip unreachable MBBs.
1298 if (!MInfo.reachable)
1299 continue;
1300
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001301 checkPHIOps(&MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001302 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001303
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001304 // Now check liveness info if available
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001305 calcRegsRequired();
1306
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001307 // Check for killed virtual registers that should be live out.
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001308 for (const auto &MBB : *MF) {
1309 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001310 for (RegSet::iterator
1311 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
1312 ++I)
1313 if (MInfo.regsKilled.count(*I)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001314 report("Virtual register killed in block, but needed live out.", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001315 errs() << "Virtual register " << PrintReg(*I)
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001316 << " is used after the block.\n";
1317 }
1318 }
1319
Jakob Stoklund Olesena57fc122012-06-25 18:18:27 +00001320 if (!MF->empty()) {
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001321 BBInfo &MInfo = MBBInfoMap[&MF->front()];
1322 for (RegSet::iterator
1323 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
Jakob Stoklund Olesen99014ff2012-03-10 00:44:11 +00001324 ++I)
1325 report("Virtual register def doesn't dominate all uses.",
1326 MRI->getVRegDef(*I));
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001327 }
1328
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001329 if (LiveVars)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001330 verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001331 if (LiveInts)
1332 verifyLiveIntervals();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001333}
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001334
1335void MachineVerifier::verifyLiveVariables() {
1336 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars");
Jakob Stoklund Olesen6ff70ad32011-01-08 23:11:02 +00001337 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1338 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001339 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001340 for (const auto &MBB : *MF) {
1341 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001342
1343 // Our vregsRequired should be identical to LiveVariables' AliveBlocks
1344 if (MInfo.vregsRequired.count(Reg)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001345 if (!VI.AliveBlocks.test(MBB.getNumber())) {
1346 report("LiveVariables: Block missing from AliveBlocks", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001347 errs() << "Virtual register " << PrintReg(Reg)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001348 << " must be live through the block.\n";
1349 }
1350 } else {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001351 if (VI.AliveBlocks.test(MBB.getNumber())) {
1352 report("LiveVariables: Block should not be in AliveBlocks", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001353 errs() << "Virtual register " << PrintReg(Reg)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001354 << " is not needed live through the block.\n";
1355 }
1356 }
1357 }
1358 }
1359}
1360
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001361void MachineVerifier::verifyLiveIntervals() {
1362 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts");
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001363 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1364 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001365
1366 // Spilling and splitting may leave unused registers around. Skip them.
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001367 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001368 continue;
1369
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001370 if (!LiveInts->hasInterval(Reg)) {
1371 report("Missing live interval for virtual register", MF);
Owen Anderson21b17882015-02-04 00:02:59 +00001372 errs() << PrintReg(Reg, TRI) << " still has defs or uses\n";
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001373 continue;
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001374 }
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001375
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001376 const LiveInterval &LI = LiveInts->getInterval(Reg);
1377 assert(Reg == LI.reg && "Invalid reg to interval mapping");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001378 verifyLiveInterval(LI);
1379 }
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001380
1381 // Verify all the cached regunit intervals.
1382 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
Matthias Braun34e1be92013-10-10 21:29:02 +00001383 if (const LiveRange *LR = LiveInts->getCachedRegUnit(i))
1384 verifyLiveRange(*LR, i);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001385}
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001386
Matthias Braun364e6e92013-10-10 21:28:54 +00001387void MachineVerifier::verifyLiveRangeValue(const LiveRange &LR,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001388 const VNInfo *VNI, unsigned Reg,
1389 unsigned LaneMask) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001390 if (VNI->isUnused())
1391 return;
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001392
Matthias Braun364e6e92013-10-10 21:28:54 +00001393 const VNInfo *DefVNI = LR.getVNInfoAt(VNI->def);
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001394
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001395 if (!DefVNI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001396 report("Valno not live at def and not marked unused", MF, LR, Reg,
1397 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001398 errs() << "Valno #" << VNI->id << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001399 return;
1400 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001401
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001402 if (DefVNI != VNI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001403 report("Live segment at def has different valno", MF, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001404 errs() << "Valno #" << VNI->id << " is defined at " << VNI->def
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001405 << " where valno #" << DefVNI->id << " is live\n";
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001406 return;
1407 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001408
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001409 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(VNI->def);
1410 if (!MBB) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001411 report("Invalid definition index", MF, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001412 errs() << "Valno #" << VNI->id << " is defined at " << VNI->def
Matthias Braun364e6e92013-10-10 21:28:54 +00001413 << " in " << LR << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001414 return;
1415 }
Jakob Stoklund Olesen0fb303d2010-10-22 22:48:58 +00001416
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001417 if (VNI->isPHIDef()) {
1418 if (VNI->def != LiveInts->getMBBStartIdx(MBB)) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001419 report("PHIDef value is not defined at MBB start", MBB, LR, Reg,
1420 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001421 errs() << "Valno #" << VNI->id << " is defined at " << VNI->def
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001422 << ", not at the beginning of BB#" << MBB->getNumber() << '\n';
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001423 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001424 return;
1425 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001426
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001427 // Non-PHI def.
1428 const MachineInstr *MI = LiveInts->getInstructionFromIndex(VNI->def);
1429 if (!MI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001430 report("No instruction at def index", MBB, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001431 errs() << "Valno #" << VNI->id << " is defined at " << VNI->def << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001432 return;
1433 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001434
Matthias Braun364e6e92013-10-10 21:28:54 +00001435 if (Reg != 0) {
1436 bool hasDef = false;
1437 bool isEarlyClobber = false;
1438 for (ConstMIBundleOperands MOI(MI); MOI.isValid(); ++MOI) {
1439 if (!MOI->isReg() || !MOI->isDef())
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001440 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001441 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1442 if (MOI->getReg() != Reg)
1443 continue;
1444 } else {
1445 if (!TargetRegisterInfo::isPhysicalRegister(MOI->getReg()) ||
1446 !TRI->hasRegUnit(MOI->getReg(), Reg))
1447 continue;
1448 }
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001449 if (LaneMask != 0 &&
1450 (TRI->getSubRegIndexLaneMask(MOI->getSubReg()) & LaneMask) == 0)
1451 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001452 hasDef = true;
1453 if (MOI->isEarlyClobber())
1454 isEarlyClobber = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001455 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001456
Matthias Braun364e6e92013-10-10 21:28:54 +00001457 if (!hasDef) {
1458 report("Defining instruction does not modify register", MI);
Owen Anderson21b17882015-02-04 00:02:59 +00001459 errs() << "Valno #" << VNI->id << " in " << LR << '\n';
Matthias Braun364e6e92013-10-10 21:28:54 +00001460 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001461
Matthias Braun364e6e92013-10-10 21:28:54 +00001462 // Early clobber defs begin at USE slots, but other defs must begin at
1463 // DEF slots.
1464 if (isEarlyClobber) {
1465 if (!VNI->def.isEarlyClobber()) {
Matthias Braun47760d92014-11-19 19:46:13 +00001466 report("Early clobber def must be at an early-clobber slot", MBB, LR,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001467 Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001468 errs() << "Valno #" << VNI->id << " is defined at " << VNI->def << '\n';
Matthias Braun364e6e92013-10-10 21:28:54 +00001469 }
1470 } else if (!VNI->def.isRegister()) {
1471 report("Non-PHI, non-early clobber def must be at a register slot",
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001472 MBB, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001473 errs() << "Valno #" << VNI->id << " is defined at " << VNI->def << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001474 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001475 }
1476}
1477
Matthias Braun364e6e92013-10-10 21:28:54 +00001478void MachineVerifier::verifyLiveRangeSegment(const LiveRange &LR,
1479 const LiveRange::const_iterator I,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001480 unsigned Reg, unsigned LaneMask) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001481 const LiveRange::Segment &S = *I;
1482 const VNInfo *VNI = S.valno;
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001483 assert(VNI && "Live segment has no valno");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001484
Matthias Braun364e6e92013-10-10 21:28:54 +00001485 if (VNI->id >= LR.getNumValNums() || VNI != LR.getValNumInfo(VNI->id)) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001486 report("Foreign valno in live segment", MF, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001487 errs() << S << " has a bad valno\n";
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001488 }
1489
1490 if (VNI->isUnused()) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001491 report("Live segment valno is marked unused", MF, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001492 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001493 }
1494
Matthias Braun364e6e92013-10-10 21:28:54 +00001495 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(S.start);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001496 if (!MBB) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001497 report("Bad start of live segment, no basic block", MF, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001498 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001499 return;
1500 }
1501 SlotIndex MBBStartIdx = LiveInts->getMBBStartIdx(MBB);
Matthias Braun364e6e92013-10-10 21:28:54 +00001502 if (S.start != MBBStartIdx && S.start != VNI->def) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001503 report("Live segment must begin at MBB entry or valno def", MBB, LR, Reg,
1504 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001505 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001506 }
1507
1508 const MachineBasicBlock *EndMBB =
Matthias Braun364e6e92013-10-10 21:28:54 +00001509 LiveInts->getMBBFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001510 if (!EndMBB) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001511 report("Bad end of live segment, no basic block", MF, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001512 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001513 return;
1514 }
1515
1516 // No more checks for live-out segments.
Matthias Braun364e6e92013-10-10 21:28:54 +00001517 if (S.end == LiveInts->getMBBEndIdx(EndMBB))
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001518 return;
1519
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001520 // RegUnit intervals are allowed dead phis.
Matthias Braun364e6e92013-10-10 21:28:54 +00001521 if (!TargetRegisterInfo::isVirtualRegister(Reg) && VNI->isPHIDef() &&
1522 S.start == VNI->def && S.end == VNI->def.getDeadSlot())
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001523 return;
1524
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001525 // The live segment is ending inside EndMBB
1526 const MachineInstr *MI =
Matthias Braun364e6e92013-10-10 21:28:54 +00001527 LiveInts->getInstructionFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001528 if (!MI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001529 report("Live segment doesn't end at a valid instruction", EndMBB, LR, Reg,
1530 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001531 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001532 return;
1533 }
1534
1535 // The block slot must refer to a basic block boundary.
Matthias Braun364e6e92013-10-10 21:28:54 +00001536 if (S.end.isBlock()) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001537 report("Live segment ends at B slot of an instruction", EndMBB, LR, Reg,
1538 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001539 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001540 }
1541
Matthias Braun364e6e92013-10-10 21:28:54 +00001542 if (S.end.isDead()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001543 // Segment ends on the dead slot.
1544 // That means there must be a dead def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001545 if (!SlotIndex::isSameInstr(S.start, S.end)) {
Matthias Braun47760d92014-11-19 19:46:13 +00001546 report("Live segment ending at dead slot spans instructions", EndMBB, LR,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001547 Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001548 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001549 }
1550 }
1551
1552 // A live segment can only end at an early-clobber slot if it is being
1553 // redefined by an early-clobber def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001554 if (S.end.isEarlyClobber()) {
1555 if (I+1 == LR.end() || (I+1)->start != S.end) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001556 report("Live segment ending at early clobber slot must be "
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001557 "redefined by an EC def in the same instruction", EndMBB, LR, Reg,
1558 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001559 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001560 }
1561 }
1562
1563 // The following checks only apply to virtual registers. Physreg liveness
1564 // is too weird to check.
Matthias Braun364e6e92013-10-10 21:28:54 +00001565 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001566 // A live segment can end with either a redefinition, a kill flag on a
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001567 // use, or a dead flag on a def.
1568 bool hasRead = false;
Matthias Braun21554d92014-12-10 01:13:11 +00001569 bool hasSubRegDef = false;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001570 for (ConstMIBundleOperands MOI(MI); MOI.isValid(); ++MOI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001571 if (!MOI->isReg() || MOI->getReg() != Reg)
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001572 continue;
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001573 if (LaneMask != 0 &&
1574 (LaneMask & TRI->getSubRegIndexLaneMask(MOI->getSubReg())) == 0)
1575 continue;
Matthias Braun21554d92014-12-10 01:13:11 +00001576 if (MOI->isDef() && MOI->getSubReg() != 0)
1577 hasSubRegDef = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001578 if (MOI->readsReg())
1579 hasRead = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001580 }
Pedro Artigas71f87cb2013-11-08 22:46:28 +00001581 if (!S.end.isDead()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001582 if (!hasRead) {
Matthias Braun21554d92014-12-10 01:13:11 +00001583 // When tracking subregister liveness, the main range must start new
1584 // values on partial register writes, even if there is no read.
Matthias Brauna25e13a2015-03-19 00:21:58 +00001585 if (!MRI->shouldTrackSubRegLiveness(Reg) || LaneMask != 0 ||
1586 !hasSubRegDef) {
Matthias Braun21554d92014-12-10 01:13:11 +00001587 report("Instruction ending live segment doesn't read the register",
1588 MI);
Owen Anderson21b17882015-02-04 00:02:59 +00001589 errs() << S << " in " << LR << '\n';
Matthias Braun21554d92014-12-10 01:13:11 +00001590 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001591 }
1592 }
1593 }
1594
1595 // Now check all the basic blocks in this live segment.
1596 MachineFunction::const_iterator MFI = MBB;
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001597 // Is this live segment the beginning of a non-PHIDef VN?
Matthias Braun364e6e92013-10-10 21:28:54 +00001598 if (S.start == VNI->def && !VNI->isPHIDef()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001599 // Not live-in to any blocks.
1600 if (MBB == EndMBB)
1601 return;
1602 // Skip this block.
1603 ++MFI;
1604 }
1605 for (;;) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001606 assert(LiveInts->isLiveInToMBB(LR, MFI));
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001607 // We don't know how to track physregs into a landing pad.
Matthias Braun364e6e92013-10-10 21:28:54 +00001608 if (!TargetRegisterInfo::isVirtualRegister(Reg) &&
Reid Kleckner0e288232015-08-27 23:27:47 +00001609 MFI->isEHPad()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001610 if (&*MFI == EndMBB)
1611 break;
1612 ++MFI;
1613 continue;
1614 }
1615
1616 // Is VNI a PHI-def in the current block?
1617 bool IsPHI = VNI->isPHIDef() &&
1618 VNI->def == LiveInts->getMBBStartIdx(MFI);
1619
1620 // Check that VNI is live-out of all predecessors.
1621 for (MachineBasicBlock::const_pred_iterator PI = MFI->pred_begin(),
1622 PE = MFI->pred_end(); PI != PE; ++PI) {
1623 SlotIndex PEnd = LiveInts->getMBBEndIdx(*PI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001624 const VNInfo *PVNI = LR.getVNInfoBefore(PEnd);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001625
1626 // All predecessors must have a live-out value.
1627 if (!PVNI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001628 report("Register not marked live out of predecessor", *PI, LR, Reg,
1629 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001630 errs() << "Valno #" << VNI->id << " live into BB#" << MFI->getNumber()
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001631 << '@' << LiveInts->getMBBStartIdx(MFI) << ", not live before "
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001632 << PEnd << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001633 continue;
1634 }
1635
1636 // Only PHI-defs can take different predecessor values.
1637 if (!IsPHI && PVNI != VNI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001638 report("Different value live out of predecessor", *PI, LR, Reg,
1639 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001640 errs() << "Valno #" << PVNI->id << " live out of BB#"
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001641 << (*PI)->getNumber() << '@' << PEnd
1642 << "\nValno #" << VNI->id << " live into BB#" << MFI->getNumber()
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001643 << '@' << LiveInts->getMBBStartIdx(MFI) << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001644 }
1645 }
1646 if (&*MFI == EndMBB)
1647 break;
1648 ++MFI;
1649 }
1650}
1651
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001652void MachineVerifier::verifyLiveRange(const LiveRange &LR, unsigned Reg,
1653 unsigned LaneMask) {
Matthias Braun96761952014-12-10 23:07:54 +00001654 for (const VNInfo *VNI : LR.valnos)
1655 verifyLiveRangeValue(LR, VNI, Reg, LaneMask);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001656
Matthias Braun364e6e92013-10-10 21:28:54 +00001657 for (LiveRange::const_iterator I = LR.begin(), E = LR.end(); I != E; ++I)
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001658 verifyLiveRangeSegment(LR, I, Reg, LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +00001659}
1660
1661void MachineVerifier::verifyLiveInterval(const LiveInterval &LI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001662 unsigned Reg = LI.reg;
Matthias Braune962e522015-03-25 21:18:22 +00001663 assert(TargetRegisterInfo::isVirtualRegister(Reg));
1664 verifyLiveRange(LI, Reg);
1665
1666 unsigned Mask = 0;
1667 unsigned MaxMask = MRI->getMaxLaneMaskForVReg(Reg);
1668 for (const LiveInterval::SubRange &SR : LI.subranges()) {
1669 if ((Mask & SR.LaneMask) != 0)
1670 report("Lane masks of sub ranges overlap in live interval", MF, LI);
1671 if ((SR.LaneMask & ~MaxMask) != 0)
1672 report("Subrange lanemask is invalid", MF, LI);
Matthias Braun0d4cebd2015-07-16 18:55:35 +00001673 if (SR.empty())
1674 report("Subrange must not be empty", MF, SR, LI.reg, SR.LaneMask);
Matthias Braune962e522015-03-25 21:18:22 +00001675 Mask |= SR.LaneMask;
1676 verifyLiveRange(SR, LI.reg, SR.LaneMask);
1677 if (!LI.covers(SR))
1678 report("A Subrange is not covered by the main range", MF, LI);
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001679 }
1680
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001681 // Check the LI only has one connected component.
Matthias Braune962e522015-03-25 21:18:22 +00001682 ConnectedVNInfoEqClasses ConEQ(*LiveInts);
1683 unsigned NumComp = ConEQ.Classify(&LI);
1684 if (NumComp > 1) {
1685 report("Multiple connected components in live interval", MF, LI);
1686 for (unsigned comp = 0; comp != NumComp; ++comp) {
1687 errs() << comp << ": valnos";
1688 for (LiveInterval::const_vni_iterator I = LI.vni_begin(),
1689 E = LI.vni_end(); I!=E; ++I)
1690 if (comp == ConEQ.getEqClass(*I))
1691 errs() << ' ' << (*I)->id;
1692 errs() << '\n';
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +00001693 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001694 }
1695}
Manman Renaa6875b2013-07-15 21:26:31 +00001696
1697namespace {
1698 // FrameSetup and FrameDestroy can have zero adjustment, so using a single
1699 // integer, we can't tell whether it is a FrameSetup or FrameDestroy if the
1700 // value is zero.
1701 // We use a bool plus an integer to capture the stack state.
1702 struct StackStateOfBB {
1703 StackStateOfBB() : EntryValue(0), ExitValue(0), EntryIsSetup(false),
1704 ExitIsSetup(false) { }
1705 StackStateOfBB(int EntryVal, int ExitVal, bool EntrySetup, bool ExitSetup) :
1706 EntryValue(EntryVal), ExitValue(ExitVal), EntryIsSetup(EntrySetup),
1707 ExitIsSetup(ExitSetup) { }
1708 // Can be negative, which means we are setting up a frame.
1709 int EntryValue;
1710 int ExitValue;
1711 bool EntryIsSetup;
1712 bool ExitIsSetup;
1713 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001714}
Manman Renaa6875b2013-07-15 21:26:31 +00001715
1716/// Make sure on every path through the CFG, a FrameSetup <n> is always followed
1717/// by a FrameDestroy <n>, stack adjustments are identical on all
1718/// CFG edges to a merge point, and frame is destroyed at end of a return block.
1719void MachineVerifier::verifyStackFrame() {
Matthias Braunfa3872e2015-05-18 20:27:55 +00001720 unsigned FrameSetupOpcode = TII->getCallFrameSetupOpcode();
1721 unsigned FrameDestroyOpcode = TII->getCallFrameDestroyOpcode();
Manman Renaa6875b2013-07-15 21:26:31 +00001722
1723 SmallVector<StackStateOfBB, 8> SPState;
1724 SPState.resize(MF->getNumBlockIDs());
1725 SmallPtrSet<const MachineBasicBlock*, 8> Reachable;
1726
1727 // Visit the MBBs in DFS order.
1728 for (df_ext_iterator<const MachineFunction*,
1729 SmallPtrSet<const MachineBasicBlock*, 8> >
1730 DFI = df_ext_begin(MF, Reachable), DFE = df_ext_end(MF, Reachable);
1731 DFI != DFE; ++DFI) {
1732 const MachineBasicBlock *MBB = *DFI;
1733
1734 StackStateOfBB BBState;
1735 // Check the exit state of the DFS stack predecessor.
1736 if (DFI.getPathLength() >= 2) {
1737 const MachineBasicBlock *StackPred = DFI.getPath(DFI.getPathLength() - 2);
1738 assert(Reachable.count(StackPred) &&
1739 "DFS stack predecessor is already visited.\n");
1740 BBState.EntryValue = SPState[StackPred->getNumber()].ExitValue;
1741 BBState.EntryIsSetup = SPState[StackPred->getNumber()].ExitIsSetup;
1742 BBState.ExitValue = BBState.EntryValue;
1743 BBState.ExitIsSetup = BBState.EntryIsSetup;
1744 }
1745
1746 // Update stack state by checking contents of MBB.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001747 for (const auto &I : *MBB) {
1748 if (I.getOpcode() == FrameSetupOpcode) {
Manman Renaa6875b2013-07-15 21:26:31 +00001749 // The first operand of a FrameOpcode should be i32.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001750 int Size = I.getOperand(0).getImm();
Manman Renaa6875b2013-07-15 21:26:31 +00001751 assert(Size >= 0 &&
1752 "Value should be non-negative in FrameSetup and FrameDestroy.\n");
1753
1754 if (BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001755 report("FrameSetup is after another FrameSetup", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00001756 BBState.ExitValue -= Size;
1757 BBState.ExitIsSetup = true;
1758 }
1759
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001760 if (I.getOpcode() == FrameDestroyOpcode) {
Manman Renaa6875b2013-07-15 21:26:31 +00001761 // The first operand of a FrameOpcode should be i32.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001762 int Size = I.getOperand(0).getImm();
Manman Renaa6875b2013-07-15 21:26:31 +00001763 assert(Size >= 0 &&
1764 "Value should be non-negative in FrameSetup and FrameDestroy.\n");
1765
1766 if (!BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001767 report("FrameDestroy is not after a FrameSetup", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00001768 int AbsSPAdj = BBState.ExitValue < 0 ? -BBState.ExitValue :
1769 BBState.ExitValue;
1770 if (BBState.ExitIsSetup && AbsSPAdj != Size) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001771 report("FrameDestroy <n> is after FrameSetup <m>", &I);
Owen Anderson21b17882015-02-04 00:02:59 +00001772 errs() << "FrameDestroy <" << Size << "> is after FrameSetup <"
Manman Renaa6875b2013-07-15 21:26:31 +00001773 << AbsSPAdj << ">.\n";
1774 }
1775 BBState.ExitValue += Size;
1776 BBState.ExitIsSetup = false;
1777 }
1778 }
1779 SPState[MBB->getNumber()] = BBState;
1780
1781 // Make sure the exit state of any predecessor is consistent with the entry
1782 // state.
1783 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
1784 E = MBB->pred_end(); I != E; ++I) {
1785 if (Reachable.count(*I) &&
1786 (SPState[(*I)->getNumber()].ExitValue != BBState.EntryValue ||
1787 SPState[(*I)->getNumber()].ExitIsSetup != BBState.EntryIsSetup)) {
1788 report("The exit stack state of a predecessor is inconsistent.", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001789 errs() << "Predecessor BB#" << (*I)->getNumber() << " has exit state ("
Manman Renaa6875b2013-07-15 21:26:31 +00001790 << SPState[(*I)->getNumber()].ExitValue << ", "
1791 << SPState[(*I)->getNumber()].ExitIsSetup
1792 << "), while BB#" << MBB->getNumber() << " has entry state ("
1793 << BBState.EntryValue << ", " << BBState.EntryIsSetup << ").\n";
1794 }
1795 }
1796
1797 // Make sure the entry state of any successor is consistent with the exit
1798 // state.
1799 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
1800 E = MBB->succ_end(); I != E; ++I) {
1801 if (Reachable.count(*I) &&
1802 (SPState[(*I)->getNumber()].EntryValue != BBState.ExitValue ||
1803 SPState[(*I)->getNumber()].EntryIsSetup != BBState.ExitIsSetup)) {
1804 report("The entry stack state of a successor is inconsistent.", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001805 errs() << "Successor BB#" << (*I)->getNumber() << " has entry state ("
Manman Renaa6875b2013-07-15 21:26:31 +00001806 << SPState[(*I)->getNumber()].EntryValue << ", "
1807 << SPState[(*I)->getNumber()].EntryIsSetup
1808 << "), while BB#" << MBB->getNumber() << " has exit state ("
1809 << BBState.ExitValue << ", " << BBState.ExitIsSetup << ").\n";
1810 }
1811 }
1812
1813 // Make sure a basic block with return ends with zero stack adjustment.
1814 if (!MBB->empty() && MBB->back().isReturn()) {
1815 if (BBState.ExitIsSetup)
1816 report("A return block ends with a FrameSetup.", MBB);
1817 if (BBState.ExitValue)
1818 report("A return block ends with a nonzero stack adjustment.", MBB);
1819 }
1820 }
1821}